# 12-Mbit (512K X 24) Static RAM #### **Features** - High speed □ t<sub>AA</sub> = 10 ns - Low active power □ I<sub>CC</sub> = 175 mA at 10 ns - Low CMOS standby power □ I<sub>SB2</sub> = 25 mA - Operating voltages of 3.3 ± 0.3V - 2.0V data retention - Automatic power down when deselected - TTL compatible inputs and outputs - Available in Pb-free standard 119-ball PBGA ## **Functional Description** The CY7C1012DV33 is a high performance CMOS static RAM organized as 512K words by 24 bits. Each data byte is separately controlled by the individual chip selects ( $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ ). $\overline{CE}_1$ controls the data on the $I/O_0 - I/O_7$ , while $\overline{CE}_2$ controls the data on $I/O_8 - I/O_{15}$ , and $\overline{CE}_3$ controls the data on the data pins $I/O_{16} - I/O_{23}$ . This device has an automatic power down feature that significantly reduces power consumption when deselected. Writing the data bytes into the SRAM is accomplished when the chip select controlling that byte is LOW and the write enable input (WE) input is LOW. Data on the respective input and output (I/O) pins is then written into the location specified on the address pins ( $A_0 - A_{18}$ ). Asserting all of the chip selects LOW and write enable LOW writes all 24 bits of data into the SRAM. Output enable ( $\overline{OE}$ ) is ignored while in WRITE mode. Data bytes are also individually read from the device. Reading a byte is accomplished when the chip select controlling that byte is LOW and write enable (WE) HIGH, while output enable (OE) remains LOW. Under these conditions, the contents of the memory location specified on the address pins appear on the specified data input and output (I/O) pins. Asserting all the chip selects LOW reads all 24 bits of data from the SRAM. The 24 I/O pins (I/O $_0$ – I/O $_{23}$ ) are placed in a high impedance state when all the chip selects are HIGH or when the output enable ( $\overline{OE}$ ) is HIGH during a READ mode. For more information, see the Truth Table on page 8. Cypress Semiconductor Corporation Document Number: 38-05610 Rev. \*D [+] Feedback # **Selection Guide** | Description | -10 | Unit | |------------------------------|-----|------| | Maximum Access Time | 10 | ns | | Maximum Operating Current | 175 | mA | | Maximum CMOS Standby Current | 25 | mA | # **Pin Configuration** Figure 1. 119-Ball PBGA (Top View) [1] | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-------------------|----------|-----------------|-----------------|-----------------|----------|-------------------| | Α | NC | Α | Α | Α | Α | Α | NC | | В | NC | Α | Α | CE <sub>1</sub> | Α | Α | NC | | С | I/O <sub>12</sub> | NC | CE <sub>2</sub> | NC | CE <sub>3</sub> | NC | I/O <sub>0</sub> | | D | I/O <sub>13</sub> | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | I/O <sub>1</sub> | | E | I/O <sub>14</sub> | $V_{SS}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{SS}$ | I/O <sub>2</sub> | | F | I/O <sub>15</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>3</sub> | | G | I/O <sub>16</sub> | $V_{SS}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{SS}$ | I/O <sub>4</sub> | | Н | I/O <sub>17</sub> | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | I/O <sub>5</sub> | | J | NC | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | NC | | K | I/O <sub>18</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>6</sub> | | L | I/O <sub>19</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>7</sub> | | M | I/O <sub>20</sub> | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | I/O <sub>8</sub> | | N | I/O <sub>21</sub> | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | $V_{DD}$ | $V_{SS}$ | I/O <sub>9</sub> | | Р | I/O <sub>22</sub> | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | I/O <sub>10</sub> | | R | I/O <sub>23</sub> | Α | NC | NC | NC | Α | I/O <sub>11</sub> | | T | NC | Α | Α | WE | Α | Α | NC | | U | NC | Α | Α | ŌĒ | Α | Α | NC | Note 1. NC pins are not connected on the die. ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ...... –55°C to +125°C Supply Voltage on $V_{CC}$ Relative to GND $^{[2]}$ ....-0.5V to +4.6V DC Input Voltage [2] ...... -0.5V to V<sub>CC</sub> + 0.5V | Current into Outputs (LOW) | 20 mA | |----------------------------|---------| | Static Discharge Voltage | >2001V | | (MIL-STD-883, Method 3015) | | | Latch Up Current | >200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | |------------|------------------------|-------------------------------| | Industrial | –40°C to +85°C | $3.3\text{V} \pm 0.3\text{V}$ | # DC Electrical Characteristics Over the Operating Range | Parameter | Description | Test Conditions [3] | _ | -10 | | | |---------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|--| | Parameter | Description | rest Conditions (2) | Min | Max | Unit | | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.4 | | V | | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC}$ = Min, $I_{OL}$ = 8.0 mA | | 0.4 | V | | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | V <sub>CC</sub> + 0.3 | V | | | V <sub>IL</sub> [2] | Input LOW Voltage | | -0.3 | 0.8 | V | | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_I \le V_{CC}$ | -1 | +1 | μΑ | | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_{OUT} \le V_{CC}$ , output disabled | -1 | +1 | μΑ | | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply<br>Current | $V_{CC} = Max$ , $f = f_{MAX} = 1/t_{RC}$<br>$I_{OUT} = 0$ mA CMOS levels | | 175 | mA | | | I <sub>SB1</sub> | Automatic CE Power Down<br>Current —TTL Inputs | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}} \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or V}_{\text{IN}} \leq \text{V}_{\text{IL}}, f = \text{f}_{\text{MAX}} \end{aligned}$ | | 30 | mA | | | I <sub>SB2</sub> | Automatic CE Power Down<br>Current —CMOS Inputs | Max $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3V$ , $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ , $f = 0$ | | 25 | mA | | Document Number: 38-05610 Rev. \*D Page 3 of 11 <sup>2.</sup> $V_{IL}$ (min) = -2.0V and $V_{IH}$ (max) = $V_{CC}$ + 2V for pulse durations of less than 20 ns. 3. $\overline{CE}$ indicates a combination of all three chip enables. When active LOW, $\overline{CE}$ indicates the $\overline{CE}_1$ or $\overline{CE}_2$ , or $\overline{CE}_3$ is LOW. When HIGH, $\overline{CE}$ indicates the $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are HIGH. ## Capacitance Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | Max | Unit | |------------------|-------------------|----------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 3.3V$ | 8 | pF | | C <sub>OUT</sub> | I/O Capacitance | | 10 | pF | ### **Thermal Resistance** Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Description Test Conditions | | Unit | |-----------|---------------------------------------|-------------------------------------------------------------------------|-------|------| | J/L | | Still air, soldered on a 3 × 4.5 inch, four layer printed circuit board | 20.31 | °C/W | | - 30 | Thermal Resistance (junction to case) | | 8.35 | °C/W | Figure 2. AC Test Loads and Waveforms<sup>[4]</sup> \*Capacitive Load consists of all components of the test environment #### Note Document Number: 38-05610 Rev. \*D Page 4 of 11 Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0V). 100 μs (t<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation begins including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0V) voltage. ## **AC Switching Characteristics** Over the Operating Range [5] | Davameter | Description | _ | | | | |--------------------------------|-----------------------------------------------|----------|-----|------|--| | Parameter | Description | Min | Max | Unit | | | Read Cycle | - | <u> </u> | | | | | t <sub>power</sub> [6] | V <sub>CC</sub> (Typical) to the First Access | 100 | | μS | | | t <sub>RC</sub> | Read Cycle Time | 10 | | ns | | | t <sub>AA</sub> | Address to Data Valid | | 10 | ns | | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | ns | | | t <sub>ACE</sub> | CE Active LOW to Data Valid [3] | | 10 | ns | | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | ns | | | t <sub>LZOE</sub> | OE LOW to Low Z [7] | 1 | | ns | | | t <sub>HZOE</sub> | OE HIGH to High Z [7] | | 5 | ns | | | t <sub>LZCE</sub> | CE Active LOW to Low Z [3, 7] | 3 | | ns | | | t <sub>HZCE</sub> | CE Deselect HIGH to High Z [3, 7] | | 5 | ns | | | t <sub>PU</sub> | CE Active LOW to Power Up [3, 8] | 0 | | ns | | | t <sub>PD</sub> | CE Deselect HIGH to Power Down [3, 8] | | 10 | ns | | | Write Cycle <sup>[9, 10]</sup> | • | • | • | • | | | t <sub>WC</sub> | Write Cycle Time | 10 | | ns | | | t <sub>SCE</sub> | CE Active LOW to Write End [3] | 7 | | ns | | | t <sub>AW</sub> | Address Setup to Write End | 7 | | ns | | | t <sub>HA</sub> | Address Hold from Write End | 0 | | ns | | | t <sub>SA</sub> | Address Setup to Write Start | 0 | | ns | | | t <sub>PWE</sub> | WE Pulse Width | 7 | | ns | | | t <sub>SD</sub> | Data Setup to Write End | 5.5 | | ns | | | t <sub>HD</sub> | Data Hold from Write End | 0 | | ns | | | t <sub>LZWE</sub> | WE HIGH to Low Z [7] | 3 | | ns | | | t <sub>HZWE</sub> | WE LOW to High Z [7] | | 5 | ns | | #### Notes Document Number: 38-05610 Rev. \*D Page 5 of 11 Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, and input pulse levels of 0 to 3.0V. Test conditions for the read cycle use output loading as shown in part a) of Figure 2, unless specified otherwise. the transition of the lead cycle dise the minimum amount of time that the power supply is at typical V<sub>CC</sub> values until the first memory access is performed. the theorem the transition is measured the transition of the lead cycle dise the minimum amount of time that the power supply is at typical V<sub>CC</sub> values until the first memory access is performed. The transition is measured the transition of the lead cycle disease. The transition is measured to the lead cycle disease the transition of the lead cycle disease. The transition is measured to the lead cycle disease th These parameters are guaranteed by design and are not tested. The internal write time of the memory is defined by the overlap of $\overline{CE}_1$ or $\overline{CE}_2$ or $\overline{CE}_3$ LOW and $\overline{WE}$ LOW. Chip enables must be active and $\overline{WE}$ must be LOW to initiate a write. The transition of any of these signals terminate the write. The input data setup and hold timing are referenced to the leading edge of the signal that terminates <sup>10.</sup> The minimum write cycle time for Write Cycle No. 3 ( $\overline{\text{WE}}$ controlled, $\overline{\text{OE}}$ LOW) is the sum of $t_{\text{HZWE}}$ and $t_{\text{SD}}$ . ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions [3] | Min | Тур | Max | Unit | |--------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 2 | | | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = 2V$ , $\overline{CE} \ge V_{CC} - 0.2V$ ,<br>$V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ | | | 25 | mA | | t <sub>CDR</sub> [11] | Chip Deselect to Data Retention Time | | 0 | | | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation Recovery Time | | t <sub>RC</sub> | | | ns | ## **Data Retention Waveform** # **Switching Waveforms** Figure 3. Read Cycle No. 1 [13, 14] Figure 4. Read Cycle No. 2 (OE Controlled) [3, 14, 15] - 11. Tested initially and after any design or process changes that may affect these parameters. - 12. Full device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 50~\mu s$ or stable at $V_{CC(min)} \ge 50~\mu s$ . 13. Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . - 14. $\overline{\text{WE}}$ is HIGH for read cycle. - 15. Address valid before or similar to $\overline{\text{CE}}$ transition LOW. ## Switching Waveforms (continued) Figure 5. Write Cycle No. 1 (CE Controlled) [3, 16, 17] Figure 6. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) [3, 16, 17] Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW) [3, 17] #### Notes - 16. Data I/O is high impedance if OE = V<sub>IH</sub>. 17. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. 18. During this period, the I/Os are in output state. Do not apply input signals. # **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | OE | WE | I/O <sub>0</sub> – I/O <sub>7</sub> | I/O <sub>8</sub> – I/O <sub>15</sub> | I/O <sub>16</sub> - I/O <sub>23</sub> | Mode | Power | |-----------------|-----------------|-----------------|----|----|-------------------------------------|--------------------------------------|---------------------------------------|-------------------------------|----------------------------| | Н | Н | Н | Х | Х | High Z | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | Н | Data Out | High Z | High Z | Read | Active (I <sub>CC</sub> ) | | Н | L | Н | L | Н | High Z | Data Out | High Z | Read | Active (I <sub>CC</sub> ) | | Н | Н | L | L | Н | High Z | High Z | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L | L | L | Н | Full Data Out | Full Data Out | Full Data Out | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | L | Data In | High Z | High Z | Write | Active (I <sub>CC</sub> ) | | Н | L | Н | Х | L | High Z | Data In | High Z | Write | Active (I <sub>CC</sub> ) | | Н | Н | L | Х | L | High Z | High Z | Data In | Write | Active (I <sub>CC</sub> ) | | L | L | L | Х | L | Full Data In | Full Data In | Full Data In | Write | Active (I <sub>CC</sub> ) | | L | L | L | Н | Н | High Z | High Z | High Z | Selected,<br>Outputs Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------------|-----------------|---------------------------------------------------------------|--------------------| | 10 | CY7C1012DV33-10BGXI | 51-85115 | 119-Ball Plastic Ball Grid Array (14 x 22 x 2.4 mm) (Pb-Free) | Industrial | # **Package Diagram** Figure 8. 119-Ball PBGA (14 x 22 x 2.4 mm) 51-85115-\*B # **Document History Page** | | Document Title: CY7C1012DV33 12-Mbit (512K X 24) Static RAM<br>Document Number: 38-05610 | | | | | | | | |------|------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | | ** | 250650 | SYT | See ECN | New data sheet | | | | | | *A | 469517 | NXR | See ECN | Converted from Advance Information to Preliminary Corrected typo in the Document Title Removed –10 and –12 speed bins from product offering Changed J7 Ball of BGA from DNU to NC Removed Industrial Operating range from product offering Included the Maximum ratings for Static Discharge Voltage and Latch Up Current on page 3 Changed I <sub>CC(Max)</sub> from 220 mA to 150 mA Changed I <sub>SB1(Max)</sub> from 70 mA to 30 mA Changed I <sub>SB2(Max)</sub> from 40 mA to 25 mA Specified the Overshoot specification in footnote 1 Updated the Truth Table Updated the Ordering Information table | | | | | | *B | 499604 | NXR | See ECN | Added note 1 for NC pins Changed $I_{CC}$ specification from 150 mA to 185 mA Updated Test Condition for $I_{CC}$ in DC Electrical Characteristics table Added note for $t_{ACE}$ , $t_{LZCE}$ , $t_{HZCE}$ , $t_{PU}$ , $t_{PD}$ , and $t_{SCE}$ in AC Switching Characteristics Table on page 4 | | | | | | *C | 1462585 | VKN | See ECN | Converted from preliminary to final Updated block diagram Changed I <sub>CC</sub> specification from 185 mA to 225 mA Updated thermal specs | | | | | | *D | 2604677 | VKN/PYRS | 11/12/08 | Removed Commercial operating range, Added Industrial operating range<br>Removed 8 ns speed bin, Added 10 ns speed bin,<br>Modified footnote# 3 | | | | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. #### **Products** PSoC psoc.cypress.com Clocks & Buffers clocks.cypress.com Wireless wireless.cypress.com Memories memory.cypress.com Image Sensors image.cypress.com #### **PSoC Solutions** General psoc.cypress.com/solutions Low Power/Low Voltage psoc.cypress.com/low-power Precision Analog psoc.cypress.com/precision-analog LCD Drive psoc.cypress.com/lcd-drive CAN 2.0b psoc.cypress.com/can USB psoc.cypress.com/usb © Cypress Semiconductor Corporation, 2004-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-05610 Rev. \*D Revised November 6, 2008 Page 11 of 11 All product and company names mentioned in this document are the trademarks of their respective holders.