rfmd.com ## **RF3166** ### QUAD-BAND GSM850/GSM900/DCS/PCS POWER AMP MODULE RoHS Compliant & Pb-Free Product Package Style: Module, 6 mm x 6 mm #### **Features** - Ultra-Small 6mmx6mm Package Size - Integrated V<sub>REG</sub> - Complete Power Control Solution - Automatic V<sub>BATT</sub> Tracking Circuit - No External Components or Routing - Improved Power Flatness ### **Applications** - 3V Quad-Band GSM Handsets - Commercial and Consumer Systems - Portable Battery-Powered Equipment - GSM850/EGSM900/DCS/PCS Products - GPRS Class 12 - Power Star<sup>TM</sup> Module Functional Block Diagram ### **Product Description** The RF3166 is a high-power, high-efficiency power amplifier module with integrated power control that provides over 50 dB of control range. The device is a self-contained 6mmx6mm module with $50\,\Omega$ input and output terminals. The device is designed for use as the final RF amplifier in GSM850, EGSM900, DCS and PCS handheld digital cellular equipment and other applications in the 824MHz to 849MHz, 880MHz to 915MHz, 1710MHz to 1785MHz and 1850MHz to 1910MHz bands. The RF3166 incorporates RFMD's latest $V_{BATT}$ tracking circuit, which monitors battery voltage and prevents the power control loop from reaching saturation. The $V_{BATT}$ tracking circuit eliminates the need to monitor battery voltage, thereby minimizing switching transients. The RF3166 requires no external routing or external components, simplifying layout and reducing board space. #### **Ordering Information** RF3166 Quad-Band GSM850/GSM900/DCS/PCS Power Amp Module RF3166 SB Power Amp Module 5-Piece Sample Pack RF3166PCBA-410 Fully Assembled Evaluation Board RF3166ASMPCBA-410Fully Assembled Evaluation Board with Antenna Switch Mod- ule ## **Optimum Technology Matching® Applied** | ☑ GaAs HBT ☐ GaAs MESFET ☐ InGaP HBT | ☐ SiGe BiCMOS ☐ Si BiCMOS ☐ SiGe HBT | ☐ GaAs pHEMT ☑ Si CMOS ☐ Si BJT | ☐ GaN HEMT | |----------------------------------------|--------------------------------------|---------------------------------|------------| | III III III III III III III III III II | - GIGC HEI | 0, b) i | | ### **Absolute Maximum Ratings** | Parameter | Rating | Unit | |--------------------------------------------|--------------|-----------------| | Supply Voltage | -0.3 to +6.0 | V <sub>DC</sub> | | Power Control Voltage (V <sub>RAMP</sub> ) | -0.3 to +2.2 | V | | Input RF Power | +10 | dBm | | Max Duty Cycle | 50 | % | | Output Load VSWR | 10:1 | | | Operating Case Temperature | -20 to +85 | °C | | Storage Temperature | -55 to +150 | °C | #### Caution! ESD sensitive device. Exceeding any one or a combination of the Absolute Maximum Rating conditions may cause permanent damage to the device. Extended application of Absolute Maximum Rating conditions to the device may reduce device reliability. Specified typical performance or functional operation of the device under Absolute Maximum Rating conditions is not implied. RoHS status based on EU Directive 2002/95/EC (at time of this document revision). The information in this publication is believed to be accurate and reliable. However, no responsibility is assumed by RF Micro Devices, Inc. ("RFMD") for its use, nor for any infringement of patents, or other rights of third parties, resulting from its use. No license is granted by implication or otherwise under any patent or patent rights of RFMD. RFMD reserves the right to change component circuitry, recommended application circuitry and specifications at any time without prior notice. | Parameter | Specification | | | Unit | Condition | | |-------------------------------------|---------------|------|------|-------|-------------------------------------------------------|--| | raidilletei | Min. | Тур. | Max. | UIIIL | Condition | | | Overall Power Control | | | | | | | | V <sub>RAMP</sub> | | | | | | | | Power Control "ON" | | | 2.1 | V | Max. P <sub>OUT</sub> , Voltage supplied to the input | | | Power Control "OFF" | | 0.26 | | V | Min. P <sub>OUT</sub> , Voltage supplied to the input | | | V <sub>RAMP</sub> Input Capacitance | | 2 | 20 | pF | DC to 2MHz | | | V <sub>RAMP</sub> Input Current | | | 30 | μΑ | V <sub>RAMP</sub> =2.1V | | | TX Enable "ON" | 1.5 | | | V | | | | TX Enable "OFF" | | | 0.5 | V | | | | GSM Band Enable | | | 0.5 | V | | | | DCS/PCS Band Enable | 1.5 | | | V | | | | Overall Power Supply | | | | | | | | Power Supply Voltage | | 3.5 | | V | Specifications | | | | 3.0 | | 4.5 | V | Nominal operating limits | | | | 4.5 | | 5.5 | V | V <sub>RAMP</sub> ≤1.7V | | | Power Supply Current | | 1 | | μΑ | P <sub>IN</sub> <-30 dBm, TX Enable=Low, | | | | | | | | Temp=-20°C to +85°C | | | | | | 150 | mA | V <sub>RAMP</sub> =0.26V, TX Enable=High | | | Overall Control Signals | | | | | | | | Band Select "Low" | 0 | 0 | 0.5 | V | | | | Band Select "High" | 1.5 | 2.0 | 3.0 | V | | | | Band Select "High" Current | | 20 | 50 | μΑ | | | | TX Enable "Low" | 0 | 0 | 0.5 | V | | | | TX Enable "High" | 1.5 | 2.0 | 3.0 | V | | | | TX Enable "High" Current | | 1 | 2 | μΑ | | | | Parameter | Specification | | | Hoit | Condition | | |------------------------------------------------|---------------|------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | Min. | Тур. | Max. | Unit | Condition | | | Overall (GSM850 Mode) | | | | | Temp=+25 °C, V <sub>BATT</sub> =3.5V,<br>V <sub>RAMP</sub> =2.1V, P <sub>IN</sub> =3dBm,<br>Freq=824MHz to 849MHz,<br>25% Duty Cycle, Pulse Width=1154μs | | | Operating Frequency Range | | 824 to 849 | | MHz | | | | Maximum Output Power 1 | 34.2 | | | dBm | Temp=+25 °C, $V_{BATT}$ =3.5 V, $V_{RAMP}$ =2.1 V | | | Maximum Output Power 2 | 32.0 | | | dBm | Temp=+85°C, V <sub>BATT</sub> =3.0V, V <sub>RAMP</sub> =2.1V | | | Total Efficiency | 45 | 52 | | % | At P <sub>OUT MAX</sub> , V <sub>BATT</sub> =3.5V | | | Input Power Range | 0 | +3 | +5 | dBm | Maximum output power guaranteed at minimum drive level | | | Output Noise Power | | -85 | -83 | dBm | RBW=100 kHz, 869 MHz to 894 MHz,<br>P <sub>OUT</sub> ≤ +34.2 dBm | | | Forward Isolation 1 | | -45 | -30 | dBm | TXEnable=Low, P <sub>IN</sub> =+5dBm | | | Forward Isolation 2 | | -30 | -10 | dBm | TXEnable=High, P <sub>IN</sub> =+5dBm,<br>V <sub>RAMP</sub> =0.26V | | | Cross Band Isolation at 2f <sub>0</sub> | | -30 | -20 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | Second Harmonic | | -15 | -10 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | Third Harmonic | | -30 | -15 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | All Other Non-Harmonic Spurious | | | -36 | dBm | V <sub>RAMP</sub> =0.26V to 2.1V | | | Input Impedance | | 50 | | Ω | | | | Input VSWR | | | 2.5:1 | | | | | Output Load VSWR Stability | 8:1 | | | | Spurious<-36dBm, RBW=3MHz Set $V_{RAMP}$ where $P_{OUT} \le 34.2$ dBm into $50\Omega$ load | | | Output Load VSWR Ruggedness | 10:1 | | | | Set $V_{RAMP}$ where $P_{OUT} \le 34.2 dBm$ into $50 \Omega$ | | | | | | | | load. No damage or permanent degradation to part. | | | Output Load Impedance | | 50 | | Ω | Load impedance presented at RF OUT pad | | | Power Control V <sub>RAMP</sub> | | | | | | | | Power Control Range | 50 | 55 | | dB | V <sub>RAMP</sub> =0.26V to 2.1V | | | Transient Spectrum | | -35 | | dBm | $V_{RAMP} = V_{RAMP} = R_P$ | | | Transient Spectrum Under<br>Extreme Conditions | | | -23 | dBm | Temp=-20°C to +85°C, V <sub>BATT</sub> ≥3.0V. Ramping shape same as for Condition: Temp=25°C, V <sub>BATT</sub> =3.5V, V <sub>RAMP</sub> =V <sub>RAMP</sub> _R <sub>P</sub> | | | Power Degradation from<br>Nominal Conditions | | | | | V <sub>BATT</sub> =3.0V to 4.5V, Temp=-20°C to +85°C, P <sub>IN</sub> =0dBm to 5dBm, | | | 5dBm to 14dBm | -4 | | +4 | dB | Relative to output power for condition: | | | 14dBm to 32dBm | -2 | | +2 | dB | V <sub>BATT</sub> =3.5V, P <sub>IN</sub> =+3dBm, Temp=25°C,<br>Freq=836.5MHz.<br>Output power variation measured at set V <sub>RAMP</sub> . | | Notes: $\rm V_{RAMP} \! \! \! \! \! R_P \! \! \! = \! \! V_{RAMP}$ set for 34.2 dBm at nominal conditions. | | Specification | | | 1124 | • "" | | |------------------------------------------------|---------------|------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | Min. | Тур. | Max. | Unit | Condition | | | Overall (GSM900 Mode) | | | | | Temp=+25 °C, V <sub>BATT</sub> =3.5V,<br>V <sub>RAMP</sub> =2.1V, P <sub>IN</sub> =3dBm,<br>Freq=880MHz to 915MHz,<br>25% Duty Cycle, Pulse Width=1154μs | | | Operating Frequency Range | | 880 to 915 | | MHz | | | | Maximum Output Power 1 | 34.2 | | | dBm | Temp=+25°C, V <sub>BATT</sub> =3.5V, V <sub>RAMP</sub> =2.1V | | | Maximum Output Power 2 | 32.0 | | | dBm | Temp=+85°C, V <sub>BATT</sub> =3.0V, V <sub>RAMP</sub> =2.1V | | | Total Efficiency | 51 | 56 | | % | At P <sub>OUT MAX</sub> , V <sub>BATT</sub> =3.5V | | | Input Power Range | 0 | +3 | +5 | dBm | Maximum output power guaranteed at minimum drive level | | | Output Noise Power | | -83 | -80 | dBm | RBW=100kHz, 925MHz to 935MHz,<br>P <sub>OUT</sub> ≤ +34.2dBm | | | | | -85 | -83 | dBm | RBW=100kHz, 935MHz to 960MHz,<br>P <sub>OUT</sub> ≤ +34.2dBm | | | Forward Isolation 1 | | -40 | -30 | dBm | TXEnable=Low, P <sub>IN</sub> =+5dBm | | | Forward Isolation 2 | | -30 | -10 | dBm | TXEnable=High, P <sub>IN</sub> =+5dBm,<br>V <sub>RAMP</sub> =0.26V | | | Cross Band Isolation 2f <sub>0</sub> | | -30 | -20 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | Second Harmonic | | -15 | -10 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | Third Harmonic | | -30 | -15 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | All Other<br>Non-Harmonic Spurious | | | -36 | dBm | V <sub>RAMP</sub> =0.26V to 2.1V | | | Input Impedance | | 50 | | Ω | | | | Input VSWR | | | 2.5:1 | | | | | Output Load VSWR Stability | 8:1 | | | | Spurious<-36dBm, RBW=3MHz Set $V_{RAMP}$ where $P_{OUT} \le 34.2$ dBm into $50\Omega$ load | | | Output Load VSWR Ruggedness | 10:1 | | | | Set $V_{RAMP}$ where $P_{OUT} \le 34.2 dBm$ into $50 \Omega$ load. No damage or permanent degradation to part. | | | Output Load Impedance | | 50 | | Ω | Load impedance presented at RF OUT pad | | | Power Control V <sub>RAMP</sub> | | | | | | | | Power Control Range | 50 | 55 | | dB | V <sub>RAMP</sub> =0.26V to 2.1V | | | Transient Spectrum | | -35 | | dBm | V <sub>RAMP</sub> =V <sub>RAMP</sub> _R <sub>P</sub> | | | Transient Spectrum Under<br>Extreme Conditions | | | -23 | dBm | Temp=-20°C to +85°C, V <sub>BATT</sub> ≥3.0V. Ramping shape same as for Condition: Temp=25°C, V <sub>BATT</sub> =3.5V, V <sub>RAMP</sub> =V <sub>RAMP</sub> _R <sub>P</sub> | | | Power Degradation from<br>Nominal Conditions | | | | | V <sub>BATT</sub> =3.0V to 4.5V, Temp=-20°C to +85°C,<br>P <sub>IN</sub> =0dBm to 5dBm, | | | 5dBm to 14dBm | -4 | | +4 | dB | Relative to output power for condition: | | | 14dBm to 32dBm | -2 | | +2 | dB | V <sub>BATT</sub> =3.5V, P <sub>IN</sub> =+3dBm, Temp=25°C,<br>Freq=897.5MHz.<br>Output power variation measured at set V <sub>RAMP</sub> | | Notes: | Domesti de la constante | Specification | | | 11:4 | Condition | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | Min. | Тур. | Max. | Unit | Condition | | | | | | | _ | Temp=25°C, V <sub>BATT</sub> =3.5V, | | | Overall (DCS Mode) | | | | | V <sub>RAMP</sub> =2.1V, P <sub>IN</sub> =3dBm,<br>Freq=1710MHz to 1785MHz. | | | | | | | | 25% Duty Cycle, pulse width=1154μs | | | Operating Frequency Range | | 1710 to 1785 | | MHz | | | | Maximum Output Power 1 | 32.0 | | | dBm | Temp=+25°C, V <sub>BATT</sub> =3.5V, V <sub>RAMP</sub> =2.1V | | | Maximum Output Power 2 | 30.0 | | | dBm | Temp=+85°C, V <sub>BATT</sub> =3.0V, V <sub>RAMP</sub> =2.1V | | | Total Efficiency | 46 | 52 | | % | At P <sub>OUT MAX</sub> , V <sub>BATT</sub> =3.5V | | | Input Power Range | 0 | +3 | +5 | dBm | Maximum output power guaranteed at minimum drive level | | | Output Noise Power | | -85 | -80 | dBm | RBW=100kHz, 1805MHz to 1880MHz, P <sub>OUT</sub> ≤ 32dBm | | | Forward Isolation 1 | | -40 | -30 | dBm | TXEnable=Low, P <sub>IN</sub> =+5dBm | | | Forward Isolation 2 | | -25 | -10 | dBm | TXEnable=High, V <sub>BAMP</sub> =0.26V, | | | | | | | | P <sub>IN</sub> =+5dBm | | | Second Harmonic | | -15 | -10 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | Third Harmonic | | -30 | -15 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | All Other<br>Non-Harmonic Spurious | | | -36 | dBm | V <sub>RAMP</sub> =0.26V to 2.1V | | | Input Impedance | | 50 | | Ω | | | | Input VSWR | | | 2.5:1 | | | | | Output Load VSWR Stability | 8:1 | | | | Spurious<-36dBm, RBW=3MHz Set $V_{RAMP}$ where $P_{OUT} \le 32$ dBm into $50\Omega$ load | | | Output Load VSWR Ruggedness | 10:1 | | | | Set $V_{RAMP}$ where $P_{OUT} \le 32 dBm$ into $50 \Omega$ load. | | | | | | | | No damage or permanent degradation to part. | | | Output Load Impedance | | 50 | | Ω | Load impedance presented at RF OUT pad | | | Power Control V <sub>RAMP</sub> | | | | | | | | Power Control Range | 45 | 50 | | dB | V <sub>RAMP</sub> =0.26V to 2.1V | | | Transient Spectrum | | -35 | | dBm | $V_{RAMP} = V_{RAMP} = R_P$ | | | Transient Spectrum Under<br>Extreme Conditions | | | -23 | dBm | Temp=-20°C to +85°C, V <sub>BATT</sub> ≥3.0V. Ramping shape same as for Condition: Temp=25°C, V <sub>BATT</sub> =3.5V, V <sub>RAMP</sub> =V <sub>RAMP</sub> _R <sub>P</sub> | | | Power Degradation from<br>Nominal Conditions | | | | | V <sub>BATT</sub> =3.0V to 4.5V, Temp=-20°C to +85°C,<br>P <sub>IN</sub> =0dBm to 5dBm, | | | OdBm to 15dBm | -4 | | +4 | dB | Relative to output power for condition: | | | 15 dBm to 30 dBm | -2 | | +2 | dB | V <sub>BATT</sub> =3.5V, P <sub>IN</sub> =+3dBm, Temp=25°C,<br>Freq=1747.5MHz.<br>Output power variation measured at set V <sub>RAMP</sub> . | | Notes: $V_{RAMP}\_R_P \! = \! V_{RAMP}$ set for 32dBm at nominal conditions. | Parameter | Specification | | | Unit | Condition | | |-----------------------------------------------------------------------|---------------|--------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | Min. Typ. | | Max. | Unit | Condition | | | | | | | | Temp=25°C, V <sub>BATT</sub> =3.5V, | | | Overall (PCS Mode) | | | | | V <sub>RAMP</sub> =2.1V, P <sub>IN</sub> =3dBm, | | | , | | | | | Freq=1850MHz to 1910MHz,<br>25% Duty Cycle, pulse width=1154 µs | | | Operating Frequency Range | | 1850 to 1910 | | MHz | 25% Duty Cycle, pulse width-1154 μs | | | Maximum Output Power 1 | 32.0 | 1000 to 1010 | | dBm | Temp=+25°C, V <sub>BATT</sub> =3.5V, V <sub>RAMP</sub> =2.1V | | | Maximum Output Power 2 | 30.0 | | | dBm | Temp=+85°C, V <sub>BATT</sub> =3.0V, V <sub>RAMP</sub> =2.1V | | | Total Efficiency | 46 | 52 | | % | At P <sub>OUT MAX</sub> , V <sub>BATT</sub> =3.5V | | | Input Power Range | 0 | +3 | +5 | dBm | Maximum output power guaranteed at mini- | | | Output Naiga Payer | | 05 | 00 | dDm | mum drive level | | | Output Noise Power | | -85 | -80 | dBm | RBW=100kHz, 1930MHz to 1990MHz, $P_{OUT} \le 32 dBm$ | | | Forward Isolation 1 | | -35 | -30 | dBm | TXEnable=Low, P <sub>IN</sub> =+5dBm | | | Forward Isolation 2 | | -25 | -10 | dBm | TXEnable=High, V <sub>RAMP</sub> =0.26V,<br>P <sub>IN</sub> =+5dBm | | | Second Harmonic | | -15 | -10 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | Third Harmonic | | -30 | -15 | dBm | V <sub>RAMP</sub> =0.26V to V <sub>RAMP</sub> _R <sub>P</sub> | | | All Other<br>Non-Harmonic Spurious | | | -36 | dBm | V <sub>RAMP</sub> =0.26V to 2.1V | | | Input Impedance | | 50 | | Ω | | | | Input VSWR | | | 2.5:1 | | | | | Output Load VSWR Stability | 8:1 | | | | Spurious<-36dBm, RBW=3MHz<br>Set V <sub>RAMP</sub> where P <sub>OUT</sub> ≤32dBm into 50Ω load | | | Output Load VSWR Ruggedness | 10:1 | | | | Set V <sub>RAMP</sub> where P <sub>OUT</sub> ≤32dBm into 50Ω load | | | | | | | | No damage or permanent degradation to part | | | Output Load Impedance | | 50 | | Ω | Load impedance presented at RF OUT pad | | | Power Control V <sub>RAMP</sub> | | | | | | | | Power Control Range | 45 | 50 | | dB | V <sub>RAMP</sub> =0.26V to 2.1V | | | Transient Spectrum | | -35 | | dBm | $V_{RAMP} = V_{RAMP} = R_P$ | | | Transient Spectrum Under | | | -23 | dBm | Temp=-20°C to +85°C, V <sub>BATT</sub> ≥3.0V. | | | Extreme Conditions | | | | | Ramping shape same as for Condition:<br>Temp=25°C, V <sub>BATT</sub> =3.5V, V <sub>RAMP</sub> =V <sub>RAMP</sub> _R <sub>P</sub> | | | Power Degradation from<br>Nominal Conditions | | | | | $V_{BATT}$ =3.0V to 4.5V, Temp=-20 °C to +85 °C, $P_{IN}$ =0dBm to 5dBm, | | | OdBm to 15dBm | -4 | | +4 | dB | Relative to output power for condition: | | | 15 dBm to 30 dBm | -2 | | +2 | dB | $V_{BATT}$ =3.5V, $P_{IN}$ =+3dBm, Temp=25°C, Freq=1880MHz. Output power variation measured at set $V_{RAI}$ | | | Notes: | | | | | 10.00 | | | V <sub>RAMP</sub> _R <sub>P</sub> =V <sub>RAMP</sub> set for 32dBm at | nominal co | nditions. | | | | | rfmd.com | Pin | Function | Description | Interface Schematic | |-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | 1 | DCS/PCS IN | RF input to the DCS band. This is a $50\Omega$ input. | | | 2 | BAND SELECT | Allows external control to select the GSM or DCS band with a logic high or low. A logic low enables the GSM band whereas a logic high enables the DCS band. | BANDSEL TX EN CSMCTRL TX EN DCS CTRL | | 3 | TX ENABLE | This signal enables the PA module for operation with a logic high. | TX EN O TX ON | | 4 | VBATT | Power supply for the module. This should be connected to the battery. | | | 5 | GND | | | | 6 | VRAMP | Ramping signal from DAC. A 300kHz lowpass filter is integrated into the CMOS. No external filtering is required. | 300 kHz | | 7 | GSM IN | RF input to the GSM band. This is a $50\Omega$ input. | | | 8 | GSM OUT | RF output for the GSM band. This is a $50\Omega$ output. The output load line matching is contained internal to the package. | | | 9 | DCS/PCS<br>OUT | RF output for the DCS band. This is a $50\Omega$ output. The output load line matching is contained internal to the package. | | | Pkg<br>Base | GND | | | ## **Package Drawing** ## Pin Out Top Down View ## **Application Schematic** ### **Evaluation Board Schematic** #### Notes: - \* The value of the VBATT decoupling capacitor depends on the noise level of the phone board. Capacitor type may be either tantalum or ceramic. Some applications may not require this capacitor. - 1. All the PA output measurements are referenced to the PA output pad (pins 8 and 9). - 2. The 50 $\Omega$ µstrip between the PA output pad and the SMA connector has an approximate insertion loss of 0.1 dB for GSM850/EGSM900 and 0.2 dB for DCS1800/PCS1900 bands. ## **Evaluation Board Layout** Board Size 2.0" x 2.0" ### Board Thickness 0.032", Board Material FR-4, Multi-Layer ## **Theory of Operation** #### Overview The RF3166 is a quad-band GSM850, EGSM900, DCS1800, and PCS1900 power amplifier module that incorporates an indirect closed loop method of power control. This simplifies the phone design by eliminating the need for the complicated control loop design. The indirect closed loop appears as an open loop to the user and can be driven directly from the DAC output in the baseband circuit. #### **Theory of Operation** The indirect closed loop is essentially a closed loop method of power control that is invisible to the user. Most power control systems in GSM sense either forward power or collector/drain current. The RF3166 does not use a power detector. A high-speed control loop is incorporated to regulate the collector voltage of the amplifier while the stage are held at a constant bias. The $V_{RAMP}$ signal is multiplied by a factor of 2.3 and the collector voltage for all three stages is regulated to the multiplied $V_{RAMP}$ voltage. The basic circuit is shown in the following diagram. By regulating the power, the stages are held in saturation across all power levels. As the required output power is decreased from full power down to OdBm, the collector voltage is also decreased. This regulation of output power is demonstrated in Equation 1 where the relationship between collector voltage and output power is shown. Although load impedance affects output power, supply fluctuations are the dominate mode of power variations. With the RF3166 regulating collector voltage, the dominant mode of power fluctuations is eliminated. $$P_{dBm} = 10 \cdot \log \left[ \frac{(2 \cdot V_{CC} - V_{SAT})^2}{8 \cdot R_{LOAD} \cdot 10^{-3}} \right]$$ (Eq. 1) There are several key factors to consider in the implementation of a transmitter solution for a mobile phone. Some of them are: - Current draw and system efficiency - Power variation due to Supply Voltage - Power variation due to frequency - Power variation due to temperature - Input impedance variation - Noise power - Loop stability - · Loop bandwidth variations across power levels - Burst timing and transient spectrum trade offs - Harmonics Output power does not vary due to supply voltage under normal operating conditions if $V_{RAMP}$ is sufficiently lower than $V_{BATT}$ . By regulating the collector voltage to the PA the voltage sensitivity is essentially eliminated. This covers most cases where the PA will be operated. However, as the battery discharges and approaches its lower power range the maximum output power from the PA will also drop slightly. In this case it is important to also decrease $V_{RAMP}$ to prevent the power control from inducing switching transients. These transients occur as a result of the control loop slowing down and not regulating power in accordance with $V_{RAMP}$ . The switching transients due to low battery conditions are regulated by the $V_{BATT}$ tracking circuit. The $V_{BATT}$ tracking circuit consists of a feedback loop that detects FET saturation. As the FET approaches saturation, the limiter adjusts the $V_{RAMP}$ voltage in order to ensure minimum switching transients. The $V_{BATT}$ tracking circuit is integrated into the CMOS controller and requires no additional input from the user. Due to reactive output matches, there are output power variations across frequency. There are a number of components that can make the effects greater or less. Power variation straight out of the RF3166 is shown in the tables below. The components following the power amplifier often have insertion loss variation with respect to frequency. Usually, there is some length of microstrip that follows the power amplifier. There is also a frequency response found in directional couplers due to variation in the coupling factor over frequency, as well as the sensitivity of the detector diode. Since the RF3166 does not use a directional coupler with a diode detector, these variations do not occur. Input impedance variation is found in most GSM power amplifiers. This is due to a device phenomena where $C_{BE}$ and $C_{CB}$ and $C_{SG}$ for a FET) vary over the bias voltage. The same principle used to make varactors is present in the power amplifiers. The junction capacitance is a function of the bias across the junction. This produces input impedance variations as the Vapc voltage is swept. Although this could present a problem with frequency pulling the transmit VCO off frequency, most synthesizer designers use very wide loop bandwidths to quickly compensate for frequency variations due to the load variations presented to the VCO. The RF3166 presents a very constant load to the VCO. This is because all stages of the RF3166 are run at constant bias. As a result, there is constant reactance at the base emitter and base collector junction of the input stage to the power amplifier. Noise power in PA's where output power is controlled by changing the bias voltage is often a problem when backing off of output power. The reason is that the gain is changed in all stages and according to the noise formula (Equation 2), $$F_{TOT} = F1 + \frac{F2 - 1}{G1} + \frac{F3 - 1}{G1 \cdot G2}$$ (Eq. 2) the noise figure depends on noise factor and gain in all stages. Because the bias point of the RF3166 is kept constant the gain in the first stage is always high and the overall noise power is not increased when decreasing output power. Power control loop stability often presents many challenges to transmitter design. Designing a proper power control loop involves trade-offs affecting stability, transient spectrum and burst timing. In conventional architectures the PA gain (dB/ V) varies across different power levels, and as a result the loop bandwidth also varies. With some power amplifiers it is possible for the PA gain (control slope) to change from $100\,\text{dB/V}$ to as high as $1000\,\text{dB/V}$ . The challenge in this scenario is keeping the loop bandwidth wide enough to meet the burst mask at low slope regions which often causes instability at high slope regions. The RF3166 loop bandwidth is determined by internal bandwidth and the RF output load and does not change with respect to power levels. This makes it easier to maintain loop stability with a high bandwidth loop since the bias voltage and collector voltage do not vary. An often overlooked problem in PA control loops is that a delay not only decreases loop stability it also affects the burst timing when, for instance the input power from the VCO decreases (or increases) with respect to temperature or supply voltage. The burst timing then appears to shift to the right especially at low power levels. The RF3166 is insensitive to a change in input power and the burst timing is constant and requires no software compensation. Switching transients occur when the up and down ramp of the burst is not smooth enough or suddenly changes shape. If the control slope of a PA has an inflection point within the output power range or if the slope is simply too steep it is difficult to prevent switching transients. Controlling the output power by changing the collector voltage is as earlier described based on the physical relationship between voltage swing and output power. Furthermore all stages are kept constantly biased so inflection points are nonexistent. Harmonics are natural products of high efficiency power amplifier design. An ideal class "E" saturated power amplifier will produce a perfect square wave. Looking at the Fourier transform of a square wave reveals high harmonic content. Although this is common to all power amplifiers, there are other factors that contribute to conducted harmonic content as well. With most power control methods a peak power diode detector is used to rectify and sense forward power. Through the rectification process there is additional squaring of the waveform resulting in higher harmonics. The RF3166 address this by eliminating the need for the detector diode. Therefore the harmonics coming out of the PA should represent the maximum power of the harmonics throughout the transmit chain. This is based upon proper harmonic termination of the transmit port. The receive port termination on the T/R switch as well as the harmonic impedance from the switch itself will have an impact on harmonics. Should a problem arise, these terminations should be explored. ## **PCB Design Requirements** #### **PCB Surface Finish** The PCB surface finish used for RFMD's qualification process is electroless nickel, immersion gold. Typical thickness is $3\mu$ inch to $8\mu$ inch gold over $180\mu$ inch nickel. #### **PCB Land Pattern Recommendation** PCB land patterns are based on IPC-SM-782 standards when possible. The pad pattern shown has been developed and tested for optimized assembly at RFMD; however, it may require some modifications to address company specific assembly processes. The PCB land pattern has been developed to accommodate lead and package tolerances. #### **PCB Metal Land Pattern** Metal Land Pattern Figure 1. PCB Metal Land and Solder Mask Patterns (Top View) #### **PCB Solder Mask Pattern** Liquid Photo-Imageable (LPI) solder mask is recommended. The solder mask footprint will match what is shown for the PCB metal land pattern with a 2mil to 3mil expansion to accommodate solder mask registration clearance around all pads. The center-grounding pad shall also have a solder mask clearance. Expansion of the pads to create solder mask clearance can be provided in the master data or requested from the PCB fabrication supplier. Solder Mask Pattern #### Thermal Pad and Via Design Thermal vias are required in the PCB layout to effectively conduct heat away from the package. The via pattern has been designed to address thermal, power dissipation and electrical requirements of the device as well as accommodating routing strategies. The via pattern used for the RFMD qualification is based on thru-hole vias with 0.203mm to 0.330mm finished hole size on a 0.5mm to 1.2mm grid pattern with 0.025mm plating on via walls. If micro vias are used in a design, it is suggested that the quantity of vias be increased by a 4:1 ratio to achieve similar results.