# ST72334J/N, ST72314J/N, ST72124J # 8-BIT MCU WITH SINGLE VOLTAGE FLASH MEMORY, ADC, 16-BIT TIMERS, SPI, SCI INTERFACES #### Memories - 8K or 16K Program memory (ROM or single voltage FLASH) with read-out protection and in-situ programming (remote ISP) - 256 bytes EEPROM Data memory (with readout protection option in ROM devices) - 384 or 512 bytes RAM # ■ Clock, Reset and Supply Management - Enhanced reset system - Enhanced low voltage supply supervisor with 3 programmable levels - Clock sources: crystal/ceramic resonator oscillators or RC oscillators, external clock, backup Clock Security System - 4 Power Saving Modes: Halt, Active-Halt, Wait and Slow - Beep and clock-out capabilities #### ■ Interrupt Management - 10 interrupt vectors plus TRAP and RESET - 15 external interrupt lines (4 vectors) #### ■ 44 or 32 I/O Ports - 44 or 32 multifunctional bidirectional I/O lines: - 21 or 19 alternate function lines - 12 or 8 high sink outputs #### 4 Timers - Configurable watchdog timer - Realtime base - Two 16-bit timers with: 2 input captures (only one on timer A), 2 output compares (only one on timer A), External clock input on timer A, PWM and Pulse generator modes #### 2 Communications Interfaces - SPI synchronous serial interface - SCI asynchronous serial interface (LIN compatible) # ■ 1 Analog Peripheral 8-bit ADC with 8 input channels (6 only on ST72334Jx, not available on ST72124J2) #### ■ Instruction Set - 8-bit data manipulation - 63 basic instructions - 17 main addressing modes - 8 x 8 unsigned multiply instruction - True bit manipulation # ■ Development Tools - Full hardware/software development package #### **Device Summary** | Features | ST72124J2 | ST72314J2 | ST72314J4 | ST72314N2 | ST72314N4 | ST72334J2 | ST72334J4 | ST72334N2 | ST72334N4 | | | |---------------------------------------------------------------------|--------------------------------------------|---------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--|--| | Program memory - bytes | 8K | 8K | 16K | 8K | 16K | 8K | 16K | 8K | 16K | | | | RAM (stack) - bytes | 384 (256) | 384 (256) | 512 (256) | 384 (256) | 512 (256) | 384 (256) | 512 (256) | 384 (256) | 512 (256) | | | | EEPROM - bytes | - | - | - | - | - | 256 | 256 | 256 | 256 | | | | Peripherals | | Watchdog, Two 16-bit Timers, SPI, SCI | | | | | | | | | | | reliplierais | - ADC | | | | | | | | | | | | Operating Supply | 3.2V to 5.5V | | | | | | | | | | | | CPU Frequency | Up to 8 MHz (with up to 16 MHz oscillator) | | | | | | | | | | | | Operating Temperature -40°C to +85°C (-40°C to +105/125°C optional) | | | | | | | | | | | | | Packages | TC | FP44 / SDIP | 42 | TQFP64 | / SDIP56 | TQFP44 | / SDIP42 | TQFP64 | / SDIP56 | | | Rev. 2.5 April 2003 1/153 # **Table of Contents** | 2 INTRODUCTION 6 3 PIN DESCRIPTION 7 4 REGISTER & MEMORY MAP 13 5 FLASH PROGRAM MEMORY 17 5.1 INTRODUCTION 17 5.2 MAIN FEATURES 17 5.3 STRUCTURAL ORGANISATION 17 5.4 IN-SITU PROGRAMMING (ISP) MODE 17 5.5 MEMORY READ-OUT PROTECTION 17 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) <th></th> <th>MBLE: ST72C334 VERSUS ST72E331 SPECIFICATION</th> <th></th> | | MBLE: ST72C334 VERSUS ST72E331 SPECIFICATION | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------|--| | 4 REGISTER & MEMORY MAP 13 5 FLASH PROGRAM MEMORY 17 5.1 INTRODUCTION 17 5.2 MAIN FEATURES 17 5.3 STRUCTURAL ORGANISATION 17 5.4 IN-SITU PROGRAMMING (ISP) MODE 17 5.5 MEMORY READ-OUT PROTECTION 17 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 | | | | | 5 FLASH PROGRAM MEMORY 17 5.1 INTRODUCTION 17 5.2 MAIN FEATURES 17 5.3 STRUCTURAL ORGANISATION 17 5.4 IN-SITU PROGRAMMING (ISP) MODE 17 5.5 MEMORY READ-OUT PROTECTION 17 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 | | | | | 5.1 INTRODUCTION 17 5.2 MAIN FEATURES 17 5.3 STRUCTURAL ORGANISATION 17 5.4 IN-SITU PROGRAMMING (ISP) MODE 17 5.5 MEMORY READ-OUT PROTECTION 17 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (SCS) <th></th> <th></th> <th></th> | | | | | 5.2 MAIN FEATURES 17 5.3 STRUCTURAL ORGANISATION 17 5.4 IN-SITU PROGRAMMING (ISP) MODE 17 5.5 MEMORY READ-OUT PROTECTION 17 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AN | | | | | 5.3 STRUCTURAL ORGANISATION 17 5.4 IN-SITU PROGRAMMING (ISP) MODE 17 5.5 MEMORY READ-OUT PROTECTION 17 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 < | | | | | 5.4 IN-SITU PROGRAMMING (ISP) MODE 17 5.5 MEMORY READ-OUT PROTECTION 17 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8.2 MAIN FEATURES 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 <tr< th=""><th>_</th><th></th><th></th></tr<> | _ | | | | 5.5 MEMORY READ-OUT PROTECTION 17 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS <t< th=""><th></th><th></th><th></th></t<> | | | | | 6 DATA EEPROM 18 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTI | _ | | | | 6.1 INTRODUCTION 18 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 <t< th=""><th></th><th></th><th></th></t<> | | | | | 6.2 MAIN FEATURES 18 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 11.2 SLOW MODE 35 11.1 INTRODUCTION 35 11.2 | | | | | 6.3 MEMORY ACCESS 19 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACT | _ | | | | 6.4 POWER SAVING MODES 20 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 36 11 | _ | | | | 6.5 ACCESS ERROR HANDLING 20 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12.1< | | | | | 6.6 REGISTER DESCRIPTION 21 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12.1 INTRODUCTION 39 | _ | | | | 7 DATA EEPROM Register Map and Reset Values 22 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 IVO PORTS 39 12.1 INTRODUCTION 39 | | | | | 7.1 READ-OUT PROTECTION OPTION 22 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 8 CENTRAL PROCESSING UNIT 23 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 IVO PORTS 39 12.1 INTRODUCTION 39 | | | | | 8.1 INTRODUCTION 23 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 IVO PORTS 39 12.1 INTRODUCTION 39 | | | | | 8.2 MAIN FEATURES 23 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 8.3 CPU REGISTERS 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | • • • • | | | | 9 SUPPLY, RESET AND CLOCK MANAGEMENT 26 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | _ | | | | 9.1 LOW VOLTAGE DETECTOR (LVD) 27 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 INTRODUCTION 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 9.2 RESET SEQUENCE MANAGER (RSM) 28 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | , | | | 9.3 MULTI-OSCILLATOR (MO) 30 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 9.4 CLOCK SECURITY SYSTEM (CSS) 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 36 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | , , | | | 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION 32 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | · | | | 10 INTERRUPTS 33 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | · , | | | 10.1 NON MASKABLE SOFTWARE INTERRUPT 33 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | · | | | 10.2 EXTERNAL INTERRUPTS 33 10.3 PERIPHERAL INTERRUPTS 33 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 10.3 PERIPHERAL INTERRUPTS 33 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 11 POWER SAVING MODES 35 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 11.1 INTRODUCTION 35 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 11.2 SLOW MODE 35 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 11.3 WAIT MODE 36 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 11.4 ACTIVE-HALT AND HALT MODES 37 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 12 I/O PORTS 39 12.1 INTRODUCTION 39 | | | | | 12.1 INTRODUCTION | | | | | | | | | | 1// FUNULUNAL DESURIPTION | | FUNCTIONAL DESCRIPTION | | | 12.3 I/O PORT IMPLEMENTATION | | | | # **Table of Contents** | 12.4 | LOW POWER MODES | . 43 | |---------|------------------------------------------------------------|------| | 12.5 | INTERRUPTS | 43 | | | ELLANEOUS REGISTERS | | | 13.1 | I/O PORT INTERRUPT SENSITIVITY | . 46 | | 13.2 | I/O PORT ALTERNATE FUNCTIONS | . 46 | | 13.3 | REGISTERS DESCRIPTION | . 47 | | | CHIP PERIPHERALS | | | | WATCHDOG TIMER (WDG) | | | | MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (MCC/RTC) | | | | 16-BIT TIMER | | | | SERIAL PERIPHERAL INTERFACE (SPI) | | | 14.5 | SERIAL COMMUNICATIONS INTERFACE (SCI) | . 85 | | | 8-BIT A/D CONVERTER (ADC) | | | | RUCTION SET | | | | ST7 ADDRESSING MODES | | | | INSTRUCTION GROUPS | | | | CTRICAL CHARACTERISTICS | | | | PARAMETER CONDITIONS | | | | ABSOLUTE MAXIMUM RATINGS | | | | OPERATING CONDITIONS | | | | SUPPLY CURRENT CHARACTERISTICS | | | | CLOCK AND TIMING CHARACTERISTICS | | | | MEMORY CHARACTERISTICS | | | | EMC CHARACTERISTICS | | | | I/O PORT PIN CHARACTERISTICS | | | | CONTROL PIN CHARACTERISTICS | | | | TIMER PERIPHERAL CHARACTERISTICS | | | 16.11 | COMMUNICATION INTERFACE CHARACTERISTICS | 135 | | 16.12 | 2 8-BIT ADC CHARACTERISTICS | 138 | | | KAGE CHARACTERISTICS | | | | PACKAGE MECHANICAL DATA | | | | SOLDERING AND GLUEABILITY INFORMATION | | | | CE CONFIGURATION AND ORDERING INFORMATION | | | | OPTION BYTES | | | 18.2 | TRANSFER OF CUSTOMER CODE | 145 | | 18.3 | DEVELOPMENT TOOLS | 147 | | 18.4 | ST7 APPLICATION NOTES | 149 | | | PRTANT NOTES | | | 19.1 | SCI BAUD RATE REGISTERS | 151 | | 20 CHMI | MARY OF CHANGES | 152 | To obtain the most recent version of this datasheet, please check at www.st.com>products>technical literature>datasheet. Please also pay special attention to the Section "IMPORTANT NOTES" on page 151 # 1 PREAMBLE: ST72C334 VERSUS ST72E331 SPECIFICATION ## New Features available on the ST72C334 - 8 or 16K FLASH/ROM with In-Situ Programming and Read-out protection - New ADC with a better accuracy and conversion time - New configurable Clock, Reset and Supply system - New power saving mode with real time base: Active Halt - Beep capability on PF1 - New interrupt source: Clock security system (CSS) or Main clock controller (MCC) # ST72C334 I/O Configuration and Pinout - Same pinout as ST72E331 - PA6 and PA7 are true open drain I/O ports without pull-up (same as ST72E331) - PA3, PB3, PB4 and PF2 have no pull-up configuration (all I/Os present on TQFP44) - PA5:4, PC3:2, PE7:4 and PF7:6 have high sink capabilities (20mA on N-buffer, 2mA on P-buffer and pull-up). On the ST72E331, all these pads (except PA5:4) were 2mA push-pull pads without high sink capabilities. PA4 and PA5 were 20mA true open drains. #### **New Memory Locations in ST72C334** - 20h: MISCR register becomes MISCR1 register (naming change) - 29h: new control/status register for the MCC module - 2Bh: new control/status register for the Clock, Reset and Supply control. This register replaces the WDGSR register keeping the WDOGF flag compatibility. - 40h: new MISCR2 register # **2 INTRODUCTION** The ST72334J/N, ST72314J/N and ST72124J devices are members of the ST7 microcontroller family. They can be grouped as follows: - ST72334J/N devices are designed for mid-range applications with Data EEPROM, ADC, SPI and SCI interface capabilities. - ST72314J/N devices target the same range of applications but without Data EEPROM. - ST72124J devices are for applications that do not need Data EEPROM and the ADC peripheral. All devices are based on a common industrystandard 8-bit core, featuring an enhanced instruction set. The ST72C334J/N, ST72C314J/N and ST72C124J versions feature single-voltage FLASH memory with byte-by-byte In-Situ Programming (ISP) capability. Under software control, all devices can be placed in WAIT, SLOW, ACTIVE-HALT or HALT mode, reducing power consumption when the application is in idle or standby state. The enhanced instruction set and addressing modes of the ST7 offer both power and flexibility to software developers, enabling the design of highly efficient and compact application code. In addition to standard 8-bit data management, all ST7 microcontrollers feature true bit manipulation, 8x8 unsigned multiplication and indirect addressing modes. For easy reference, all parametric data are located in Section 16 on page 107. Figure 1. General Block Diagram # **3 PIN DESCRIPTION** Figure 2. 64-Pin TQFP Package Pinout (N versions) # PIN DESCRIPTION (Cont'd) Figure 3. 56-Pin SDIP Package Pinout (N versions) # PIN DESCRIPTION (Cont'd) Figure 4. 44-Pin TQFP and 42-Pin SDIP Package Pinouts (J versions) # PIN DESCRIPTION (Cont'd) For external pin connection guidelines, refer to Section 16 "ELECTRICAL CHARACTERISTICS" on page 107. # Legend / Abbreviations for Table 1: Type: I = input, O = output, S = supply Input level: A = Dedicated analog input In/Output level: $C = CMOS \ 0.3V_{DD}/0.7V_{DD}$ , $C_T = CMOS \ 0.3 V_{DD}/0.7 V_{DD}$ with input trigger Output level: HS = 20mA high sink (on N-buffer only) Port and control configuration: Input: float = floating, wpu = weak pull-up, int = interrupt <sup>1)</sup>, ana = analog - Output: OD = open drain $^{2)}$ , PP = push-pull Refer to Section 12 "I/O PORTS" on page 39 for more details on the software configuration of the I/O ports. The RESET configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state. **Table 1. Device Pin Description** | | Pin | n° | | | | Le | vel | Port | | | | Main | | | | | | |--------|--------|-------|--------|------------------|------|-------|--------|-------|-----|-----|-----|------|-----|---------------|-----------------------------|--|--| | 964 | 56 | 14 | 42 | Pin Name | Туре | ut | out | | Inp | out | | Out | put | function | Alternate function | | | | TQFP64 | SDIP56 | QFP44 | SDIP42 | | Ĺ | Indut | Output | float | ndw | int | ana | αo | dd | (after reset) | | | | | 1 | 49 | | | PE4 (HS) | 9 | $C_T$ | H | X | Χ | | | Χ | Χ | Port E4 | | | | | 2 | 50 | | | PE5 (HS) | I/O | $C^T$ | HS | X | Χ | | | Χ | Χ | Port E5 | | | | | 3 | 51 | | | PE6 (HS) | 9 | $C_T$ | HS | X | Χ | | | Χ | Χ | Port E6 | | | | | 4 | 52 | | | PE7 (HS) | I/O | $C^T$ | HS | X | Χ | | | Χ | Χ | Port E7 | | | | | 5 | 53 | 2 | 39 | PB0 | I/O | C | ,<br>T | X | е | i2 | | Χ | Χ | Port B0 | | | | | 6 | 54 | 3 | 40 | PB1 | I/O | C | ,<br>L | X | е | i2 | | Χ | Χ | Port B1 | | | | | 7 | 55 | 4 | 41 | PB2 | I/O | C | ,<br>L | X | е | i2 | | Χ | Χ | Port B2 | | | | | 8 | 56 | 5 | 42 | PB3 | I/O | C | ,<br>T | Х | | ei2 | | Χ | Χ | Port B3 | | | | | 9 | 1 | 6 | 1 | PB4 | I/O | C | ,<br>T | X | | ei3 | | Χ | Χ | Port B4 | | | | | 10 | 2 | | | PB5 | I/O | C | ,T | X | е | i3 | | Χ | Χ | Port B5 | | | | | 11 | 3 | | | PB6 | I/O | 0 | ,T | X | е | i3 | | Χ | Χ | Port B6 | | | | | 12 | 4 | | | PB7 | I/O | C | ,T | X | е | i3 | | Χ | Χ | Port B7 | | | | | 13 | 5 | 7 | 2 | PD0/AIN0 | I/O | C | ,<br>T | X | Χ | | Χ | Χ | Χ | Port D0 | ADC Analog Input 0 | | | | 14 | 6 | 8 | 3 | PD1/AIN1 | I/O | C | ,<br>T | X | Χ | | Χ | Χ | Χ | Port D1 | ADC Analog Input 1 | | | | 15 | 7 | 9 | 4 | PD2/AIN2 | I/O | C | T. | X | Χ | | Χ | Χ | Χ | Port D2 | ADC Analog Input 2 | | | | 16 | 8 | 10 | 5 | PD3/AIN3 | I/O | 0 | ,<br>T | X | Χ | | Χ | Χ | Χ | Port D3 | ADC Analog Input 3 | | | | 17 | 9 | 11 | 6 | PD4/AIN4 | I/O | 0 | ,T | X | Χ | | Χ | Χ | Χ | Port D4 | ADC Analog Input 4 | | | | 18 | 10 | 12 | 7 | PD5/AIN5 | I/O | C | T. | X | Χ | | Χ | Χ | Χ | Port D5 | ADC Analog Input 5 | | | | 19 | 11 | | | PD6/AIN6 | I/O | 0 | ,<br>T | Χ | Χ | | Χ | Χ | Χ | Port D6 | ADC Analog Input 6 | | | | 20 | 12 | | | PD7/AIN7 | I/O | C | )T | Х | Χ | | Χ | Χ | Χ | Port D7 | ADC Analog Input 7 | | | | 21 | 13 | 13 | 8 | $V_{DDA}$ | S | | | | | | | | | Analog F | og Power Supply Voltage | | | | 22 | 14 | 14 | 9 | V <sub>SSA</sub> | S | | | | | | | | | Analog G | nalog Ground Voltage | | | | 23 | | | | $V_{DD_3}$ | S | | | | | | | | | Digital M | Digital Main Supply Voltage | | | | | Pin | n° | | | | Le | vel | | | Р | ort | | | Main | | | |--------|--------|-------|--------|-------------------|------|---------|----------------|-------|-----|-----|-----|---------------|-------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--| | 64 | 99 | 4 | 12 | Pin Name | Туре | = | ut | | In | put | | Out | tput | function | Alternate function | | | TQFP64 | SDIP56 | QFP44 | SDIP42 | i iii idaiio | Lλ | Input | Output | float | ndw | int | ana | αo | Ч | (after<br>reset) | Alternate randition | | | 24 | | | | V <sub>SS_3</sub> | S | | | | | | | | | Digital G | round Voltage | | | 25 | 15 | 15 | 10 | PF0/MCO | I/O | ( | T | Х | е | i1 | | Χ | Χ | Port F0 | Main clock output (f <sub>OSC</sub> /2) | | | 26 | 16 | 16 | 11 | PF1/BEEP | I/O | | Ç <sub>T</sub> | Х | е | i1 | | Χ | Х | Port F1 | Beep signal output | | | 27 | 17 | 17 | 12 | PF2 | I/O | ( | C <sub>T</sub> | Х | | ei1 | | Χ | Χ | Port F2 | | | | 28 | | | | NC | | | | | | | | No | ot Co | nnected | | | | 29 | 18 | 18 | 13 | PF4/OCMP1_A | 1/0 | 0 | T | X | Х | | | Χ | Χ | Port F4 | Timer A Output Compare 1 | | | 30 | | | | NC | | | | | | | | No | ot Co | nnected | | | | 31 | 19 | 19 | 14 | PF6 (HS)/ICAP1_A | I/O | $C_{T}$ | HS | Х | Х | | | Χ | Х | Port F6 | Timer A Input Capture 1 | | | 32 | 20 | 20 | 15 | PF7 (HS)/EXTCLK_A | 1/0 | $C_{T}$ | HS | Х | Х | | | Χ | Χ | Port F7 | Timer A External Clock Source | | | 33 | 21 | 21 | | $V_{DD_0}$ | S | | | | | | | | | Digital M | ain Supply Voltage | | | 34 | 22 | 22 | | $V_{SS_0}$ | S | | | | | | | | | Digital G | round Voltage | | | 35 | 23 | 23 | 16 | PC0/OCMP2_B | I/O | ( | T | Х | Х | | | Χ | Χ | Port C0 | Timer B Output Compare 2 | | | 36 | 24 | 24 | 17 | PC1/OCMP1_B | I/O | ( | C <sub>T</sub> | Х | Х | | | Χ | Χ | Port C1 | Timer B Output Compare 1 | | | 37 | 25 | 25 | 18 | PC2 (HS)/ICAP2_B | I/O | $C_{T}$ | HS | Х | Х | | | Χ | Χ | Port C2 | Timer B Input Capture 2 | | | 38 | 26 | 26 | 19 | PC3 (HS)/ICAP1_B | I/O | $C_{T}$ | HS | Х | Х | | | Χ | Χ | Port C3 | Timer B Input Capture 1 | | | 39 | 27 | 27 | 20 | PC4/MISO | I/O | ( | C <sub>T</sub> | Х | Х | | | Χ | Χ | Port C4 | SPI Master In / Slave Out Data | | | 40 | 28 | 28 | 21 | PC5/MOSI | I/O | ( | Ç <sub>T</sub> | Х | Х | | | Χ | Χ | Port C5 | SPI Master Out / Slave In Data | | | 41 | 29 | 29 | 22 | PC6/SCK | I/O | ( | Ç <sub>T</sub> | Х | Х | | | Χ | Х | Port C6 | SPI Serial Clock | | | 42 | 30 | 30 | 23 | PC7/SS | I/O | ( | C <sub>T</sub> | Х | Х | | | Χ | Χ | Port C7 | SPI Slave Select (active low) | | | 43 | 31 | | | PA0 | I/O | ( | Ç <sub>T</sub> | Х | е | i0 | | Χ | Χ | Port A0 | | | | 44 | 32 | | | PA1 | I/O | ( | C <sub>T</sub> | Х | е | i0 | | Χ | Χ | Port A1 | | | | 45 | 33 | | | PA2 | 1/0 | 0 | T | X | е | i0 | | Χ | Χ | Port A2 | | | | 46 | 34 | 31 | 24 | PA3 | 0 | 0 | T | X | | ei0 | | Χ | Χ | Port A3 | | | | 47 | 35 | 32 | 25 | $V_{DD_1}$ | Ø | | | | | | | | | _ | ain Supply Voltage | | | 48 | 36 | 33 | 26 | V <sub>SS_1</sub> | S | | | | | | | | | Digital G | round Voltage | | | | 37 | | | PA4 (HS) | I/O | $C_T$ | HS | X | Х | | | Χ | Χ | Port A4 | | | | 50 | 38 | 35 | 28 | PA5 (HS) | I/O | $C_{T}$ | HS | X | Х | | | Χ | Х | Port A5 | | | | | 39 | | | PA6 (HS) | I/O | $C_T$ | HS | X | | | | Т | | Port A6 | | | | 52 | 40 | 37 | 30 | PA7 (HS) | I/O | $C_T$ | HS | Х | | | | Т | | Port A7 | | | | 53 | 41 | 38 | 31 | ISPSEL | I | | | | | | | | | Must be tied low in user mode. In programming mode when available, this pin acts as In-Situ Programming mode selection. | | | | 54 | 42 | 39 | 32 | RESET | I/O | ( | С | | Х | | | | Х | Top priority non maskable interrupt (active low) | | | | 55 | | | | NC | | | | | | | | Not Connected | | | | | | 56 | | | | NC | | | | | | | | 140 | J. UC | | | | | 57 | 43 | 40 | 33 | $V_{SS_3}$ | S | | | | | | | | | Digital Ground Voltage | | | | 58 | 44 | 41 | 34 | OSC2 3) | 0 | | | | | | | | | Resonator oscillator inverter output or capacitor input for RC oscillator | | | | | Pin | n° | | | | Le | vel | | | Р | ort | | | Main | | |--------|--------|------|-------|--------------------|-----------------|-------------------------------------|----------------|---|-----|-----|-----|-----|-----|-----------|------------------------------------------------------------------------| | 964 | 26 | 44 | 42 | Pin Name | Туре | ¥ | ut | | Inp | out | | Out | put | function | Alternate function | | TQFP64 | 95dIQS | ⁄d∃© | 'dias | | Ţ | Type Output function (after reset) | | | | | | | | | | | 59 | 45 | 42 | 35 | OSC1 <sup>3)</sup> | 1 | | | | | | | | | | clock input or Resonator oscilla-<br>er input or resistor input for RC | | 60 | 46 | 43 | 36 | $V_{DD_3}$ | S | | | | | | | | | Digital M | ain Supply Voltage | | 61 | 47 | 44 | 37 | PE0/TDO | I/O | 0 | Ç <sub>T</sub> | Х | Χ | | | Χ | Χ | Port E0 | SCI Transmit Data Out | | 62 | 48 | 1 | 38 | PE1/RDI | I/O | ( | C <sub>T</sub> | Х | Х | | | Χ | Χ | Port E1 | SCI Receive Data In | | 63 | | | | NC | Not Connected | | | | | | | | | | | | 64 | | | | NC | - Not Connected | | | | | | | | | | | #### Notes: - 1. In the interrupt input column, "eix" defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input, else the configuration is floating interrupt input. - 2. In the open drain output column, "T" defines a true open drain I/O (P-Buffer and protection diode to $V_{DD}$ are not implemented). See Section 12 "I/O PORTS" on page 39 and Section 16.8 "I/O PORT PIN CHARACTERISTICS" on page 128 for more details. - 3. OSC1 and OSC2 pins connect a crystal or ceramic resonator, an external RC, or an external source to the on-chip oscillator see Section 3 "PIN DESCRIPTION" on page 7 and Section 16.5 "CLOCK AND TIMING CHARACTERISTICS" on page 116 for more details. # **4 REGISTER & MEMORY MAP** As shown in the Figure 5, the MCU is capable of addressing 64K bytes of memories and I/O registers. The available memory locations consist of 128 bytes of register locations, 384 or 512 bytes of RAM, up to 256 bytes of data EEPROM and 4 or 8 Kbytes of user program memory. The RAM space includes up to 256 bytes for the stack from 0100h to 01FFh. The highest address bytes contain the user reset and interrupt vectors. **IMPORTANT:** Memory locations marked as "Reserved" must never be accessed. Accessing a reserved area can have unpredictable effects on the device. Figure 5. Memory Map # **REGISTER & MEMORY MAP** (Cont'd) **Table 2. Hardware Register Map** | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | | | |-------------------------|-------------------------|-------------------------|----------------------------------------------------------------------------|---------------------------------|---------------------------------|--|--| | 0000h<br>0001h<br>0002h | Port A | PADR<br>PADDR<br>PAOR | Port A Data Register Port A Data Direction Register Port A Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W <sup>2)</sup> | | | | 0003h | | | Reserved Area (1 Byte) | | • | | | | 0004h<br>0005h<br>0006h | Port C | PCDR<br>PCDDR<br>PCOR | Port C Data Register Port C Data Direction Register Port C Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W | | | | 0007h | | | Reserved Area (1 Byte) | | • | | | | 0008h<br>0009h<br>000Ah | Port B | PBDR<br>PBDDR<br>PBOR | Port B Data Register Port B Data Direction Register Port B Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W <sup>2)</sup> | | | | 000Bh | | - | Reserved Area (1 Byte) | | | | | | 000Ch<br>000Dh<br>000Eh | Port E | PEDR<br>PEDDR<br>PEOR | Port E Data Register Port E Data Direction Register Port E Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W <sup>2)</sup> | | | | 000Fh | | | Reserved Area (1 Byte) | | • | | | | 0010h<br>0011h<br>0012h | Port D | PDDR<br>PDDDR<br>PDOR | Port D Data Register Port D Data Direction Register Port D Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W <sup>2)</sup> | | | | 0013h | | | Reserved Area (1 Byte) | | | | | | 0014h<br>0015h<br>0016h | Port F | PFDR<br>PFDDR<br>PFOR | Port F Data Register Port F Data Direction Register Port F Option Register | 00h <sup>1)</sup><br>00h<br>00h | R/W<br>R/W<br>R/W | | | | 0017h<br>to<br>001Fh | | | Reserved Area (9 Bytes) | | | | | | 0020h | | MISCR1 | Miscellaneous Register 1 | 00h | R/W | | | | 0021h<br>0022h<br>0023h | SPI | SPIDR<br>SPICR<br>SPISR | SPI Data I/O Register<br>SPI Control Register<br>SPI Status Register | xxh<br>0xh<br>00h | R/W<br>R/W<br>Read Only | | | | 0024h<br>to<br>0028h | Reserved Area (5 Bytes) | | | | | | | | 0029h | MCC | 01h | R/W | | | | | | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | |----------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 002Ah | WATCHDOG | WDGCR | Watchdog Control Register | 7Fh | R/W | | 002Bh | | CRSR | Clock, Reset, Supply Control / Status Register | 000x 000x | R/W | | 002Ch | Data-EEPROM | EECSR | Data-EEPROM Control/Status Register | 00h | R/W | | 002Dh<br>0030h | | | Reserved Area (4 Bytes) | | | | 0031h<br>0032h<br>0033h<br>0034h<br>0035h<br>0036h<br>0037h<br>0038h<br>0039h<br>003Ah<br>003Bh<br>003Ch<br>003Dh<br>003Fh | TIMER A | TACR2 TACR1 TASR TAIC1HR TAIC1LR TAOC1HR TAOC1LR TACHR TACHR TACLR TACHR TACHR TACLR TAIC2HR TAIC2HR TAIC2HR TAIC2HR TAIC2LR TAOC2HR TAOC2LR | Timer A Control Register 2 Timer A Status Register Timer A Input Capture 1 High Register Timer A Input Capture 1 Low Register Timer A Output Compare 1 High Register Timer A Output Compare 1 Low Register Timer A Counter High Register Timer A Counter High Register Timer A Counter Low Register Timer A Alternate Counter High Register Timer A Alternate Counter Low Register Timer A Input Capture 2 High Register Timer A Input Capture 2 Low Register Timer A Output Compare 2 High Register Timer A Output Compare 2 Low Register | 00h 00h xxh xxh xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h | R/W Read Only Read Only Read Only Read Only R/W R/W Read Only R/W 3) | | 0040h | | MISCR2 | Miscellaneous Register 2 | 00h | R/W | | 0041h<br>0042h<br>0043h<br>0044h<br>0045h<br>0046h<br>0047h<br>0048h<br>0049h<br>004Ah<br>004Bh<br>004Ch<br>004Dh<br>004Fh | TIMER B | TBCR2 TBCR1 TBSR TBIC1HR TBIC1LR TBOC1HR TBOC1LR TBCHR TBCHR TBCLR TBCHR TBACHR TBACHR TBACLR TBIC2HR TBIC2HR TBIC2LR TBOC2HR TBOC2LR | Timer B Control Register 2 Timer B Control Register 1 Timer B Status Register Timer B Input Capture 1 High Register Timer B Input Compare 1 Low Register Timer B Output Compare 1 Low Register Timer B Output Compare 1 Low Register Timer B Counter High Register Timer B Counter Low Register Timer B Alternate Counter High Register Timer B Alternate Counter Low Register Timer B Alternate Counter Low Register Timer B Input Capture 2 High Register Timer B Input Compare 2 Low Register Timer B Output Compare 2 Low Register Timer B Output Compare 2 Low Register | 00h 00h xxh xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h | R/W R/W Read Only Read Only Read Only R/W R/W Read Only R/W R/W | | 0050h<br>0051h<br>0052h<br>0053h<br>0054h<br>0055h<br>0056h<br>0057h | SCI | SCISR<br>SCIDR<br>SCIBRR<br>SCICR1<br>SCICR2<br>SCIERPR<br>SCIETPR | SCI Status Register SCI Data Register SCI Baud Rate Register SCI Control Register 1 SCI Control Register 2 SCI Extended Receive Prescaler Register Reserved area SCI Extended Transmit Prescaler Register | C0h<br>xxh<br>00xx xxxx<br>xxh<br>00h<br>00h<br><br>00h | Read Only<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W | | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | |----------------------|-------|-------------------|------------------------------------------|-----------------|------------------| | 0058h<br>006Fh | | | Reserved Area (24 Bytes) | | | | 0070h<br>0071h | ADC | ADCDR<br>ADCCSR | Data Register<br>Control/Status Register | xxh<br>00h | Read Only<br>R/W | | 0072h<br>to<br>007Fh | | | Reserved Area (14 Bytes) | | | **Legend**: x=undefined, R/W=read/write #### Notes: - 1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents. - 2. The bits corresponding to unavailable pins are forced to 1 by hardware, affecting accordingly the reset status value. These bits must always keep their reset value. - 3. External pin not available. # **5 FLASH PROGRAM MEMORY** #### **5.1 INTRODUCTION** FLASH devices have a single voltage non-volatile FLASH memory that may be programmed in-situ (or plugged in a programming tool) on a byte-by-byte basis. #### **5.2 MAIN FEATURES** - Remote In-Situ Programming (ISP) mode - Up to 16 bytes programmed in the same cycle - MTP memory (Multiple Time Programmable) - Read-out memory protection against piracy #### 5.3 STRUCTURAL ORGANISATION The FLASH program memory is organised in a single 8-bit wide memory block which can be used for storing both code and data constants. The FLASH program memory is mapped in the upper part of the ST7 addressing space and includes the reset and interrupt user vector area. # 5.4 IN-SITU PROGRAMMING (ISP) MODE The FLASH program memory can be programmed using Remote ISP mode. This ISP mode allows the contents of the ST7 program memory to be updated using a standard ST7 programming tools after the device is mounted on the application board. This feature can be implemented with a minimum number of added components and board area impact. An example Remote ISP hardware interface to the standard ST7 programming tool is described below. For more details on ISP programming, refer to the ST7 Programming Specification. #### **Remote ISP Overview** The Remote ISP mode is initiated by a specific sequence on the dedicated ISPSEL pin. The Remote ISP is performed in three steps: - Selection of the RAM execution mode - Download of Remote ISP code in RAM - Execution of Remote ISP code in RAM to program the user program into the FLASH #### Remote ISP hardware configuration In Remote ISP mode, the ST7 has to be supplied with power ( $V_{DD}$ and $V_{SS}$ ) and a clock signal (oscillator and application crystal circuit for example). This mode needs five signals (plus the V<sub>DD</sub> signal if necessary) to be connected to the programming tool. This signals are: - RESET: device reset - V<sub>SS</sub>: device ground power supply - ISPCLK: ISP output serial clock pin - ISPDATA: ISP input serial data pin - ISPSEL: Remote ISP mode selection. This pin must be connected to $\rm V_{SS}$ on the application board through a pull-down resistor. If any of these pins are used for other purposes on the application, a serial resistor has to be implemented to avoid a conflict if the other device forces the signal level. Figure 6 shows a typical hardware interface to a standard ST7 programming tool. For more details on the pin locations, refer to the device pinout description. Figure 6. Typical Remote ISP Interface #### 5.5 MEMORY READ-OUT PROTECTION The read-out protection is enabled through an option bit. For FLASH devices, when this option is selected, the program and data stored in the FLASH memory are protected against read-out piracy (including a re-write protection). When this protection option is removed the entire FLASH program memory is first automatically erased. However, the E<sup>2</sup>PROM data memory (when available) can be protected only with ROM devices. # **6 DATA EEPROM** #### **6.1 INTRODUCTION** The Electrically Erasable Programmable Read Only Memory can be used as a non volatile back-up for storing data. Using the EEPROM requires a basic access protocol described in this chapter. #### **6.2 MAIN FEATURES** - Up to 16 Bytes programmed in the same cycle - EEPROM mono-voltage (charge pump) - Chained erase and programming cycles - Internal control of the global programming cycle duration - End of programming cycle interrupt flag - WAIT mode management Figure 7. EEPROM Block Diagram #### DATA EEPROM (Cont'd) #### **6.3 MEMORY ACCESS** The Data EEPROM memory read/write access modes are controlled by the LAT bit of the EEP-ROM Control/Status register (EECSR). The flow-chart in Figure 8 describes these different memory access modes. # Read Operation (LAT=0) The EEPROM can be read as a normal ROM location when the LAT bit of the EECSR register is cleared. In a read cycle, the byte to be accessed is put on the data bus in less than 1 CPU clock cycle. This means that reading data from EEPROM takes the same time as reading data from EPROM, but this memory cannot be used to execute machine code. ## Write Operation (LAT=1) To access the write mode, the LAT bit has to be set by software (the PGM bit remains cleared). When a write access to the EEPROM area occurs, the value is latched inside the 16 data latches according to its address. When PGM bit is set by the software, all the previous bytes written in the data latches (up to 16) are programmed in the EEPROM cells. The effective high address (row) is determined by the last EEPROM write sequence. To avoid wrong programming, the user must take care that all the bytes written between two programming sequences have the same high address: only the four Least Significant Bits of the address can change. At the end of the programming cycle, the PGM and LAT bits are cleared simultaneously, and an interrupt is generated if the IE bit is set. The Data EEP-ROM interrupt request is cleared by hardware when the Data EEPROM interrupt vector is fetched. **Note**: Care should be taken during the programming cycle. Writing to the same memory location will over-program the memory (logical AND between the two write access data result) because the data latches are only cleared at the end of the programming cycle and by the falling edge of LAT bit. It is not possible to read the latched data. This note is ilustrated by the Figure 9. Figure 8. Data EEPROM Programming Flowchart # DATA EEPROM (Cont'd) #### **6.4 POWER SAVING MODES** #### Wait mode The DATA EEPROM can enter WAIT mode on execution of the WFI instruction of the microcontroller. The DATA EEPROM will immediately enter this mode if there is no programming in progress, otherwise the DATA EEPROM will finish the cycle and then enter WAIT mode. #### Halt mode The DATA EEPROM immediatly enters HALT mode if the microcontroller executes the HALT instruction. Therefore the EEPROM will stop the function in progress, and data may be corrupted. #### 6.5 ACCESS ERROR HANDLING If a read access occurs while LAT=1, then the data bus will not be driven. If a write access occurs while LAT=0, then the data on the bus will not be latched. If a programming cycle is interrupted (by software/ RESET action), the memory data will not be guaranteed. Figure 9. Data EEPROM Programming Cycle # DATA EEPROM (Cont'd) #### **6.6 REGISTER DESCRIPTION** # **CONTROL/STATUS REGISTER (CSR)** Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |---|---|---|---|---|---|-----|-----| | 0 | 0 | 0 | 0 | 0 | E | LAT | PGM | Bit 7:3 = Reserved, forced by hardware to 0. # Bit 2 = **IE** Interrupt enable This bit is set and cleared by software. It enables the Data EEPROM interrupt capability when the PGM bit is cleared by hardware. The interrupt request is automatically cleared when the software enters the interrupt routine. 0: Interrupt disabled 1: Interrupt enabled #### Bit 1 = LAT Latch Access Transfer This bit is set by software. It is cleared by hardware at the end of the programming cycle. It can only be cleared by software if PGM bit is cleared. 0: Read mode 1: Write mode Bit 0 = **PGM** Programming control and status This bit is set by software to begin the programming cycle. At the end of the programming cycle, this bit is cleared by hardware and an interrupt is generated if the ITE bit is set. if the HE bit is set. 0: Programming finished or not yet started 1: Programming cycle is in progress **Note**: if the PGM bit is cleared during the programming cycle, the memory data is not guaranteed # 7 DATA EEPROM Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|----------------------|---|---|---|---|---|---------|----------|----------| | 002Ch | EECSR<br>Reset Value | 0 | 0 | 0 | 0 | 0 | IE<br>0 | RWM<br>0 | PGM<br>0 | # 7.1 READ-OUT PROTECTION OPTION The Data EEPROM can be optionally read-out protected in ST72334 ROM devices (see option list on page 146). ST72C334 Flash devices do not have this protection option. # **8 CENTRAL PROCESSING UNIT** #### 8.1 INTRODUCTION This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. #### **8.2 MAIN FEATURES** - 63 basic instructions - Fast 8-bit by 8-bit multiply - 17 main addressing modes - Two 8-bit index registers - 16-bit stack pointer - Low power modes - Maskable hardware interrupts - Non-maskable software interrupt #### **8.3 CPU REGISTERS** The 6 CPU registers shown in Figure 10 are not present in the memory mapping and are accessed by specific instructions. #### Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. #### Index Registers (X and Y) In indexed addressing modes, these 8-bit registers are used to create either effective addresses or temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from the stack). #### **Program Counter (PC)** The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB). # CPU REGISTERS (Cont'd) # **CONDITION CODE REGISTER (CC)** Read/Write Reset Value: 111x1xxx The 8-bit Condition Code register contains the interrupt mask and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions. #### Bit $4 = \mathbf{H}$ Half carry. This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instruction. It is reset by hardware during the same instructions. - 0: No half carry has occurred. - 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines. #### Bit 3 = I Interrupt mask. This bit is set by hardware when entering in interrupt or by software to disable all interrupts except the TRAP software interrupt. This bit is cleared by software. - 0: Interrupts are enabled. - 1: Interrupts are disabled. This bit is controlled by the RIM, SIM and IRET instructions and is tested by the JRM and JRNM instructions. **Note:** Interrupts requested while I is set are latched and can be processed when I is cleared. By default an interrupt routine is not interruptable because the I bit is set by hardware at the start of the routine and reset by the IRET instruction at the end of the routine. If the I bit is cleared by software in the interrupt routine, pending interrupts are serviced regardless of the priority level of the current interrupt routine. #### Bit 2 = N Negative. This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It is a copy of the 7<sup>th</sup> bit of the result. - 0: The result of the last operation is positive or null. - 1: The result of the last operation is negative - (i.e. the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instructions. # Bit 1 = **Z** Zero. This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. - The result of the last operation is different from zero. - 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. #### Bit $0 = \mathbf{C}$ Carry/borrow. This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. - 0: No overflow or underflow has occurred. - 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. # CENTRAL PROCESSING UNIT (Cont'd) Stack Pointer (SP) Read/Write Reset Value: 01 FFh The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 11). Since the stack is 256 bytes deep, the 8th most significant bits are forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address. The least significant byte of the Stack Pointer (called S) can be directly accessed by a LD instruction. **Note:** When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow. The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 11. - When an interrupt is received, the SP is decremented and the context is pushed on the stack. - On return from interrupt, the SP is incremented and the context is popped from the stack. A subroutine call occupies two locations and an interrupt five locations in the stack area. Figure 11. Stack Manipulation Example # 9 SUPPLY, RESET AND CLOCK MANAGEMENT The ST72334J/N, ST72314J/N and ST72124J microcontrollers include a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. An overview is shown in Figure 12. See Section 16 "ELECTRICAL CHARACTERIS-TICS" on page 107 for more details. #### **Main Features** - Supply Manager with main supply low voltage detection (LVD) - Reset Sequence Manager (RSM) - Multi-Oscillator (MO) - 4 Crystal/Ceramic resonator oscillators - 1 External RC oscillator - 1 Internal RC oscillator - Clock Security System (CSS) - Clock Filter - Backup Safe Oscillator # 9.1 LOW VOLTAGE DETECTOR (LVD) To allow the integration of power management features in the application, the Low Voltage Detector function (LVD) generates a static reset when the $V_{DD}$ supply voltage is below a $V_{IT}$ reference value. This means that it secures the power-up as well as the power-down keeping the ST7 in reset. The $V_{\text{IT-}}$ reference value for a voltage drop is lower than the $V_{\text{IT+}}$ reference value for power-on in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis). The LVD Reset circuitry generates a reset when $V_{DD}$ is below: - V<sub>IT+</sub> when V<sub>DD</sub> is rising - V<sub>IT-</sub> when V<sub>DD</sub> is falling The LVD function is illustrated in the Figure 13. Provided the minimum $V_{DD}$ value (guaranteed for the oscillator frequency) is above $V_{IT-}$ , the MCU can only be in two modes: - under full software control - in static safe reset In these conditions, secure operation is always ensured for the application without the need for external reset hardware. During a Low Voltage Detector Reset, the RESET pin is held low, thus permitting the MCU to reset other devices. #### Notes: - 1. The LVD allows the device to be used without any external RESET circuitry. - 2. Three different reference levels are selectable through the option byte according to the application requirement. # LVD application note Application software can detect a reset caused by the LVD by reading the LVDRF bit in the CRSR register. This bit is set by hardware when a LVD reset is generated and cleared by software (writing zero). # 9.2 RESET SEQUENCE MANAGER (RSM) #### 9.2.1 Introduction The reset sequence manager includes three RE-SET sources as shown in Figure 15: - External RESET source pulse - Internal LVD RESET (Low Voltage Detection) - Internal WATCHDOG RESET These sources act on the RESET pin and it is always kept low during the delay phase. The RESET service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map. The basic RESET sequence consists of 3 phases as shown in Figure 14: - Delay depending on the RESET source - 4096 CPU clock cycle delay - RESET vector fetch The 4096 CPU clock cycle delay allows the oscillator to stabilise and ensures that recovery has taken place from the Reset state. The RESET vector fetch phase duration is 2 clock cycles. Figure 14. RESET Sequence Phases # Figure 15. Reset Block Diagram #### **RESET SEQUENCE MANAGER** (Cont'd) # 9.2.2 Asynchronous External RESET pin The RESET pin is both an input and an open-drain output with integrated R<sub>ON</sub> weak pull-up resistor. This pull-up has no fixed value but varies in accordance with the input voltage. It can be pulled low by external circuitry to reset the device. See electrical characteristics section for more details. A RESET signal originating from an external source must have a duration of at least $t_{h(RSTL)in}$ in order to be recognized. This detection is asynchronous and therefore the MCU can enter reset state even in HALT mode. The RESET pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, it is recommended to follow the guidelines mentioned in the electrical characteristics section. Two RESET sequences can be associated with this RESET source: short or long external reset pulse (see Figure 16). Starting from the external RESET pulse recognition, the device $\overline{\text{RESET}}$ pin acts as an output that is pulled low during at least $t_{w(RSTL)out}$ . #### 9.2.3 Internal Low Voltage Detection RESET Two different RESET sequences caused by the internal LVD circuitry can be distinguished: - Power-On RESET - Voltage Drop RESET The device $\overline{RESET}$ pin acts as an output that is pulled low when $V_{DD} < V_{IT+}$ (rising edge) or $V_{DD} < V_{IT-}$ (falling edge) as shown in Figure 16. The LVD filters spikes on $V_{DD}$ larger than $t_{g(VDD)}$ to avoid parasitic resets. #### 9.2.4 Internal Watchdog RESET The RESET sequence generated by a internal Watchdog counter overflow is shown in Figure 16. Starting from the Watchdog counter underflow, the device $\overline{\text{RESET}}$ pin acts as an output that is pulled low during at least $t_{w(RSTL)out}$ . Figure 16. RESET Sequences #### 9.3 MULTI-OSCILLATOR (MO) The main clock of the ST7 can be generated by four different source types coming from the multi-oscillator block: - an external source - 4 crystal or ceramic resonator oscillators - an external RC oscillator - an internal high frequency RC oscillator Each oscillator is optimized for a given frequency range in terms of consumption and is selectable through the option byte. The associated hardware configuration are shown in Table 3. Refer to the electrical characteristics section for more details. #### **External Clock Source** In this external clock mode, a clock signal (square, sinus or triangle) with ~50% duty cycle has to drive the OSC1 pin while the OSC2 pin is tied to ground. ## **Crystal/Ceramic Oscillators** This family of oscillators has the advantage of producing a very accurate rate on the main clock of the ST7. The selection within a list of 4 oscillators with different frequency ranges has to be done by option byte in order to reduce consumption. In this mode of the multi-oscillator, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator. These oscillators are not stopped during the RESET phase to avoid losing time in the oscillator start-up phase. #### **External RC Oscillator** This oscillator allows a low cost solution for the main clock of the ST7 using only an external resistor and an external capacitor. The frequency of the external RC oscillator (in the range of some MHz.) is fixed by the resistor and the capacitor values. Consequently in this MO mode, the accuracy of the clock is directly linked to the accuracy of the discrete components. The corresponding formula is $f_{\rm OSC}=4/(R_{\rm EX}C_{\rm EX})$ #### Internal RC Oscillator The internal RC oscillator mode is based on the same principle as the external RC oscillator including the resistance and the capacitance of the device. This mode is the most cost effective one with the drawback of a lower frequency accuracy. Its frequency is in the range of several MHz. In this mode, the two oscillator pins have to be tied to ground. Table 3. ST7 Clock Sources 47/ # 9.4 CLOCK SECURITY SYSTEM (CSS) The Clock Security System (CSS) protects the ST7 against main clock problems. To allow the integration of the security features in the applications, it is based on a clock filter control and an Internal safe oscillator. The CSS can be enabled or disabled by option byte. #### 9.4.1 Clock Filter Control The clock filter is based on a clock frequency limitation function. This filter function is able to detect and filter high frequency spikes on the ST7 main clock. If the oscillator is not working properly (e.g. working at a harmonic frequency of the resonator), the current active oscillator clock can be totally filtered, and then no clock signal is available for the ST7 from this oscillator anymore. If the original clock source recovers, the filtering is stopped automatically and the oscillator supplies the ST7 clock. #### 9.4.2 Safe Oscillator Control The safe oscillator of the CSS block is a low frequency back-up clock source (see Figure 17). If the clock signal disappears (due to a broken or disconnected resonator...) during a safe oscillator period, the safe oscillator delivers a low frequency clock signal which allows the ST7 to perform some rescue operations. Automatically, the ST7 clock source switches back from the safe oscillator if the original clock source recovers. #### Limitation detection The automatic safe oscillator selection is notified by hardware setting the CSSD bit of the CRSR register. An interrupt can be generated if the CS-SIE bit has been previously set. These two bits are described in the CRSR register description. #### 9.4.3 Low Power Modes | Mode | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on CSS. CSS interrupt cause the device to exit from Wait mode. | | HALT | The CRSR register is frozen. The CSS (including the safe oscillator) is disabled until HALT mode is exited. The previous CSS configuration resumes when the MCU is woken up by an interrupt with "exit from HALT mode" capability or from the counter reset value when the MCU is woken up by a RESET. | #### 9.4.4 Interrupts The CSS interrupt event generates an interrupt if the corresponding Enable Control Bit (CSSIE) is set and the interrupt mask in the CC register is reset (RIM instruction). | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt <sup>1)</sup> | |------------------------------------------------------------------|---------------|--------------------------|----------------------|------------------------------------| | CSS event detection<br>(safe oscillator activated as main clock) | CSSD | CSSIE | Yes | No | **Note 1:** This interrupt allows to exit from active-halt mode if this mode is available in the MCU. Figure 17. Clock Filter Function and Safe Oscillator Function #### 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION Read/Write Reset Value: 000x 000x (xxh) | 7 | | | | | | | 0 | |---|---|---|-----------|---|-----------|----------|-----------| | 0 | 0 | 0 | LVD<br>RF | 0 | CSS<br>IE | CSS<br>D | WDG<br>RF | Bit 7:5 =**Reserved**, always read as 0. #### Bit 4 = LVDRF LVD reset flag This bit indicates that the last RESET was generated by the LVD block. It is set by hardware (LVD reset) and cleared by software (writing zero). See WDGRF flag description for more details. When the LVD is disabled by option byte, the LVDRF bit value is undefined. Bit 3 = **Reserved**, always read as 0. Bit 2 = **CSSIE** Clock security syst interrupt enable This bit enables the interrupt when a disturbance is detected by the clock security system (CSSD bit set). It is set and cleared by software. 0: Clock security system interrupt disabled 1: Clock security system interrupt enabled Refer to Table 5, "Interrupt mapping," on page 34 for more details on the CSS interrupt vector. When the CSS is disabled by option byte, the CSSIE bit has no effect. Bit 1 = CSSD Clock security system detection This bit indicates that the safe oscillator of the clock security system block has been selected by hardware due to a disturbance on the main clock signal (f<sub>OSC</sub>). It is set by hardware and cleared by reading the CRSR register when the original oscillator recovers. 0: Safe oscillator is not active 1: Safe oscillator has been activated When the CSS is disabled by option byte, the CSSD bit value is forced to 0. #### Bit 0 = WDGRF Watchdog reset flag This bit indicates that the last RESET was generated by the watchdog peripheral. It is set by hardware (Watchdog RESET) and cleared by software (writing zero) or an LVD RESET (to ensure a stable cleared state of the WDGRF flag when the CPU starts). Combined with the LVDRF flag information, the flag description is given by the following table. | RESET Sources | LVDRF | WDGRF | |--------------------|-------|-------| | External RESET pin | 0 | 0 | | Watchdog | 0 | 1 | | LVD | 1 | Х | ## **Application notes** The LVDRF flag is not cleared when another RE-SET type occurs (external or watchdog), the LVDRF flag remains set to keep trace of the original failure. In this case, a watchdog reset can be detected by software while an external reset can not. Table 4. Clock, Reset and Supply Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|---------------------|---|---|---|------------|---|-----------|-----------|------------| | 002Bh | CRSR<br>Reset Value | 0 | 0 | 0 | LVDRF<br>x | 0 | CFIE<br>0 | CSSD<br>0 | WDGRF<br>x | # 10 INTERRUPTS The ST7 core may be interrupted by one of two different methods: maskable hardware interrupts as listed in the Interrupt Mapping Table and a non-maskable software interrupt (TRAP). The Interrupt processing flowchart is shown in Figure 18. The maskable interrupts must be enabled by clearing the I bit in order to be serviced. However, disabled interrupts may be latched and processed when they are enabled (see external interrupts subsection). Note: After reset, all interrupts are disabled. When an interrupt has to be serviced: - Normal processing is suspended at the end of the current instruction execution. - The PC, X, A and CC registers are saved onto the stack. - The I bit of the CC register is set to prevent additional interrupts. - The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to the Interrupt Mapping Table for vector addresses). The interrupt service routine should finish with the IRET instruction which causes the contents of the saved registers to be recovered from the stack. **Note:** As a consequence of the IRET instruction, the I bit will be cleared and the main program will resume. #### **Priority Management** By default, a servicing interrupt cannot be interrupted because the I bit is set by hardware entering in interrupt routine. In the case when several interrupts are simultaneously pending, an hardware priority defines which one will be serviced first (see the Interrupt Mapping Table). #### **Interrupts and Low Power Mode** All interrupts allow the processor to leave the WAIT low power mode. Only external and specifically mentioned interrupts allow the processor to leave the HALT low power mode (refer to the "Exit from HALT" column in the Interrupt Mapping Table). # 10.1 NON MASKABLE SOFTWARE INTERRUPT This interrupt is entered when the TRAP instruction is executed regardless of the state of the I bit. It will be serviced according to the flowchart on Figure 18. #### **10.2 EXTERNAL INTERRUPTS** External interrupt vectors can be loaded into the PC register if the corresponding external interrupt occurred and if the I bit is cleared. These interrupts allow the processor to leave the Halt low power mode. The external interrupt polarity is selected through the miscellaneous register or interrupt register (if available). An external interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine. If several input pins, connected to the same interrupt vector, are configured as interrupts, their signals are logically NANDed before entering the edge/level detection block. Caution: The type of sensitivity defined in the Miscellaneous or Interrupt register (if available) applies to the ei source. In case of a NANDed source (as described on the I/O ports section), a low level on an I/O pin configured as input with interrupt, masks the interrupt request even in case of risingedge sensitivity. #### **10.3 PERIPHERAL INTERRUPTS** Different peripheral interrupt flags in the status register are able to cause an interrupt when they are active if both: - The I bit of the CC register is cleared. - The corresponding enable bit is set in the control register. If any of these two conditions is false, the interrupt is latched and thus remains pending. Clearing an interrupt request is done by: - Writing "0" to the corresponding bit in the status register or - Access to the status register while the flag is set followed by a read or write of an associated register. **Note**: the clearing sequence resets the internal latch. A pending interrupt (i.e. waiting for being enabled) will therefore be lost if the clear sequence is executed. # **INTERRUPTS** (Cont'd) Figure 18. Interrupt Processing Flowchart **Table 5. Interrupt mapping** | N° | Source<br>Block | Description | Register<br>Label | Priority<br>Order | Exit<br>from<br>HALT <sup>1)</sup> | Address<br>Vector | |----|-----------------|------------------------------------------------------------------------------|-------------------|-------------------|------------------------------------|-------------------| | | RESET | Reset | N/A | Highest | yes | FFFEh-FFFFh | | | TRAP | Software Interrupt | IN//\(\tau\) | Priority | no | FFFCh-FFFDh | | 0 | | Not used | | ] | | FFFAh-FFFBh | | 1 | MCC/RTC<br>CSS | Main Clock Controller Time Base Interrupt or Clock Security System Interrupt | MCCSR<br>CRSR | | yes | FFF8h-FFF9h | | 2 | ei0 | External Interrupt Port A30 | | | | FFF6h-FFF7h | | 3 | ei1 | External Interrupt Port F20 | N/A | | | FFF4h-FFF5h | | 4 | ei2 | External Interrupt Port B30 | IN/A | | | FFF2h-FFF3h | | 5 | ei3 | External Interrupt Port B74 | | | ▼ | FFF0h-FFF1h | | 6 | | Not used | | ] | | FFEEh-FFEFh | | 7 | SPI | SPI Peripheral Interrupts | SPISR | ] | no | FFECh-FFEDh | | 8 | TIMER A | TIMER A Peripheral Interrupts | TASR | ] | | FFEAh-FFEBh | | 9 | TIMER B | TIMER B Peripheral Interrupts | TBSR | | | FFE8h-FFE9h | | 10 | SCI | SCI Peripheral Interrupts | SCISR | ] | | FFE6h-FFE7h | | 11 | Data-EEPROM | Data EEPROM Interrupt | EECSR | ↓ | ▼ | FFE4h-FFE5h | | 12 | | Not used | | Lowest | | FFE2h-FFE3h | | 13 | | THOL USEU | | Priority | | FFE0h-FFE1h | **Note 1.** Valid for HALT and ACTIVE-HALT modes except for the MCC/RTC or CSS interrupt source which exits from ACTIVE-HALT mode only. # 11 POWER SAVING MODES #### 11.1 INTRODUCTION To give a large measure of flexibility to the application in terms of power consumption, four main power saving modes are implemented in the ST7 (see Figure 19): SLOW, WAIT (SLOW WAIT), ACTIVE HALT and HALT. After a RESET the normal operating mode is selected by default (RUN mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency divided by 2 ( $f_{CPU}$ ). From RUN mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status. Figure 19. Power Saving Mode Transitions # 11.2 SLOW MODE This mode has two targets: - To reduce power consumption by decreasing the internal clock in the device, - To adapt the internal clock frequency (f<sub>CPU</sub>) to the available supply voltage. SLOW mode is controlled by three bits in the MISCR1 register: the SMS bit which enables or disables Slow mode and two CPx bits which select the internal slow frequency (f<sub>CPU</sub>). In this mode, the oscillator frequency can be divided by 4, 8, 16 or 32 instead of 2 in normal operating mode. The CPU and peripherals are clocked at this lower frequency. **Note**: SLOW-WAIT mode is activated when entering the WAIT mode while the device is already in SLOW mode. Figure 20. SLOW Mode Clock Transitions #### POWER SAVING MODES (Cont'd) #### 11.3 WAIT MODE WAIT mode places the MCU in a low power consumption mode by stopping the CPU. This power saving mode is selected by calling the 'WFI' instruction. All peripherals remain active. During WAIT mode, the I bit of the CC register is cleared, to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in WAIT mode until an interrupt or RESET occurs, whereupon the Program Counter branches to the starting address of the interrupt or Reset service routine. The MCU will remain in WAIT mode until a Reset or an Interrupt occurs, causing it to wake up. Refer to Figure 21. Figure 21. WAIT Mode Flow-chart #### Note: **1.** Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. ## POWER SAVING MODES (Cont'd) #### 11.4 ACTIVE-HALT AND HALT MODES ACTIVE-HALT and HALT modes are the two lowest power consumption modes of the MCU. They are both entered by executing the 'HALT' instruction. The decision to enter either in ACTIVE-HALT or HALT mode is given by the MCC/RTC interrupt enable flag (OIE bit in MCCSR register). | MCCSR<br>OIE bit | Power Saving Mode entered when HALT instruction is executed | |------------------|-------------------------------------------------------------| | 0 | HALT mode | | 1 | ACTIVE-HALT mode | ## 11.4.1 ACTIVE-HALT MODE ACTIVE-HALT mode is the lowest power consumption mode of the MCU with a real time clock available. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is set (see Section 14.2 "MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (MCC/RTC)" on page 52 for more details on the MCCSR register). The MCU can exit ACTIVE-HALT mode on reception of either an MCC/RTC interrupt, a specific interrupt (see Table 5, "Interrupt mapping," on page 34) or a RESET. When exiting ACTIVE-HALT mode by means of a RESET or an interrupt, a 4096 CPU cycle delay occurs. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 23). When entering ACTIVE-HALT mode, the I bit in the CC register is cleared to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately. In ACTIVE-HALT mode, only the main oscillator and its associated counter (MCC/RTC) are running to keep a wake-up time base. All other peripherals are not clocked except those which get their clock supply from another clock generator (such as external or auxiliary oscillator). The safeguard against staying locked in ACTIVE-HALT mode is provided by the oscillator interrupt. **Note:** As soon as the interrupt capability of one of the oscillators is selected (MCCSR.OIE bit set), entering ACTIVE-HALT mode while the Watchdog is active does not generate a RESET. This means that the device cannot spend more than a defined delay in this power saving mode. Figure 22. ACTIVE-HALT Timing Overview Figure 23. ACTIVE-HALT Mode Flow-chart #### Notes: - 1. Peripheral clocked with an external clock source can still be active. - 2. Only the MCC/RTC interrupt and some specific interrupts can exit the MCU from ACTIVE-HALT mode (such as external interrupt). Refer to Table 5, "Interrupt mapping," on page 34 for more details. - **3.** Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. ## POWER SAVING MODES (Cont'd) #### **11.4.2 HALT MODE** The HALT mode is the lowest power consumption mode of the MCU. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is cleared (see Section 14.2 "MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (MCC/RTC)" on page 52 for more details on the MCCSR register). The MCU can exit HALT mode on reception of either a specific interrupt (see Table 5, "Interrupt mapping," on page 34) or a RESET. When exiting HALT mode by means of a RESET or an interrupt, the oscillator is immediately turned on and the 4096 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 25). When entering HALT mode, the I bit in the CC register is forced to 0 to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes immediately. In HALT mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator). The compatibility of Watchdog operation with HALT mode is configured by the "WDGHALT" option bit of the option byte. The HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog RESET (see Section 18.1 on page 144 for more details). Figure 24. HALT Timing Overview Figure 25. HALT Mode Flow-chart #### Notes: - 1. WDGHALT is an option bit. See option byte section for more details. - 2. Peripheral clocked with an external clock source can still be active. - **3.** Only some specific interrupts can exit the MCU from HALT mode (such as external interrupt). Refer to Table 5, "Interrupt mapping," on page 34 for more details. - **4.** Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. 47/ ## **12 I/O PORTS** #### 12.1 INTRODUCTION The I/O ports offer different functional modes: - transfer of data through digital inputs and outputs and for specific pins: - external interrupt generation - alternate signal input/output for the on-chip peripherals. An I/O port contains up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output. ## 12.2 FUNCTIONAL DESCRIPTION Each port has 2 main registers: - Data Register (DR) - Data Direction Register (DDR) and one optional register: Option Register (OR) Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers: bit X corresponding to pin X of the port. The same correspondence is used for the DR register. The following description takes into account the OR register, (for specific ports which do not provide this register refer to the I/O Port Implementation section). The generic I/O block diagram is shown in Figure 26 #### 12.2.1 Input Modes The input configuration is selected by clearing the corresponding DDR register bit. In this case, reading the DR register returns the digital value applied to the external I/O pin. Different input modes can be selected by software through the OR register. #### Notes: - 1. Writing the DR register modifies the latch value but does not affect the pin status. - 2. When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output. - Do not use read/modify/write instructions (BSET or BRES) to modify the DR register ## **External interrupt function** When an I/O is configured as Input with Interrupt, an event on this I/O can generate an external interrupt request to the CPU. Each pin can independently generate an interrupt request. The interrupt sensitivity is independently programmable using the sensitivity bits in the Miscellaneous register. Each external interrupt vector is linked to a dedicated group of I/O port pins (see pinout description and interrupt section). If several input pins are selected simultaneously as interrupt source, these are logically NANDed. For this reason if one of the interrupt pins is tied low, it masks the other ones. In case of a floating input with interrupt configuration, special care must be taken when changing the configuration (see Figure 27). The external interrupts are hardware interrupts, which means that the request latch (not accessible directly by the application) is automatically cleared when the corresponding interrupt vector is fetched. To clear an unwanted pending interrupt by software, the sensitivity bits in the Miscellaneous register must be modified. #### 12.2.2 Output Modes The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value. Two different output modes can be selected by software through the OR register: Output push-pull and open-drain. DR register value and output pin status: | DR | Push-pull | Open-drain | |----|-----------|------------| | 0 | $V_{SS}$ | Vss | | 1 | $V_{DD}$ | Floating | ## 12.2.3 Alternate Functions When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming. When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral). When the signal is going to an on-chip peripheral, the I/O pin must be configured in input mode. In this case, the pin state is also digitally readable by addressing the DR register. **Note**: Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input. When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode. Figure 26. I/O Port General Block Diagram **Table 6. I/O Port Mode Options** | | Configuration Made | | P-Buffer | Diodes | | |--------------------|---------------------------------|---------|------------------|---------------|--------------------| | Configuration Mode | | Pull-Op | Pull-Up P-Buffer | | to V <sub>SS</sub> | | Input Output | Floating with/without Interrupt | Off | Off | | | | | Pull-up with/without Interrupt | On | | 05 | | | | Push-pull | Off | On | - On | On | | | Open Drain (logic level) | - OII | Off | | | | | True Open Drain | NI | NI | NI (see note) | | Legend: NI - not implemented Off - implemented not activated On - implemented and activated **Note**: The diode to $V_{DD}$ is not implemented in the true open drain pads. A local protection between the pad and $V_{SS}$ is implemented to protect the device against positive stress. Table 7. I/O Port Configurations ## Notes: - 1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register will read the alternate function output status. - 2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content. **CAUTION**: The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts. ## Analog alternate function When the pin is used as an ADC input, the I/O must be configured as floating input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input. It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin. **WARNING**: The analog input voltage level must be within the limits stated in the absolute maximum ratings. #### 12.3 I/O PORT IMPLEMENTATION The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input or true open drain. Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in Figure 27 Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation. Figure 27. Interrupt I/O Port State Transitions The I/O port register configurations are summarized as follows. #### Standard Ports #### PA5:4, PC7:0, PD7:0, PE7:4, PE1:0, PF7:6, PF4 | MODE | DDR | OR | |-------------------|-----|----| | floating input | 0 | 0 | | pull-up input | 0 | 1 | | open drain output | 1 | 0 | | push-pull output | 1 | 1 | ## **Interrupt Ports** ## PA2:0, PB7:5, PB2:0, PF1:0 (with pull-up) | MODE | DDR | OR | |-------------------------|-----|----| | floating input | 0 | 0 | | pull-up interrupt input | 0 | 1 | | open drain output | 1 | 0 | | push-pull output | 1 | 1 | #### PA3, PB4, PB3, PF2 (without pull-up) | MODE | DDR | OR | |--------------------------|-----|----| | floating input | 0 | 0 | | floating interrupt input | 0 | 1 | | open drain output | 1 | 0 | | push-pull output | 1 | 1 | # **True Open Drain Ports** #### **PA7:6** | MODE | DDR | |------------------------------|-----| | floating input | 0 | | open drain (high sink ports) | 1 | ## **12.4 LOW POWER MODES** | Mode | Description | |------|--------------------------------------------------------------------------------------| | WAIT | No effect on I/O ports. External interrupts cause the device to exit from WAIT mode. | | HALT | No effect on I/O ports. External interrupts cause the device to exit from HALT mode. | ## 12.5 INTERRUPTS The external interrupt event generates an interrupt if the corresponding configuration is selected with DDR and OR registers and the I-bit in the CC register is reset (RIM instruction). | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |-----------------------------------------------|---------------|--------------------------|----------------------|----------------------| | External interrupt on selected external event | - | DDRx<br>ORx | Yes | Yes | **Table 8. Port Configuration** | Port | Pin name Input | | | | | | |--------|----------------|------------------|--------------------|-----------------|-----------|-----------| | Port | Pin name — | OR = 0 | OR = 1 | OR = 0 | OR = 1 | High-Sink | | | PA7:6 | floating | | true open-drain | | Yes | | Port A | PA5:4 | floating | pull-up | open drain | push-pull | res | | POILA | PA3 | floating | floating interrupt | open drain | push-pull | | | | PA2:0 | floating | pull-up interrupt | open drain | push-pull | | | Port B | PB4:3 | floating | floating interrupt | open drain | push-pull | No | | PUILD | PB7:5, PB2:0 | floating | pull-up interrupt | open drain | push-pull | | | Port C | PC7:4, PC1:0 | floating | pull-up | open drain | push-pull | | | Port C | PC3:2 | floating | pull-up | open drain | push-pull | Yes | | Port D | PD7:0 | floating pull-up | | open drain | push-pull | No | | Port E | PE7:4 | floating | pull-up | open drain | push-pull | Yes | | POILE | PE1:0 | floating | pull-up | open drain | push-pull | No | | | PF7:6 | floating | pull-up | open drain | push-pull | Yes | | Port F | PF4 | floating | pull-up | open drain | push-pull | | | PullF | PF2 | floating | floating interrupt | open drain | push-pull | No | | | PF1:0 | floating | pull-up interrupt | open drain | push-pull | | ## 12.5.1 Register Description ## **DATA REGISTER (DR)** Port x Data Register PxDR with x = A, B, C, D, E or F. Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |----|----|----|----|----|----|----|----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | ## Bit 7:0 = D[7:0] Data register 8 bits. The DR register has a specific behaviour according to the selected input/output configuration. Writing the DR register is always taken into account even if the pin is configured as an input; this allows to always have the expected level on the pin when toggling to output mode. Reading the DR register returns either the DR register latch content (pin configured as output) or the digital value applied to the I/O pin (pin configured as input). ## **DATA DIRECTION REGISTER (DDR)** Port x Data Direction Register PxDDR with x = A, B, C, D, E or F. Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | #### Bit 7:0 = DD[7:0] Data direction register 8 bits. The DDR register gives the input/output direction configuration of the pins. Each bits is set and cleared by software. 0: Input mode 1: Output mode ## **OPTION REGISTER (OR)** Port x Option Register PxOR with x = A, B, C, D, E or F. Read/Write Reset Value: 0000 0000 (00h) ## Bit 7:0 = O[7:0] Option register 8 bits. For specific I/O pins, this register is not implemented. In this case the DDR register is enough to select the I/O pin configuration. The OR register allows to distinguish: in input mode if the pull-up with interrupt capability or the basic pull-up configuration is selected, in output mode if the push-pull or open drain configuration is selected. Each bit is set and cleared by software. Input mode: 0: floating input 1: pull-up input with or without interrupt Output mode: 0: output open drain (with P-Buffer deactivated) 1: output push-pull Table 9. I/O Port Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|--------------------------|-----|---|---|---|---|---|---|-----| | | t Value<br>ort registers | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0000h | PADR | | | | | | | | | | 0001h | PADDR | MSB | | | | | | | LSB | | 0002h | PAOR 1) | | | | | | | | | | 0004h | PCDR | | | | | | | | | | 0005h | PCDDR | MSB | | | | | | | LSB | | 0006h | PCOR | | | | | | | | | | 0008h | PBDR | | | | | | | | | | 0009h | PBDDR | MSB | | | | | | | LSB | | 000Ah | PBOR 1) | | | | | | | | | | 000Ch | PEDR | | | | | | | | | | 000Dh | PEDDR | MSB | | | | | | | LSB | | 000Eh | PEOR 1) | | | | | | | | | | 0010h | PDDR | | | | | | | | | | 0011h | PDDDR | MSB | | | | | | | LSB | | 0012h | PDOR 1) | | | | | | | | | | 0014h | PFDR | | | | | | | | | | 0015h | PFDDR | MSB | | | | | | | LSB | | 0016h | PFOR | | | | | | | | | ## Notes: <sup>1)</sup> The bits corresponding to unavailable pins are forced to 1 by hardware, this affects the reset status value. ## 13 MISCELLANEOUS REGISTERS The miscellaneous registers allow control over several different features such as the external interrupts or the I/O alternate functions. ## 13.1 I/O PORT INTERRUPT SENSITIVITY The external interrupt sensitivity is controlled by the ISxx bits of the MISCR1 miscellaneous register. This control allows to have two fully independent external interrupt source sensitivities. Each external interrupt source can be generated on four different events on the pin: - Falling edge - Rising edge - Falling and rising edge - Falling edge and low level To guarantee correct functionality, the sensitivity bits in the MISCR1 register must be modified only when the I bit of the CC register is set to 1 (interrupt masked). See I/O port register and Miscellaneous register descriptions for more details on the programming. ## 13.2 I/O PORT ALTERNATE FUNCTIONS The MISCR registers manage four I/O port miscellaneous alternate functions: - Main clock signal (f<sub>CPU</sub>) output on PF0 - A beep signal output on PF1 (with 3 selectable audio frequencies) - SPI pin configuration: - SS pin internal control to use the PC7 I/O port function while the SPI is active. These functions are described in detail in the Section 13 "MISCELLANEOUS REGISTERS" on page 46. Figure 28. Ext. Interrupt Sensitivity ## MISCELLANEOUS REGISTERS (Cont'd) #### 13.3 REGISTERS DESCRIPTION ## **MISCELLANEOUS REGISTER 1 (MISCR1)** Read/Write Reset Value: 0000 0000 (00h) 7 0 | IS11 | IS10 | мсо | IS21 | IS20 | CP1 | CP0 | SMS | |------|------|-----|------|------|-----|-----|-----| ## Bit 7:6 = IS1[1:0] ei2 and ei3 sensitivity The interrupt sensitivity, defined using the IS1[1:0] bits, is applied to the following external interrupts: ei2 (port B3..0) and ei3 (port B7..4). These 2 bits can be written only when the I bit of the CC register is set to 1 (interrupt disabled). | External Interrupt Sensitivity | IS11 | IS10 | |--------------------------------|------|------| | Falling edge & low level | 0 | 0 | | Rising edge only | 0 | 1 | | Falling edge only | 1 | 0 | | Rising and falling edge | 1 | 1 | #### Bit 5 = MCO Main clock out selection This bit enables the MCO alternate function on the I/O port. It is set and cleared by software. - 0: MCO alternate function disabled - (I/O pin free for general-purpose I/O) - 1: MCO alternate function enabled (f<sub>OSC</sub>/2 on I/O port) **Note**: To reduce power consumption, the MCO function is not active in ACTIVE-HALT mode. ## Bit 4:3 = **IS2[1:0]** *ei0* and *ei1* sensitivity The interrupt sensitivity, defined using the IS2[1:0] bits, is applied to the following external interrupts:-ei0 (port A3..0) and ei1 (port F2..0). These 2 bits can be written only when the I bit of the CC register is set to 1 (interrupt disabled). ## Bit 2:1 = CP[1:0] CPU clock prescaler These bits select the CPU clock prescaler which is applied in the different slow modes. Their action is conditioned by the setting of the SMS bit. These two bits are set and cleared by software | f <sub>CPU</sub> in SLOW mode | CP1 | CP0 | |-------------------------------|-----|-----| | fosc / 4 | 0 | 0 | | f <sub>OSC</sub> / 8 | 1 | 0 | | f <sub>OSC</sub> / 16 | 0 | 1 | | f <sub>OSC</sub> / 32 | 1 | 1 | ### Bit 0 = **SMS** Slow mode select This bit is set and cleared by software. - 0: Normal mode. $f_{CPU} = f_{OSC} / 2$ - 1: Slow mode. f<sub>CPU</sub> is given by CP1, CP0 See low power consumption mode and MCC chapters for more details. # MISCELLANEOUS REGISTERS (Cont'd) ## **MISCELLANEOUS REGISTER 2 (MISCR2)** Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |---|---|-----|-----|---|---|-----|-----| | - | - | BC1 | BC0 | - | - | SSM | SSI | ## Bit 7:6 = **Reserved** Must always be cleared Bit 5:4 = **BC[1:0]** Beep control These 2 bits select the PF1 pin beep capability. | Beep mode wit | BC1 | BC0 | | |---------------|-----------------|-----|---| | Off | | | 0 | | ~2-KHz | Output | 0 | 1 | | ~1-KHz | Beep signal | 1 | 0 | | ~500-Hz | ~50% duty cycle | 1 | 1 | The beep output signal is available in ACTIVE-HALT mode but has to be disabled to reduce the consumption. ## Bit 3:2 = Reserved Must always be cleared Bit $1 = SSM \overline{SS}$ mode selection It is set and cleared by software. 0: Normal mode - $\overline{SS}$ uses information coming from the $\overline{SS}$ pin of the SPI. 1: I/O mode, the SPI uses the information stored into bit SSI. Bit $0 = SSI \overline{SS}$ internal mode This bit replaces pin $\overline{SS}$ of the SPI when bit SSM is set to 1. (see SPI description). It is set and cleared by software. Table 10. Miscellaneous Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-----------------------|-----------|-----------|----------|-----------|-----------|----------|----------|----------| | 0020h | MISCR1<br>Reset Value | IS11<br>0 | IS10<br>0 | MCO<br>0 | IS21<br>0 | IS20<br>0 | CP1<br>0 | CP0<br>0 | SMS<br>0 | | 0040h | MISCR2<br>Reset Value | 0 | 0 | BC1<br>0 | BC0<br>0 | 0 | 0 | SSM<br>0 | SSI<br>0 | ## 14 ON-CHIP PERIPHERALS ## 14.1 WATCHDOG TIMER (WDG) #### 14.1.1 Introduction The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared. #### 14.1.2 Main Features - Programmable timer (64 increments of 12288 CPU cycles) - Programmable reset - Reset (if watchdog activated) after a HALT instruction or when the T6 bit reaches zero - Hardware Watchdog selectable by option byte - Watchdog Reset indicated by status flag (in versions with Safe Reset option only) ## 14.1.3 Functional Description The counter value stored in the CR register (bits T[6:0]), is decremented every 12,288 machine cycles, and the length of the timeout period can be programmed by the user in 64 increments. If the watchdog is activated (the WDGA bit is set) and when the 7-bit timer (bits T[6:0]) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling low the reset pin for typically 500ns. Figure 29. Watchdog Block Diagram ## WATCHDOG TIMER (Cont'd) The application program must write in the CR register at regular intervals during normal operation to prevent an MCU reset. The value to be stored in the CR register must be between FFh and C0h (see Table 11 .Watchdog Timing (fCPU = 8 MHz)): - The WDGA bit is set (watchdog enabled) - The T6 bit is set to prevent generating an immediate reset - The T[5:0] bits contain the number of increments which represents the time delay before the watchdog produces a reset. Table 11.Watchdog Timing (f<sub>CPU</sub> = 8 MHz) | | CR Register initial value | WDG timeout period (ms) | |-----|---------------------------|-------------------------| | Max | FFh | 98.304 | | Min | C0h | 1.536 | **Notes:** Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset. The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared). If the watchdog is activated, the HALT instruction will generate a Reset. ## 14.1.4 Hardware Watchdog Option If Hardware Watchdog is selected by option byte, the watchdog is always active and the WDGA bit in the CR is not used. Refer to the device-specific Option Byte description. #### 14.1.5 Low Power Modes | Mode | Description | |------|------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on Watchdog. | | HALT | Immediate reset generation as soon as the HALT instruction is executed if the Watchdog is activated (WDGA bit is set). | #### 14.1.6 Interrupts None. # 14.1.7 Register Description CONTROL REGISTER (CR) Read/Write Reset Value: 0111 1111 (7Fh) #### Bit 7 = WDGA Activation bit. This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset. 0: Watchdog disabled 1: Watchdog enabled **Note:** This bit is not used if the hardware watchdog option is enabled by option byte. ## Bit 6:0 = T[6:0] 7-bit timer (MSB to LSB). These bits contain the decremented value. A reset is produced when it rolls over from 40h to 3Fh (T6 becomes cleared). ## STATUS REGISTER (SR) Read/Write Reset Value\*: 0000 0000 (00h) #### Bit 0 = WDOGF Watchdog flag. This bit is set by a watchdog reset and cleared by software or a power on/off reset. This bit is useful for distinguishing power/on off or external reset and watchdog reset. 0: No Watchdog reset occurred 1: Watchdog reset occurred \* Only by software and power on/off reset **Note:** This register is not used in versions without LVD Reset. # WATCHDOG TIMER (Cont'd) # Table 12. Watchdog Timer Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|------|----|----|----|----|----|----|----| | 002Ah | WDGCR | WDGA | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | Reset Value | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## 14.2 MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (MCC/RTC) The Main Clock Controller consists of three different functions: - a programmable CPU clock prescaler - a clock-out signal to supply external devices - a real time clock timer with interrupt capability Each function can be used independently and simultaneously. ### 14.2.1 Programmable CPU clock prescaler The programmable CPU clock prescaler supplies the clock for the ST7 CPU and its internal peripherals. It manages SLOW power saving mode (See Section 11.2 "SLOW MODE" on page 35 for more details). The prescaler selects the f<sub>CPU</sub> main clock frequency and is controlled by three bits in the MISCR1 register: CP[1:0] and SMS. **CAUTION**: The prescaler does not act on the CAN peripheral clock source. This peripheral is always supplied by the f<sub>OSC</sub>/2 clock source. ## 14.2.2 Clock-out capability The clock-out capability is an alternate function of an I/O port pin that outputs a f<sub>OSC</sub>/2 clock to drive external devices. It is controlled by the MCO bit in the MISCR1 register. **CAUTION**: When selected, the clock out pin suspends the clock during ACTIVE-HALT mode. ## 14.2.3 Real time clock timer (RTC) The counter of the real time clock timer allows an interrupt to be generated based on an accurate real time clock. Four different time bases depending directly on f<sub>OSC</sub> are available. The whole functionality is controlled by four bits of the MCCSR register: TB[1:0], OIE and OIF. When the RTC interrupt is enabled (OIE bit set), the ST7 enters ACTIVE-HALT mode when the HALT instruction is executed. See Section 11.4 "ACTIVE-HALT AND HALT MODES" on page 37 for more details. Figure 30. Main Clock Controller (MCC/RTC) Block Diagram ## MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (Cont'd) ## **MISCELLANEOUS REGISTER 1 (MISCR1)** See Section 13 on page 46. # MAIN CLOCK CONTROL/STATUS REGISTER (MCCSR) Read/Write Reset Value: 0000 0001 (01h) Bit 7:4 = Reserved, always read as 0. ## Bit 3:2 = TB[1:0] Time base control These bits select the programmable divider time base. They are set and cleared by software. | Counter | Time | TB1 | ТВ0 | | | |-----------|------------------------|-------------------------|-----|-----|--| | Prescaler | f <sub>OSC</sub> =8MHz | f <sub>OSC</sub> =16MHz | 161 | 160 | | | 32000 | 4ms | 2ms | 0 | 0 | | | 64000 | 8ms | 4ms | 0 | 1 | | | 160000 | 20ms | 10ms | 1 | 0 | | | 400000 | 50ms | 25ms | 1 | 1 | | A modification of the time base is taken into account at the end of the current period (previously set) to avoid unwanted time shift. This allows to use this time base as a real time clock. ## Bit 1 = **OIE** Oscillator interrupt enable This bit set and cleared by software. 0: Oscillator interrupt disabled 1: Oscillator interrupt enabled This interrupt allows to exit from ACTIVE-HALT mode. When this bit is set, calling the ST7 software HALT instruction enters the ACTIVE-HALT power saving mode. ## Bit 0 = OIF Oscillator interrupt flag This bit is set by hardware and cleared by software reading the CSR register. It indicates when set that the main oscillator has measured the selected elapsed time (TB1:0). 0: Timeout not reached 1: Timeout reached **CAUTION**: The BRES and BSET instructions must not be used on the MCCSR register to avoid unintentionally clearing the OIF bit. #### 14.2.4 Low Power Modes | Mode | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on MCC/RTC peripheral. MCC/RTC interrupt cause the device to exit from WAIT mode. | | ACTIVE-<br>HALT | No effect on MCC/RTC counter (OIE bit is set), the registers are frozen. MCC/RTC interrupt cause the device to exit from ACTIVE-HALT mode. | | HALT | MCC/RTC counter and registers are frozen. MCC/RTC operation resumes when the MCU is woken up by an interrupt with "exit from HALT" capability. | #### 14.2.5 Interrupts The MCC/RTC interrupt event generates an interrupt if the OIE bit of the MCCSR register is set and the interrupt mask in the CC register is not active (RIM instruction). | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | | |--------------------------|---------------|--------------------------|----------------------|----------------------|--| | Time base overflow event | OIF | OIE | Yes | No <sup>1)</sup> | | #### Note: The MCC/RTC interrupt allows to exit from AC-TIVE-HALT mode, not from HALT mode. Table 13. MCC Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|----------------------|---|---|---|---|----------|----------|----------|----------| | 0029h | MCCSR<br>Reset Value | 0 | 0 | 0 | 0 | TB1<br>0 | TB0<br>0 | OIE<br>0 | OIF<br>1 | #### 14.3 16-BIT TIMER #### 14.3.1 Introduction The timer consists of a 16-bit free-running counter driven by a programmable prescaler. It may be used for a variety of purposes, including measuring the pulse lengths of up to two input signals (*input capture*) or generating up to two output waveforms (*output compare* and *PWM*). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler. Some ST7 devices have two on-chip 16-bit timers. They are completely independent, and do not share any resources. They are synchronized after a MCU reset as long as the timer clock frequencies are not modified. This description covers one or two 16-bit timers. In ST7 devices with two timers, register names are prefixed with TA (Timer A) or TB (Timer B). #### 14.3.2 Main Features - Programmable prescaler: f<sub>CPU</sub> divided by 2, 4 or 8. - Overflow status flag and maskable interrupt - External clock input (must be at least 4 times slower than the CPU clock speed) with the choice of active edge - Output compare functions with: - 2 dedicated 16-bit registers - 2 dedicated programmable signals - 2 dedicated status flags - 1 dedicated maskable interrupt - Input capture functions with: - 2 dedicated 16-bit registers - 2 dedicated active edge selection signals - 2 dedicated status flags - 1 dedicated maskable interrupt - Pulse Width Modulation mode (PWM) - One Pulse mode - 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK)\* The Block Diagram is shown in Figure 31. \*Note: Some timer pins may not be available (not bonded) in some ST7 devices. Refer to the device pin out description. When reading an input signal on a non-bonded pin, the value will always be '1'. ## 14.3.3 Functional Description #### 14.3.3.1 Counter The main block of the Programmable Timer is a 16-bit free running upcounter and its associated 16-bit registers. The 16-bit registers are made up of two 8-bit registers called high & low. Counter Register (CR): - Counter High Register (CHR) is the most significant byte (MS Byte). - Counter Low Register (CLR) is the least significant byte (LS Byte). Alternate Counter Register (ACR) - Alternate Counter High Register (ACHR) is the most significant byte (MS Byte). - Alternate Counter Low Register (ACLR) is the least significant byte (LS Byte). These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (Timer overflow flag), located in the Status register (SR). (See note at the end of paragraph titled 16-bit read sequence). Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value. Both counters have a reset value of FFFCh (this is the only value which is reloaded in the 16-bit timer). The reset value of both counters is also FFFCh in One Pulse mode and PWM mode. The timer clock depends on the clock control bits of the CR2 register, as illustrated in Table 14 Clock Control Bits. The value in the counter register repeats every 131072, 262144 or 524288 CPU clock cycles depending on the CC[1:0] bits. The timer frequency can be $f_{CPU}/2$ , $f_{CPU}/4$ , $f_{CPU}/8$ or an external frequency. Figure 31. Timer Block Diagram **16-bit Read Sequence:** (from either the Counter Register or the Alternate Counter Register). Beginning of the sequence Sequence completed The user must read the MS Byte first, then the LS Byte value is buffered automatically. This buffered value remains unchanged until the 16-bit read sequence is completed, even if the user reads the MS Byte several times. After a complete reading sequence, if only the CLR register or ACLR register are read, they return the LS Byte of the count value at the time of the read. Whatever the timer mode used (input capture, output compare, One Pulse mode or PWM mode) an overflow occurs when the counter rolls over from FFFFh to 0000h then: - The TOF bit of the SR register is set. - A timer interrupt is generated if: - TOIE bit of the CR1 register is set and - I bit of the CC register is cleared. If one of these conditions is false, the interrupt remains pending to be issued as soon as they are both true. Clearing the overflow interrupt request is done in two steps: - 1. Reading the SR register while the TOF bit is set. - 2. An access (read or write) to the CLR register. **Note:** The TOF bit is not cleared by accessing the ACLR register. The advantage of accessing the ACLR register rather than the CLR register is that it allows simultaneous use of the overflow function and reading the free running counter at random times (for example, to measure elapsed time) without the risk of clearing the TOF bit erroneously. The timer is not affected by WAIT mode. In HALT mode, the counter stops counting until the mode is exited. Counting then resumes from the previous count (MCU awakened by an interrupt) or from the reset count (MCU awakened by a Reset). #### 14.3.3.2 External Clock The external clock (where available) is selected if CC0=1 and CC1=1 in the CR2 register. The status of the EXEDG bit in the CR2 register determines the type of level transition on the external clock pin EXTCLK that will trigger the free running counter. The counter is synchronised with the falling edge of the internal CPU clock. A minimum of four falling edges of the CPU clock must occur between two consecutive active edges of the external clock; thus the external clock frequency must be less than a quarter of the CPU clock frequency. Figure 32. Counter Timing Diagram, internal clock divided by 2 Figure 33. Counter Timing Diagram, internal clock divided by 4 Figure 34. Counter Timing Diagram, internal clock divided by 8 Note: The MCU is in reset state when the internal reset signal is high. When it is low, the MCU is running. ## 14.3.3.3 Input Capture In this section, the index, *i*, may be 1 or 2 because there are 2 input capture functions in the 16-bit timer. The two input capture 16-bit registers (IC1R and IC2R) are used to latch the value of the free running counter after a transition is detected by the ICAP*i* pin (see figure 5). | | MS Byte | LS Byte | |------|----------------|----------------| | ICiR | IC <i>i</i> HR | IC <i>i</i> LR | The ICiR register is a read-only register. The active transition is software programmable through the IEDG*i* bit of Control Registers (CR*i*). Timing resolution is one count of the free running counter: $(f_{CPL}/CC[1:0])$ . #### Procedure: To use the input capture function, select the following in the CR2 register: - Select the timer clock (CC[1:0]) (see Table 14 Clock Control Bits). - Select the edge of the active transition on the ICAP2 pin with the IEDG2 bit (the ICAP2 pin must be configured as a floating input or input with pull-up without interrupt if this configuration is available). And select the following in the CR1 register: - Set the ICIE bit to generate an interrupt after an input capture coming from either the ICAP1 pin or the ICAP2 pin - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as a floating input or input with pull-up without interrupt if this configuration is available). When an input capture occurs: - The ICFi bit is set. - The ICiR register contains the value of the free running counter on the active transition on the ICAPi pin (see Figure 36). - A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true. Clearing the Input Capture interrupt request (i.e. clearing the ICF*i* bit) is done in two steps: - 1. Reading the SR register while the ICF*i* bit is set. - 2. An access (read or write) to the ICiLR register. #### Notes: - After reading the ICiHR register, the transfer of input capture data is inhibited and ICFi will never be set until the ICiLR register is also read. - The ICiR register contains the free running counter value which corresponds to the most recent input capture. - The 2 input capture functions can be used together even if the timer also uses the 2 output compare functions. - 4. In One Pulse mode and PWM mode only the input capture 2 function can be used. - The alternate inputs (ICAP1 & ICAP2) are always directly connected to the timer. So any transitions on these pins activate the input capture function. Moreover if one of the ICAP*i* pin is configured as an input and the second one as an output, an interrupt can be generated if the user toggles the output pin and if the ICIE bit is set. This can be avoided if the input capture function *i* is disabled by reading the IC *i*HR (see note 1). The TOF bit can be used with an interrupt in order to measure events that exceed the timer range (FFFFh). 47/ Figure 35. Input Capture Block Diagram Figure 36. Input Capture Timing Diagram ## 14.3.3.4 Output Compare In this section, the index, *i*, may be 1 or 2 because there are 2 output compare functions in the 16-bit timer. This function can be used to control an output waveform or indicate when a period of time has elapsed. When a match is found between the Output Compare register and the free running counter, the output compare function: - Assigns pins with a programmable value if the OC/E bit is set - Sets a flag in the status register - Generates an interrupt if enabled Two 16-bit registers Output Compare Register 1 (OC1R) and Output Compare Register 2 (OC2R) contain the value to be compared to the counter register each timer clock cycle. | | MS Byte | LS Byte | |---------------|----------------|----------------| | OC <i>i</i> R | OC <i>i</i> HR | OC <i>i</i> LR | These registers are readable and writable and are not affected by the timer hardware. A reset event changes the OCiR value to 8000h. Timing resolution is one count of the free running counter: ( $f_{CPU/CC[1:0]}$ ). #### Procedure: To use the output compare function, select the following in the CR2 register: - Set the OCiE bit if an output is needed then the OCMPi pin is dedicated to the output compare i signal. - Select the timer clock (CC[1:0]) (see Table 14 Clock Control Bits). And select the following in the CR1 register: - Select the OLVLibit to applied to the OCMPipins after the match occurs. - Set the OCIE bit to generate an interrupt if it is needed. When a match is found between OCRi register and CR register: - OCFi bit is set. - The OCMPi pin takes OLVLi bit value (OCMPi pin latch is forced low during reset). - A timer interrupt is generated if the OCIE bit is set in the CR1 register and the I bit is cleared in the CC register (CC). The OCiR register value required for a specific timing application can be calculated using the following formula: $$\Delta \text{ OC} iR = \frac{\Delta t * f_{CPU}}{PRESC}$$ Where: $\Delta t$ = Output compare period (in seconds) $f_{CPLI}$ = CPU clock frequency (in hertz) PRESC = Timer prescaler factor (2, 4 or 8 de- pending on CC[1:0] bits, see Table 14 Clock Control Bits) If the timer clock is an external clock, the formula is: $$\Delta \text{ OC} iR = \Delta t * f_{\text{EXT}}$$ Where: $\Delta t$ = Output compare period (in seconds) f<sub>EXT</sub> = External timer clock frequency (in hertz) Clearing the output compare interrupt request (i.e. clearing the OCF *i* bit) is done by: - 1. Reading the SR register while the OCF*i* bit is set. - 2. An access (read or write) to the OCiLR register. The following procedure is recommended to prevent the OCF*i* bit from being set between the time it is read and the write to the OC*i*R register: - Write to the OCiHR register (further compares are inhibited). - Read the SR register (first step of the clearance of the OCF i bit, which may be already set). - Write to the OCiLR register (enables the output compare function and clears the OCFi bit). #### Notes: - After a processor write cycle to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written. - 2. If the OCiE bit is not set, the OCMPi pin is a general I/O port and the OLVLi bit will not appear when a match is found but an interrupt could be generated if the OCIE bit is set. - 3. When the timer clock is f<sub>CPU</sub>/2, OCFi and OCMPi are set while the counter value equals the OCiR register value (see Figure 38 on page 62). This behaviour is the same in OPM or PWM mode. - When the timer clock is f<sub>CPU</sub>/4, f<sub>CPU</sub>/8 or in external clock mode, OCF*i* and OCMP*i* are set while the counter value equals the OC*i*R register value plus 1 (see Figure 39 on page 62). - 4. The output compare functions can be used both for generating external events on the OCMPi pins even if the input capture mode is also used. - 5. The value in the 16-bit OC*i*R register and the OLV*i* bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout. ## **Forced Compare Output capability** When the FOLV*i* bit is set by software, the OLV*Li* bit is copied to the OCMP*i* pin. The OLV*i* bit has to be toggled in order to toggle the OCMP*i* pin when it is enabled (OC*i*E bit=1). The OCF*i* bit is then not set by hardware, and thus no interrupt request is generated. FOLVLi bits have no effect in either One-Pulse mode or PWM mode. Figure 37. Output Compare Block Diagram Figure 38. Output Compare Timing Diagram, f<sub>TIMER</sub> =f<sub>CPU</sub>/2 Figure 39. Output Compare Timing Diagram, $f_{TIMER} = f_{CPU}/4$ #### 14.3.3.5 One Pulse Mode One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register. The One Pulse mode uses the Input Capture1 function and the Output Compare1 function. #### Procedure: To use One Pulse mode: - Load the OC1R register with the value corresponding to the length of the pulse (see the formula in the opposite column). - 2. Select the following in the CR1 register: - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse. - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse. - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as floating input). - 3. Select the following in the CR2 register: - Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function. - Set the OPM bit. - Select the timer clock CC[1:0] (see Table 14 Clock Control Bits). Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and the OLVL2 bit is loaded on the OCMP1 pin, the ICF1 bit is set and the value FFFDh is loaded in the IC1R register. Because the ICF1 bit is set when an active edge occurs, an interrupt can be generated if the ICIE bit is set. Clearing the Input Capture interrupt request (i.e. clearing the ICF*i* bit) is done in two steps: - 1. Reading the SR register while the ICF*i* bit is set. - 2. An access (read or write) to the IC/LR register. The OC1R register value required for a specific timing application can be calculated using the following formula: $$OCiR Value = \frac{t \cdot f_{CPU}}{PRESC} - 5$$ Where: = Pulse period (in seconds) $f_{CPLL}$ = CPU clock frequency (in hertz) PRESC = Timer prescaler factor (2, 4 or 8 depending on the CC[1:0] bits, see Table 14 Clock Control Bits) If the timer clock is an external clock the formula is: $$OCiR = t * f_{FXT} - 5$$ Where: t = Pulse period (in seconds) f<sub>EXT</sub> = External timer clock frequency (in hertz) When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin (see Figure 40). #### Notes: - The OCF1 bit cannot be set by hardware in One Pulse mode but the OCF2 bit can generate an Output Compare interrupt. - When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the PWM mode is the only active one. - 3. If OLVL1=OLVL2 a continuous signal will be seen on the OCMP1 pin. - 4. The ICAP1 pin can not be used to perform input capture. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each time a valid edge occurs on the ICAP1 pin and ICF1 can also generates interrupt if ICIE is set. - 5. When One Pulse mode is used OC1R is dedicated to this mode. Nevertheless OC2R and OCF2 can be used to indicate that a period of time has elapsed but cannot generate an output waveform because the OLVL2 level is dedicated to One Pulse mode. Figure 40. One Pulse Mode Timing Example Figure 41. Pulse Width Modulation Mode Timing Example #### 14.3.3.6 Pulse Width Modulation Mode Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers. The Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so these functions cannot be used when the PWM mode is activated. #### **Procedure** To use Pulse Width Modulation mode: - 1. Load the OC2R register with the value corresponding to the period of the signal using the formula in the opposite column. - Load the OC1R register with the value corresponding to the period of the pulse if OLVL1=0 and OLVL2=1, using the formula in the opposite column. - 3. Select the following in the CR1 register: - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with OC1R register. - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with OC2R register. - 4. Select the following in the CR2 register: - Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function. - Set the PWM bit. - Select the timer clock (CC[1:0]) (see Table 14 Clock Control Bits). If OLVL1=1 and OLVL2=0, the length of the positive pulse is the difference between the OC2R and OC1R registers. If OLVL1=OLVL2 a continuous signal will be seen on the OCMP1 pin. The OCiR register value required for a specific timing application can be calculated using the following formula: $$OCiR Value = \frac{t * f_{CPU}}{PRESC} - 5$$ Where: = Signal or pulse period (in seconds) $f_{CPU}$ = CPU clock frequency (in hertz) PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see Table 14 Clock Control Bits) If the timer clock is an external clock the formula is: $$OCiR = t * f_{FXT} - 5$$ Where: t = Signal or pulse period (in seconds) f<sub>FXT</sub> = External timer clock frequency (in hertz) The Output Compare 2 event causes the counter to be initialized to FFFCh (See Figure 41) #### Notes: - 1. After a write instruction to the OC*i*HR register, the output compare function is inhibited until the OC*i*LR register is also written. - 2. The OCF1 and OCF2 bits cannot be set by hardware in PWM mode, therefore the Output Compare interrupt is inhibited. - The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared. - 4. In PWM mode the ICAP1 pin can not be used to perform input capture because it is disconnected from the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset after each period and ICF1 can also generate an interrupt if ICIE is set. - When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the PWM mode is the only active one. #### 14.3.4 Low Power Modes | Mode | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on 16-bit Timer. | | WALL | Timer interrupts cause the device to exit from WAIT mode. | | | 16-bit Timer registers are frozen. | | HALT | In HALT mode, the counter stops counting until Halt mode is exited. Counting resumes from the previous count when the MCU is woken up by an interrupt with "exit from HALT mode" capability or from the counter reset value when the MCU is woken up by a RESET. | | | If an input capture event occurs on the ICAP <i>i</i> pin, the input capture detection circuitry is armed. Consequently, when the MCU is woken up by an interrupt with "exit from HALT mode" capability, the ICF <i>i</i> bit is set, and the counter value present when exiting from HALT mode is captured into the IC <i>i</i> R register. | ## 14.3.5 Interrupts | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |----------------------------------------------------|---------------|--------------------------|----------------------|----------------------| | Input Capture 1 event/Counter reset in PWM mode | ICF1 | ICIE | Yes | No | | Input Capture 2 event | ICF2 | ICIL | Yes | No | | Output Compare 1 event (not available in PWM mode) | OCF1 | OCIE | Yes | No | | Output Compare 2 event (not available in PWM mode) | OCF2 | OCIE | Yes | No | | Timer Overflow event | TOF | TOIE | Yes | No | **Note:** The 16-bit Timer interrupt events are connected to the same interrupt vector (see Interrupts chapter). These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction). ## 14.3.6 Summary of Timer modes | MODES | AVAILABLE RESOURCES | | | | | | | |-----------------------------|---------------------|-------------------------------|------------------|------------------|--|--|--| | MODES | Input Capture 1 | Input Capture 2 | Output Compare 1 | Output Compare 2 | | | | | Input Capture (1 and/or 2) | Yes | Yes | Yes | Yes | | | | | Output Compare (1 and/or 2) | Yes | Yes | Yes | Yes | | | | | One Pulse mode | No | Not Recommended <sup>1)</sup> | No | Partially 2) | | | | | PWM Mode | No | Not Recommended <sup>3)</sup> | No | No | | | | <sup>1)</sup> See note 4 in Section 14.3.3.5 "One Pulse Mode" on page 63 *5*7 <sup>&</sup>lt;sup>2)</sup> See note 5 in Section 14.3.3.5 "One Pulse Mode" on page 63 <sup>3)</sup> See note 4 in Section 14.3.3.6 "Pulse Width Modulation Mode" on page 65 ## 14.3.7 Register Description Each Timer is associated with three control and status registers, and with six pairs of data registers (16-bit values) relating to the two input captures, the two output compares, the counter and the alternate counter. ## **CONTROL REGISTER 1 (CR1)** Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | | | |------|------|------|-------|-------|-------|-------|-------|--| | ICIE | OCIE | TOIE | FOLV2 | FOLV1 | OLVL2 | IEDG1 | OLVL1 | | Bit 7 = **ICIE** Input Capture Interrupt Enable. 0: Interrupt is inhibited. 1: A timer interrupt is generated whenever the ICF1 or ICF2 bit of the SR register is set. Bit 6 = **OCIE** *Output Compare Interrupt Enable*. 0: Interrupt is inhibited. 1: A timer interrupt is generated whenever the OCF1 or OCF2 bit of the SR register is set. Bit 5 = **TOIE** *Timer Overflow Interrupt Enable*. 0: Interrupt is inhibited. 1: A timer interrupt is enabled whenever the TOF bit of the SR register is set. Bit 4 = FOLV2 Forced Output Compare 2. This bit is set and cleared by software. 0: No effect on the OCMP2 pin. 1: Forces the OLVL2 bit to be copied to the OCMP2 pin, if the OC2E bit is set and even if there is no successful comparison. Bit 3 = FOLV1 Forced Output Compare 1. This bit is set and cleared by software. 0: No effect on the OCMP1 pin. 1: Forces OLVL1 to be copied to the OCMP1 pin, if the OC1E bit is set and even if there is no successful comparison. ## Bit 2 = **OLVL2** Output Level 2. This bit is copied to the OCMP2 pin whenever a successful comparison occurs with the OC2R register and OCxE is set in the CR2 register. This value is copied to the OCMP1 pin in One Pulse mode and Pulse Width Modulation mode. Bit 1 = **IEDG1** Input Edge 1. This bit determines which type of level transition on the ICAP1 pin will trigger the capture. 0: A falling edge triggers the capture. 1: A rising edge triggers the capture. ## Bit 0 = **OLVL1** Output Level 1. The OLVL1 bit is copied to the OCMP1 pin whenever a successful comparison occurs with the OC1R register and the OC1E bit is set in the CR2 register. ## **CONTROL REGISTER 2 (CR2)** Read/Write Reset Value: 0000 0000 (00h) 7 0 OC1E OC2E OPM PWM CC1 CC0 IEDG2 EXEDG ## Bit 7 = **OC1E** Output Compare 1 Pin Enable. This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in Output Compare mode, both OLV1 and OLV2 in PWM and one-pulse mode). Whatever the value of the OC1E bit, the internal Output Compare 1 function of the timer remains active. - 0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O). - 1: OCMP1 pin alternate function enabled. ## Bit 6 = **OC2E** Output Compare 2 Pin Enable. This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in Output Compare mode). Whatever the value of the OC2E bit, the internal Output Compare 2 function of the timer remains active. - 0: OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O). - 1: OCMP2 pin alternate function enabled. #### Bit 5 = **OPM** One Pulse mode. - 0: One Pulse mode is not active. - 1: One Pulse mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register. #### Bit 4 = **PWM** Pulse Width Modulation. - 0: PWM mode is not active. - 1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register. ## Bits 3:2 = **CC[1:0]** Clock Control. The timer clock mode depends on these bits: **Table 14. Clock Control Bits** | Timer Clock | CC1 | CC0 | |----------------------------------|-----|-----| | f <sub>CPU</sub> / 4 | 0 | 0 | | f <sub>CPU</sub> / 2 | 0 | 1 | | f <sub>CPU</sub> / 8 | 1 | 0 | | External Clock (where available) | 1 | 1 | **Note**: If the external clock pin is not available, programming the external clock configuration stops the counter. #### Bit 1 = IEDG2 Input Edge 2. This bit determines which type of level transition on the ICAP2 pin will trigger the capture. - 0: A falling edge triggers the capture. - 1: A rising edge triggers the capture. ### Bit 0 = **EXEDG** External Clock Edge. This bit determines which type of level transition on the external clock pin (EXTCLK) will trigger the counter register. - 0: A falling edge triggers the counter register. - 1: A rising edge triggers the counter register. ## STATUS REGISTER (SR) Read Only Reset Value: 0000 0000 (00h) The three least significant bits are not used. | 7 | | | | | | | | | |------|------|-----|------|------|---|---|---|--| | ICF1 | OCF1 | TOF | ICF2 | OCF2 | 0 | 0 | 0 | | ## Bit 7 = ICF1 Input Capture Flag 1. 0: No input capture (reset value). 1: An input capture has occurred on the ICAP1 pin or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register. ## Bit 6 = **OCF1** Output Compare Flag 1. 0: No match (reset value). 1: The content of the free running counter matches the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register. ## Bit 5 = **TOF** Timer Overflow Flag. 0: No timer overflow (reset value). 1: The free running counter has rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register. **Note:** Reading or writing the ACLR register does not clear TOF. ## Bit 4 = **ICF2** Input Capture Flag 2. 0: No input capture (reset value). 1: An input capture has occurred on the ICAP2 pin. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register. ## Bit 3 = **OCF2** Output Compare Flag 2. 0: No match (reset value). 1: The content of the free running counter matches the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register. Bit 2-0 = Reserved, forced by hardware to 0. ## **INPUT CAPTURE 1 HIGH REGISTER (IC1HR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the high part of the counter value (transferred by the input capture 1 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | ## **INPUT CAPTURE 1 LOW REGISTER (IC1LR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the low part of the counter value (transferred by the input capture 1 event). | | 7 | | | | 0 | |---|-----|--|--|--|-----| | • | MSB | | | | LSB | # OUTPUT COMPARE 1 HIGH REGISTER (OC1HR) Read/Write Reset Value: 1000 0000 (80h) This is an 8-bit register that contains the high part of the value to be compared to the CHR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # OUTPUT COMPARE 1 LOW REGISTER (OC1LR) Read/Write Reset Value: 0000 0000 (00h) This is an 8-bit register that contains the low part of the value to be compared to the CLR register. | 7 | | _ | _ | _ | 0 | |-----|--|---|---|---|-----| | MSB | | | | | LSB | # OUTPUT COMPARE 2 HIGH REGISTER (OC2HR) Read/Write Reset Value: 1000 0000 (80h) This is an 8-bit register that contains the high part of the value to be compared to the CHR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # ALTERNATE COUNTER HIGH REGISTER (ACHR) Read Only (ACLR) Read Only Reset Value: 1111 1111 (FFh) ALTERNATE COUNTER Reset Value: 1111 1100 (FCh) This is an 8-bit register that contains the high part of the counter value. | | 7 | | | | 0 | |---|-----|--|--|--|-----| | ٠ | MSB | | | | LSB | LOW **REGISTER** # OUTPUT COMPARE 2 LOW REGISTER (OC2LR) Read/Write Reset Value: 0000 0000 (00h) This is an 8-bit register that contains the low part of the value to be compared to the CLR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | ## **COUNTER HIGH REGISTER (CHR)** Read Only Reset Value: 1111 1111 (FFh) This is an 8-bit register that contains the high part of the counter value. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # register. | MSB | | | | LSB | |-----|--|--|--|-----| | MOR | | | | LSE | This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to SR register does not clear the TOF bit in SR # INPUT CAPTURE 2 HIGH REGISTER (IC2HR) Read Only Reset Value: Undefined This is an 8-bit read only register that contains the high part of the counter value (transferred by the Input Capture 2 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # **COUNTER LOW REGISTER (CLR)** Read Only Reset Value: 1111 1100 (FCh) This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the SR register clears the TOF bit. | | 7 | | | | 0 | |---|-----|--|--|--|-----| | ſ | MSB | | | | LSB | ## **INPUT CAPTURE 2 LOW REGISTER (IC2LR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the low part of the counter value (transferred by the Input Capture 2 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | Table 15. 16-Bit Timer Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------------|---------------------------|----------|------|------|-------|-------|-------|-------|----------| | Timer A: 32 | CR1 | ICIE | OCIE | TOIE | FOLV2 | FOLV1 | OLVL2 | IEDG1 | OLVL1 | | Timer B: 42 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer A: 31 | CR2 | OC1E | OC2E | ОРМ | PWM | CC1 | CC0 | IEDG2 | EXEDG | | Timer B: 41 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer A: 33 | SR | ICF1 | OCF1 | TOF | ICF2 | OCF2 | - | - | - | | Timer B: 43 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer A: 34<br>Timer B: 44 | ICHR1<br>Reset Value | MSB<br>- | 1 | 1 | - | - | - | - | LSB<br>- | | Timer A: 35<br>Timer B: 45 | | MSB<br>- | - | - | - | - | - | - | LSB<br>- | | Timer A: 36<br>Timer B: 46 | | MSB<br>- | - | - | - | - | - | - | LSB<br>- | | Timer A: 37<br>Timer B: 47 | OCLR1<br>Reset Value | MSB<br>- | - | - | - | - | - | - | LSB<br>- | | Timer A: 3E<br>Timer B: 4E | | MSB<br>- | - | - | - | - | - | - | LSB<br>- | | Timer A: 3F<br>Timer B: 4F | OCLR2<br>Reset Value | MSB<br>- | - | - | - | - | - | - | LSB<br>- | | Timer A: 38<br>Timer B: 48 | CHR<br>Reset Value | MSB<br>1 | 1 | 1 | 1 | 1 | 1 | 1 | LSB<br>1 | | Timer A: 39<br>Timer B: 49 | <b>CLR</b><br>Reset Value | MSB<br>1 | 1 | 1 | 1 | 1 | 1 | 0 | LSB<br>0 | | Timer A: 3A<br>Timer B: 4A | | MSB<br>1 | 1 | 1 | 1 | 1 | 1 | 1 | LSB<br>1 | | Timer A: 3B<br>Timer B: 4B | | MSB<br>1 | 1 | 1 | 1 | 1 | 1 | 0 | LSB<br>0 | | Timer A: 3C<br>Timer B: 4C | | MSB<br>- | - | - | - | - | - | - | LSB<br>- | | Timer A: 3D<br>Timer B: 4D | | MSB<br>- | 1 | - | - | - | - | - | LSB<br>- | ## 14.4 SERIAL PERIPHERAL INTERFACE (SPI) #### 14.4.1 Introduction The Serial Peripheral Interface (SPI) allows fullduplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves or a system in which devices may be either masters or slaves. The SPI is normally used for communication between the microcontroller and external peripherals or another microcontroller. Refer to the Pin Description chapter for the devicespecific pin-out. #### 14.4.2 Main Features - Full duplex, three-wire synchronous transfers - Master or slave operation - Four master mode frequencies - Maximum slave mode frequency = f<sub>CPLI</sub>/4. - Four programmable master bit rates - Programmable clock polarity and phase - End of transfer interrupt flag - Write collision flag protection - Master mode fault protection capability. ## 14.4.3 General description The SPI is connected to external devices through 4 alternate pins: - MISO: Master In Slave Out pin - MOSI: Master Out Slave In pin - SCK: Serial Clock pin - SS: Slave select pin A basic example of interconnections between a single master and a single slave is illustrated on Figure 42. The MOSI pins are connected together as are MISO pins. In this way data is transferred serially between master and slave (most significant bit first). When the master device transmits data to a slave device via MOSI pin, the slave device responds by sending data to the master device via the MISO pin. This implies full duplex transmission with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin). Thus, the byte transmitted is replaced by the byte received and eliminates the need for separate transmit-empty and receiver-full bits. A status flag is used to indicate that the I/O operation is complete. Four possible data/clock timing relationships may be chosen (see Figure 45) but master and slave must be programmed with the same timing mode. Figure 42. Serial Peripheral Interface Master/Slave Figure 43. Serial Peripheral Interface Block Diagram ### 14.4.4 Functional Description Figure 42 shows the serial peripheral interface (SPI) block diagram. This interface contains 3 dedicated registers: - A Control Register (CR) - A Status Register (SR) - A Data Register (DR) Refer to the CR, SR and DR registers in Section 14.4.7 for the bit definitions. ### 14.4.4.1 Master Configuration In a master configuration, the serial clock is generated on the SCK pin. ### **Procedure** - Select the SPR0 & SPR1 bits to define the serial clock baud rate (see CR register). - Select the CPOL and CPHA bits to define one of the four relationships between the data transfer and the serial clock (see Figure 45). - The SS pin must be connected to a high level signal during the complete byte transmit sequence. - The MSTR and SPE bits must be set (they remain set only if the SS pin is connected to a high level signal). In this configuration the MOSI pin is a data output and to the MISO pin is a data input. ### **Transmit sequence** The transmit sequence begins when a byte is written the DR register. The data byte is parallel loaded into the 8-bit shift register (from the internal bus) during a write cycle and then shifted out serially to the MOSI pin most significant bit first. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt is generated if the SPIE bit is set and the I bit in the CCR register is cleared. During the last clock cycle the SPIF bit is set, a copy of the data byte received in the shift register is moved to a buffer. When the DR register is read, the SPI peripheral returns this buffered value. Clearing the SPIF bit is performed by the following software sequence: - An access to the SR register while the SPIF bit is set - 2. A read to the DR register. **Note:** While the SPIF bit is set, all writes to the DR register are inhibited until the SR register is read. ## SERIAL PERIPHERAL INTERFACE (Cont'd) 14.4.4.2 Slave Configuration In slave configuration, the serial clock is received on the SCK pin from the master device. The value of the SPR0 & SPR1 bits is not used for the data transfer. ### **Procedure** - For correct data transfer, the slave device must be in the same timing mode as the master device (CPOL and CPHA bits). See Figure 45. - The SS pin must be connected to a low level signal during the complete byte transmit sequence. - Clear the MSTR bit and set the SPE bit to assign the pins to alternate function. In this configuration the MOSI pin is a data input and the MISO pin is a data output. ### **Transmit Sequence** The data byte is parallel loaded into the 8-bit shift register (from the internal bus) during a write cycle and then shifted out serially to the MISO pin most significant bit first. The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt is generated if SPIE bit is set and I bit in CCR register is cleared. During the last clock cycle the SPIF bit is set, a copy of the data byte received in the shift register is moved to a buffer. When the DR register is read, the SPI peripheral returns this buffered value. Clearing the SPIF bit is performed by the following software sequence: - An access to the SR register while the SPIF bit is set. - 2.A read to the DR register. **Notes:** While the SPIF bit is set, all writes to the DR register are inhibited until the SR register is read. The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an overrun condition (see Section 14.4.4.6). Depending on the CPHA bit, the $\overline{SS}$ pin has to be set to write to the DR register between each data byte transfer to avoid a write collision (see Section 14.4.4.4). ### SERIAL PERIPHERAL INTERFACE (Cont'd) 14.4.4.3 Data Transfer Format During an SPI transfer, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). The serial clock is used to synchronize the data transfer during a sequence of eight clock pulses. The $\overline{SS}$ pin allows individual selection of a slave device; the other slave devices that are not selected do not interfere with the SPI transfer. ### **Clock Phase and Clock Polarity** Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits. The CPOL (clock polarity) bit controls the steady state value of the clock when no data is being transferred. This bit affects both master and slave modes. The combination between the CPOL and CPHA (clock phase) bits selects the data capture clock edge. Figure 45, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device. The $\overline{SS}$ pin is the slave device select input and can be driven by the master device. The master device applies data to its MOSI pinclock edge before the capture clock edge. ### CPHA bit is set The second edge on the SCK pin (falling edge if the CPOL bit is reset, rising edge if the CPOL bit is set) is the MSBit capture strobe. Data is latched on the occurrence of the second clock transition. No write collision should occur even if the SS pin stays low during a transfer of several bytes (see Figure 44). ### **CPHA** bit is reset The first edge on the SCK pin (falling edge if CPOL bit is set, rising edge if CPOL bit is reset) is the MSBit capture strobe. Data is latched on the occurrence of the first clock transition. The SS pin must be toggled high and low between each byte transmitted (see Figure 44). To protect the transmission from a write collision a low value on the $\overline{SS}$ pin of a slave device freezes the data in its DR register and does not allow it to be altered. Therefore the $\overline{SS}$ pin must be high to write a new data byte in the DR without producing a write collision. 57 ### 14.4.4.4 Write Collision Error A write collision occurs when the software tries to write to the DR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted; and the software write will be unsuccessful. Write collisions can occur both in master and slave mode. Note: a "read collision" will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation. ### In Slave mode When the CPHA bit is set: The slave device will receive a clock (SCK) edge prior to the latch of the first data transfer. This first clock edge will freeze the data in the slave device DR register and output the MSBit on to the external MISO pin of the slave device. The SS pin low state enables the slave device but the output of the MSBit onto the MISO pin does not take place until the first data transfer clock edge. When the CPHA bit is reset: Data is latched on the occurrence of the first clock transition. The slave device does not have any way of knowing when that transition will occur; therefore, the slave device collision occurs when software attempts to write the DR register after its SS pin has been pulled low. For this reason, the SS pin must be high, between each data byte transfer, to allow the CPU to write in the DR register without generating a write collision. ### In Master mode Collision in the master device is defined as a write of the DR register while the internal serial clock (SCK) is in the process of transfer. The $\overline{SS}$ pin signal must be always high on the master device. ### WCOL bit The WCOL bit in the SR register is set if a write collision occurs. No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only). Clearing the WCOL bit is done through a software sequence (see Figure 46). Figure 46. Clearing the WCOL bit (Write Collision Flag) Software Sequence ### 14.4.4.5 Master Mode Fault Master mode fault occurs when the master device has its $\overline{SS}$ pin pulled low, then the MODF bit is set. Master mode fault affects the SPI peripheral in the following ways: - The MODF bit is set and an SPI interrupt is generated if the SPIE bit is set. - The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral. - The MSTR bit is reset, thus forcing the device into slave mode. Clearing the MODF bit is done through a software sequence: - A read or write access to the SR register while the MODF bit is set. - 2. A write to the CR register. **Notes:** To avoid any multiple slave conflicts in the case of a system comprising several MCUs, the SS pin must be pulled high during the clearing sequence of the MODF bit. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence. Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence. In a slave device the MODF bit can not be set, but in a multi master configuration the device can be in slave mode with this MODF bit set. The MODF bit indicates that there might have been a multi-master conflict for system control and allows a proper exit from system operation to a reset or default system state using an interrupt routine. ### 14.4.4.6 Overrun Condition An overrun condition occurs when the master device has sent several data bytes and the slave device has not cleared the SPIF bit issuing from the previous data byte transmitted. In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the DR register returns this byte. All other bytes are lost. This condition is not detected by the SPI peripheral. ### 14.4.4.7 Single Master and Multimaster Configurations There are two types of SPI systems: - Single Master System - Multimaster System ### Single Master System A typical single master system may be configured, using an MCU as the master and four MCUs as slaves (see Figure 47). The master device selects the individual slave devices by using four pins of a parallel port to control the four SS pins of the slave devices. The $\overline{SS}$ pins are pulled high during reset since the master device ports will be forced to be inputs at that time, thus disabling the slave devices. **Note:** To prevent a bus conflict on the MISO line the master allows only one active slave device during a transmission. For more security, the slave device may respond to the master with the received data byte. Then the master will receive the previous byte back from the slave device if all MISO and MOSI pins are connected and the slave has not written its DR register. Other transmission security methods can use ports for handshake lines or data bytes with command fields. ### **Multi-master System** A multi-master system may also be configured by the user. Transfer of master control could be implemented using a handshake method through the I/O ports or by an exchange of code messages through the serial peripheral interface system. The multi-master system is principally handled by the MSTR bit in the CR register and the MODF bit in the SR register. Figure 47. Single Master Configuration ### 14.4.5 Low Power Modes | Mode | Description | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on SPI. SPI interrupt events cause the device to exit from WAIT mode. | | HALT | SPI registers are frozen. In HALT mode, the SPI is inactive. SPI operation resumes when the MCU is woken up by an interrupt with "exit from HALT mode" capability. | ### 14.4.6 Interrupts | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |---------------------------|---------------|--------------------------|----------------------|----------------------| | SPI End of Transfer Event | SPIF | SPIE | Yes | No | | Master Mode Fault Event | MODF | 01 12 | Yes | No | **Note**: The SPI interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction). ## 14.4.7 Register Description CONTROL REGISTER (CR) Read/Write Reset Value: 0000xxxx (0xh) | 7 | | | | | | | 0 | |------|-----|------|------|------|------|------|------| | SPIE | SPE | SPR2 | MSTR | CPOL | СРНА | SPR1 | SPR0 | Bit 7 = **SPIE** Serial peripheral interrupt enable. This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SPI interrupt is generated whenever SPIF=1 or MODF=1 in the SR register ### Bit 6 = **SPE** Serial peripheral output enable. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, $\overline{SS}$ =0 (see Section 14.4.4.5 "Master Mode Fault" on page 79). 0: I/O port connected to pins 1: SPI alternate functions connected to pins The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins. ### Bit 5 = SPR2 Divider Enable. this bit is set and cleared by software and it is cleared by reset. It is used with the SPR[1:0] bits to set the baud rate. Refer to Table 16. 0: Divider by 2 enabled 1: Divider by 2 disabled ### Bit 4 = **MSTR** Master. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, $\overline{SS}$ =0 (see Section 14.4.4.5 "Master Mode Fault" on page 79). 0: Slave mode is selected Master mode is selected, the function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed. ### Bit 3 = **CPOL** Clock polarity. This bit is set and cleared by software. This bit determines the steady state of the serial Clock. The CPOL bit affects both the master and slave modes 0: The steady state is a low value at the SCK pin. 1: The steady state is a high value at the SCK pin. ### Bit 2 = CPHA Clock phase. This bit is set and cleared by software. - The first clock transition is the first data capture edge. - 1: The second clock transition is the first capture edge. ### Bit 1:0 = **SPR[1:0]** Serial peripheral rate. These bits are set and cleared by software. Used with the SPR2 bit, they select one of six baud rates to be used as the serial clock when the device is a master. These 2 bits have no effect in slave mode. Table 16. Serial Peripheral Baud Rate | Serial Clock | SPR2 | SPR1 | SPR0 | |-----------------------|------|------|------| | f <sub>CPU</sub> /4 | 1 | 0 | 0 | | f <sub>CPU</sub> /8 | 0 | 0 | 0 | | f <sub>CPU</sub> /16 | 0 | 0 | 1 | | f <sub>CPU</sub> /32 | 1 | 1 | 0 | | f <sub>CPU</sub> /64 | 0 | 1 | 0 | | f <sub>CPU</sub> /128 | 0 | 1 | 1 | # SERIAL PERIPHERAL INTERFACE (Cont'd) STATUS REGISTER (SR) Read Only Reset Value: 0000 0000 (00h) Bit 7 = **SPIF** Serial Peripheral data transfer flag. This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE=1 in the CR register. It is cleared by a software sequence (an access to the SR register followed by a read or write to the DR register). - Data transfer is in progress or has been approved by a clearing sequence. - 1: Data transfer between the device and an external device has been completed. **Note:** While the SPIF bit is set, all writes to the DR register are inhibited. Bit 6 = WCOL Write Collision status. This bit is set by hardware when a write to the DR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 46). 0: No write collision occurred 1: A write collision has been detected Bit 5 = Unused. ### Bit 4 = **MODF** *Mode Fault flag.* This bit is set by hardware when the $\overline{SS}$ pin is pulled low in master mode (see Section 14.4.4.5 "Master Mode Fault" on page 79). An SPI interrupt can be generated if SPIE=1 in the CR register. This bit is cleared by a software sequence (An access to the SR register while MODF=1 followed by a write to the CR register). 0: No master mode fault detected 1: A fault in master mode has been detected Bits 3-0 = Unused. ### DATA I/O REGISTER (DR) Read/Write Reset Value: Undefined The DR register is used to transmit and receive data on the serial bus. In the master device only a write to this register will initiate transmission/reception of another byte. **Notes:** During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read. ### Warning: A write to the DR register places data directly into the shift register for transmission. A read to the the DR register returns the value located in the buffer and not the contents of the shift register (See Figure 43). Table 17. SPI Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 0021h | SPIDR<br>Reset Value | MSB<br>x | x | x | х | х | х | х | LSB<br>x | | 0022h | SPICR<br>Reset Value | SPIE<br>0 | SPE<br>0 | SPR2<br>0 | MSTR<br>0 | CPOL<br>x | CPHA<br>x | SPR1<br>x | SPR0<br>x | | 0023h | SPISR<br>Reset Value | SPIF<br>0 | WCOL<br>0 | 0 | MODF<br>0 | 0 | 0 | 0 | 0 | ### 14.5 SERIAL COMMUNICATIONS INTERFACE (SCI) ### 14.5.1 Introduction The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator systems. ### 14.5.2 Main Features - Full duplex, asynchronous communications - NRZ standard format (Mark/Space) - Dual baud rate generator systems - Independently programmable transmit and receive baud rates up to 250K baud using conventional baud rate generator and up to 500K baud using the extended baud rate generator. - Programmable data word length (8 or 9 bits) - Receive buffer full, Transmit buffer empty and End of Transmission flags - Two receiver wake-up modes: - Address bit (MSB) - Idle line - Muting function for multiprocessor configurations - LIN compatible (if MCU clock frequency tolerance ≤2%) - Separate enable bits for Transmitter and Receiver - Three error detection flags: - Overrun error - Noise error - Frame error - Five interrupt sources with flags: - Transmit data register empty - Transmission complete - Receive data register full - Idle line received - Overrun error detected ### 14.5.3 General Description The interface is externally connected to another device by two pins (see Figure 2.): - TDO: Transmit Data Output. When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and nothing is to be transmitted, the TDO pin is at high level. - RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Through this pins, serial data is transmitted and received as frames comprising: - An Idle Line prior to transmission or reception - A start bit - A data word (8 or 9 bits) least significant bit first - A Stop bit indicating that the frame is complete. This interface uses two types of baud rate generator: - A conventional type for commonly-used baud rates, - An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies. ### 14.5.4 LIN Protocol support For LIN applications where resynchronization is not required (application clock tolerance less than or equal to 2%) the LIN protocol can be efficiently implemented with this standard SCI. Figure 48. SCI Block Diagram ### 14.5.5 Functional Description The block diagram of the Serial Control Interface, is shown in Figure 1.. It contains 6 dedicated registers: - Two control registers (CR1 & CR2) - A status register (SR) - A baud rate register (BRR) - An extended prescaler receiver register (ERPR) - -An extended prescaler transmitter register (ETPR) Refer to the register descriptions in Section 0.1.8 for the definitions of each bit. ### 14.5.5.1 Serial Data Format Word length may be selected as being either 8 or 9 bits by programming the M bit in the CR1 register (see Figure 1.). The TDO pin is in low state during the start bit. The TDO pin is in high state during the stop bit. An Idle character is interpreted as an entire frame of "1"s followed by the start bit of the next frame which contains data. A Break character is interpreted on receiving "0"s for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra "1" bit to acknowledge the start bit. Transmission and reception are driven by their own baud rate generator. Figure 49. Word length programming ### 14.5.5.2 Transmitter The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the M bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the CR1 register. ### **Character Transmission** During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the DR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 1.). ### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the BRR and the ETPR registers. - Set the TE bit to assign the TDO pin to the alternate function and to send a idle frame as first transmission. - Access the SR register and write the data to send in the DR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted. Clearing the TDRE bit is always performed by the following software sequence: - 1. An access to the SR register - A write to the DR register The TDRE bit is set by hardware and it indicates: - The TDR register is empty. - The data transfer is beginning. - The next data can be written in the DR register without overwriting the previous data. This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register. When a transmission is taking place, a write instruction to the DR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission. When no transmission is taking place, a write instruction to the DR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set. When a frame transmission is complete (after the stop bit or after the break frame) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CCR register. Clearing the TC bit is performed by the following software sequence: - 1. An access to the SR register - A write to the DR register **Note:** The TDRE and TC bits are cleared by the same software sequence. ### **Break Characters** Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see Figure 2.). As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame. ### **Idle Characters** Setting the TE bit drives the SCI to send an idle frame before the first data frame. Clearing and then setting the TE bit during a transmission sends an idle frame after the current word. **Note:** Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set i.e. before writing the next byte in the DR. ### 14.5.5.3 Receiver The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the CR1 register. ### **Character reception** During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, DR register consists in a buffer (RDR) between the internal bus and the received shift register (see Figure 1.). ### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the BRR and the ERPR registers. - Set the RE bit, this enables the receiver which begins searching for a start bit. When a character is received: - The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR. - An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register. - The error flags can be set if a frame error, noise or an overrun error has been detected during reception. Clearing the RDRF bit is performed by the following software sequence done by: - 1. An access to the SR register - A read to the DR register. The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error. ### **Break Character** When a break character is received, the SCI handles it as a framing error. ### **Idle Character** When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register. ### **Overrun Error** An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the TDR register as long as the RDRF bit is not cleared. When a overrun error occurs: - The OR bit is set. - The RDR content will not be lost. - The shift register will be overwritten. - An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register. The OR bit is reset by an access to the SR register followed by a DR register read operation. ### **Noise Error** Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. When noise is detected in a frame: - The NF is set at the rising edge of the RDRF bit. - Data is transferred from the Shift register to the DR register. - No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The NF bit is reset by a SR register read operation followed by a DR register read operation. ### Framing Error A framing error is detected when: - The stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise. - A break is received. When the framing error is detected: - the FE bit is set by hardware - Data is transferred from the Shift register to the DR register. - No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The FE bit is reset by a SR register read operation followed by a DR register read operation. Figure 50. SCI Baud Rate and Extended Prescaler Block Diagram ### 14.5.5.4 Conventional Baud Rate Generation The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as follows: $$Tx = \frac{f_{CPU}}{(32 \cdot PR) \cdot TR} \qquad Rx = \frac{f_{CPU}}{(32 \cdot PR) \cdot RR}$$ with: PR = 1, 3, 4 or 13 (see SCP0 & SCP1 bits) TR = 1, 2, 4, 8, 16, 32, 64, 128 (see SCT0, SCT1 & SCT2 bits) RR = 1, 2, 4, 8, 16, 32, 64, 128 (see SCR0,SCR1 & SCR2 bits) All this bits are in the BRR register. **Example:** If $f_{CPU}$ is 8 MHz (normal mode) and if PR=13 and TR=RR=1, the transmit and receive baud rates are 19200 baud. **Caution:** The baud rate register (SCIBRR) MUST NOT be written to (changed or refreshed) while the transmitter or the receiver is enabled. ### 14.5.5.5 Extended Baud Rate Generation The extended prescaler option gives a very fine tuning on the baud rate, using a 255 value prescaler, whereas the conventional Baud Rate Generator retains industry standard software compatibility. The extended baud rate generator block diagram is described in the Figure 3.. The output clock rate sent to the transmitter or to the receiver will be the output from the 16 divider divided by a factor ranging from 1 to 255 set in the ERPR or the ETPR register. **Note:** the extended prescaler is activated by setting the ETPR or ERPR register to a value other than zero. The baud rates are calculated as follows: $$Tx = \frac{f_{CPU}}{16 \cdot ETPR} \qquad Rx = \frac{f_{CPU}}{16 \cdot ERPR}$$ with: ETPR = 1,..,255 (see ETPR register) ERPR = 1,.. 255 (see ERPR register) ### 14.5.5.6 Receiver Muting and Wake-up Feature In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non addressed receivers. The non addressed devices may be placed in sleep mode by means of the muting function. Setting the RWU bit by software puts the SCI in sleep mode: All the reception status bits can not be set. All the receive interrupt are inhibited. A muted receiver may be awakened by one of the following two ways: - by Idle Line detection if the WAKE bit is reset, - by Address Mark detection if the WAKE bit is set. Receiver wakes-up by Idle Line detection when the Receive line has recognised an Idle Frame. Then the RWU bit is reset by hardware but the IDLE bit is not set. Receiver wakes-up by Address Mark detection when it received a "1" as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, resets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word. ### 14.5.6 Low Power Modes | Mode | Description | | | | | | | |---------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|--|--|--| | WAIT | No effect on SCI. | | | | | | | | SCI interrupts cause the device to exit from Wait mode. | | | | | | | | | HALT | SCI registers are frozen. | | | | | | | | HALI | In Halt mode, the SCI stops transmitting/receiving until Halt mode is exited. | | | | | | | ### 14.5.7 Interrupts | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |--------------------------------|---------------|--------------------------|----------------------|----------------------| | Transmit Data Register Empty | TDRE | TIE | Yes | No | | Transmission Complete | TC | TCIE | Yes | No | | Received Data Ready to be Read | RDRF | RIE | Yes | No | | Overrrun Error Detected | OR | INE | Yes | No | | Idle Line Detected | IDLE | ILIE | Yes | No | The SCI interrupt events are connected to the same interrupt vector (see Interrupts chapter). These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction). # SERIAL COMMUNICATIONS INTERFACE (Cont'd) 14.5.8 Register Description STATUS REGISTER (SR) Read Only Reset Value: 1100 0000 (C0h) | ' | | | | | | | U | |------|----|------|------|----|----|----|---| | TDRE | TC | RDRF | IDLE | OR | NF | FE | ı | ### Bit 7 = **TDRE** Transmit data register empty. This bit is set by hardware when the content of the TDR register has been transferred into the shift register. An interrupt is generated if the TIE =1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a write to the DR register). 0: Data is not transferred to the shift register 1: Data is transferred to the shift register **Note**: data will not be transferred to the shift register as long as the TDRE bit is not reset. ### Bit 6 = **TC** Transmission complete. This bit is set by hardware when transmission of a frame containing Data, a Preamble or a Break is complete. An interrupt is generated if TCIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a write to the DR register). 0: Transmission is not complete 1: Transmission is complete ### Bit 5 = RDRF Received data ready flag. This bit is set by hardware when the content of the RDR register has been transferred into the DR register. An interrupt is generated if RIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: Data is not received 1: Received data is ready to be read ### Bit 4 = **IDLE** *Idle line detect*. This bit is set by hardware when a Idle Line is detected. An interrupt is generated if the ILIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Idle Line is detected 1: Idle Line is detected **Note:** The IDLE bit will not be set again until the RDRF bit has been set itself (i.e. a new idle line occurs). This bit is not set by an idle line when the receiver wakes up from wake-up mode. ### Bit $3 = \mathbf{OR}$ Overrun error. This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF=1. An interrupt is generated if RIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Överrun error 1: Overrun error is detected **Note:** When this bit is set RDR register content will not be lost but the shift register will be overwritten. ### Bit 2 = NF Noise flag. This bit is set by hardware when noise is detected on a received frame. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: No noise is detected 1: Noise is detected **Note:** This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. ### Bit 1 = FE Framing error. This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Framing error is detected 1: Framing error or break character is detected **Note:** This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both frame error and overrun error, it will be transferred and only the OR bit will be set. Bit 0 = Unused. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) CONTROL REGISTER 1 (CR1) Read/Write Reset Value: Undefined Bit 7 = R8 Receive data bit 8. This bit is used to store the 9th bit of the received word when M=1. Bit 6 = **T8** Transmit data bit 8. This bit is used to store the 9th bit of the transmitted word when M=1. Bit 4 = M Word length. This bit determines the word length. It is set or cleared by software. 0: 1 Start bit, 8 Data bits, 1 Stop bit 1: 1 Start bit, 9 Data bits, 1 Stop bit ### Bit 3 = **WAKE** Wake-Up method. This bit determines the SCI Wake-Up method, it is set or cleared by software. 0: Idle Line 1: Address Mark ### **CONTROL REGISTER 2 (CR2)** Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | Ü | |-----|------|-----|------|----|----|-----|-----| | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | Bit 7 = **TIE** *Transmitter interrupt enable*. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever TDRE=1 in the SR register. Bit 6 = **TCIE** Transmission complete interrupt enable This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever TC=1 in the SR register Bit 5 = **RIE** Receiver interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever OR=1 or RDRF=1 in the SR register Bit 4 = **ILIE** Idle line interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever IDLE=1 in the SR register. Bit 3 = **TE** Transmitter enable. This bit enables the transmitter and assigns the TDO pin to the alternate function. It is set and cleared by software. - 0: Transmitter is disabled, the TDO pin is back to the I/O port configuration. - 1: Transmitter is enabled **Note:** during transmission, a "0" pulse on the TE bit ("0" followed by "1") sends a preamble after the current word. Bit 2 = **RE** Receiver enable. This bit enables the receiver. It is set and cleared by software. - 0: Receiver is disabled. - Receiver is enabled and begins searching for a start bit. Bit 1 = **RWU** Receiver wake-up. This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized. - 0: Receiver in active mode - 1: Receiver in mute mode ### Bit 0 = **SBK** Send break. This bit set is used to send break characters. It is set and cleared by software. - 0: No break character is transmitted - 1: Break characters are transmitted **Note:** If the SBK bit is set to "1" and then to "0", the transmitter will send a BREAK word at the end of the current word. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) DATA REGISTER (DR) Read/Write Reset Value: Undefined Contains the Received or Transmitted data character, depending on whether it is read from or written to. | 7 | | | | | | | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR). The TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 1.). The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 1.). ### **BAUD RATE REGISTER (BRR)** Read/Write Reset Value: 00xx xxxx (XXh) | / | | | | | | | Ü | | |------|------|------|------|------|------|------|------|--| | SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 | | Bit 7:6= **SCP[1:0]** First SCI Prescaler These 2 prescaling bits allow several standard clock division ranges: | PR Prescaling factor | SCP1 | SCP0 | |----------------------|------|------| | 1 | 0 | 0 | | 3 | 0 | 1 | | 4 | 1 | 0 | | 13 | 1 | 1 | ### Bit 5:3 = SCT[2:0] SCI Transmitter rate divisor These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the transmit rate clock in conventional Baud Rate Generator mode. | TR dividing factor | SCT2 | SCT1 | SCT0 | |--------------------|------|------|------| | 1 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | | 4 | 0 | 1 | 0 | | 8 | 0 | 1 | 1 | | 16 | 1 | 0 | 0 | | 32 | 1 | 0 | 1 | | 64 | 1 | 1 | 0 | | 128 | 1 | 1 | 1 | **Note:** this TR factor is used only when the ETPR fine tuning factor is equal to 00h; otherwise, TR is replaced by the ETPR dividing factor. Bit 2:0 = SCR[2:0] SCI Receiver rate divisor. These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the receive rate clock in conventional Baud Rate Generator mode. | RR dividing factor | SCR2 | SCR1 | SCR0 | |--------------------|------|------|------| | 1 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | | 4 | 0 | 1 | 0 | | 8 | 0 | 1 | 1 | | 16 | 1 | 0 | 0 | | 32 | 1 | 0 | 1 | | 64 | 1 | 1 | 0 | | 128 | 1 | 1 | 1 | **Note:** this RR factor is used only when the ERPR fine tuning factor is equal to 00h; otherwise, RR is replaced by the ERPR dividing factor. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) EXTENDED RECEIVE PRESCALER DIVISION REGISTER (ERPR) Read/Write Reset Value: 0000 0000 (00h) Allows setting of the Extended Prescaler rate division factor for the receive circuit. | 7 | | | | | | | 0 | |------|------|------|------|------|------|------|------| | ERPR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### Bit 7:1 = **ERPR[7:0]** 8-bit Extended Receive Prescaler Register. The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the ERPR register (in the range 1 to 255). The extended baud rate generator is not used after a reset. ### EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (ETPR) Read/Write Reset Value:0000 0000 (00h) Allows setting of the External Prescaler rate division factor for the transmit circuit. | 7 | | | | | | | 0 | | |-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--| | ETPR<br>7 | ETPR<br>6 | ETPR<br>5 | ETPR<br>4 | ETPR<br>3 | ETPR<br>2 | ETPR<br>1 | ETPR<br>0 | | ### Bit 7:1 = ETPR[7:0] 8-bit Extended Transmit Prescaler Register. The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the ETPR register (in the range 1 to 255). The extended baud rate generator is not used after a reset. Table 18. SCI Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------------|-----------|-----------|-----------|-------------|------------|--------------|-------------|-------------| | 0050h | SCISR<br>Reset Value | TDRE<br>1 | TC<br>1 | RDRF<br>0 | IDLE<br>0 | OR<br>0 | NF<br>0 | FE<br>0 | 0 | | 0051h | SCIDR<br>Reset Value | MSB<br>x | х | х | х | х | х | х | LSB<br>x | | 0052h | SCIBRR<br>Reset Value | SOG<br>0 | 0 | VPOL<br>x | 2FHDET<br>x | HVSEL<br>x | VCORDIS<br>x | CLPINV<br>x | BLKINV<br>x | | 0053h | SCICR1<br>Reset Value | R8<br>x | T8<br>x | 0 | M<br>x | WAKE<br>x | 0 | 0 | 0 | | 0054h | SCICR2<br>Reset Value | TIE<br>0 | TCIE<br>0 | RIE<br>0 | ILIE<br>0 | TE<br>0 | RE<br>0 | RWU<br>0 | SBK<br>0 | | 0055h | SCIPBRR<br>Reset Value | MSB<br>0 | 0 | 0 | 0 | 0 | 0 | 0 | LSB<br>0 | | 0057h | SCIPBRT<br>Reset Value | MSB<br>0 | 0 | 0 | 0 | 0 | 0 | 0 | LSB<br>0 | ### 14.6 8-BIT A/D CONVERTER (ADC) ### 14.6.1 Introduction The on-chip Analog to Digital Converter (ADC) peripheral is a 8-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 16 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 16 different sources. The result of the conversion is stored in a 8-bit Data Register. The A/D converter is controlled through a Control/Status Register. ### 14.6.2 Main Features - 8-bit conversion - Up to 16 channels with multiplexed input - Linear successive approximation - Data register (DR) which contains the results - Conversion complete status flag - On/off bit (to reduce consumption) The block diagram is shown in Figure 51. ### 14.6.3 Functional Description ### 14.6.3.1 Analog Power Supply $V_{\rm DDA}$ and $V_{\rm SSA}$ are the high and low level reference voltage pins. In some devices (refer to device pin out description) they are internally connected to the $V_{\rm DD}$ and $V_{\rm SS}$ pins. Conversion accuracy may therefore be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines. See electrical characteristics section for more details. ### 8-BIT A/D CONVERTER (ADC) (Cont'd) ### 14.6.3.2 Digital A/D Conversion Result The conversion is monotonic, meaning that the result never decreases if the analog input does not and never increases if the analog input does not. If the input voltage ( $V_{AIN}$ ) is greater than or equal to $V_{DDA}$ (high-level voltage reference) then the conversion result in the DR register is FFh (full scale) without overflow indication. If input voltage ( $V_{AIN}$ ) is lower than or equal to $V_{SSA}$ (low-level voltage reference) then the conversion result in the DR register is 00h. The A/D converter is linear and the digital result of the conversion is stored in the ADCDR register. The accuracy of the conversion is described in the parametric section. R<sub>AIN</sub> is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the alloted time. ### 14.6.3.3 A/D Conversion Phases The A/D conversion is based on two conversion phases as shown in Figure 52: - Sample capacitor loading [duration: t<sub>LOAD</sub>] During this phase, the V<sub>AIN</sub> input voltage to be measured is loaded into the C<sub>ADC</sub> sample capacitor. - A/D conversion [duration: t<sub>CONV</sub>] During this phase, the A/D conversion is computed (8 successive approximations cycles) and the C<sub>ADC</sub> sample capacitor is disconnected from the analog input pin to get the optimum analog to digital conversion accuracy. While the ADC is on, these two phases are continuously repeated. At the end of each conversion, the sample capacitor is kept loaded with the previous measurement load. The advantage of this behaviour is that it minimizes the current consumption on the analog pin in case of single input channel measurement. ### 14.6.3.4 Software Procedure Refer to the control/status register (CSR) and data register (DR) in Section 14.6.6 for the bit definitions and to Figure 52 for the timings. ### **ADC Configuration** The total duration of the A/D conversion is 12 ADC clock periods $(1/f_{ADC}=2/f_{CPU})$ . The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the «I/O ports» chapter. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input. In the CSR register: Select the CH[3:0] bits to assign the analog channel to be converted. ### **ADC Conversion** In the CSR register: Set the ADON bit to enable the A/D converter and to start the first conversion. From this time on, the ADC performs a continuous conversion of the selected channel. When a conversion is complete - The COCO bit is set by hardware. - No interrupt is generated. - The result is in the DR register and remains valid until the next conversion has ended. A write to the CSR register (with ADON set) aborts the current conversion, resets the COCO bit and starts a new conversion. Figure 52. ADC Conversion Timings ### 14.6.4 Low Power Modes | Mode | Description | |------|----------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on A/D Converter | | HALT | A/D Converter disabled. After wakeup from Halt mode, the A/D Converter requires a stabilisation time before accurate conversions can be performed. | **Note**: The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed and between single shot conversions. ### 14.6.5 Interrupts None 47/ ### 8-BIT A/D CONVERTER (ADC) (Cont'd) ### 14.6.6 Register Description ### **CONTROL/STATUS REGISTER (CSR)** Read/Write Reset Value: 0000 0000 (00h) 7 0 COCO 0 ADON 0 CH3 CH2 CH1 CH0 ### Bit 7 = COCO Conversion Complete This bit is set by hardware. It is cleared by software reading the result in the DR register or writing to the CSR register. 0: Conversion is not complete 1: Conversion can be read from the DR register Bit 6 = **Reserved.** must always be cleared. Bit 5 = **ADON** *A/D Converter On* This bit is set and cleared by software. 0: A/D converter is switched off1: A/D converter is switched on Bit 4 = **Reserved.** must always be cleared. ### Bits 3:0 = CH[3:0] Channel Selection These bits are set and cleared by software. They select the analog input to convert. | Channel Pin* | CH3 | CH2 | CH1 | CH0 | |--------------|-----|-----|-----|-----| | AIN0 | 0 | 0 | 0 | 0 | | AIN1 | 0 | 0 | 0 | 1 | | AIN2 | 0 | 0 | 1 | 0 | | AIN3 | 0 | 0 | 1 | 1 | | AIN4 | 0 | 1 | 0 | 0 | | AIN5 | 0 | 1 | 0 | 1 | | AIN6 | 0 | 1 | 1 | 0 | | AIN7 | 0 | 1 | 1 | 1 | | AIN8 | 1 | 0 | 0 | 0 | | AIN9 | 1 | 0 | 0 | 1 | | AIN10 | 1 | 0 | 1 | 0 | | AIN11 | 1 | 0 | 1 | 1 | | AIN12 | 1 | 1 | 0 | 0 | | AIN13 | 1 | 1 | 0 | 1 | | AIN14 | 1 | 1 | 1 | 0 | | AIN15 | 1 | 1 | 1 | 1 | \*Note: The number of pins AND the channel selection varies according to the device. Refer to the device pinout. ### **DATA REGISTER (DR)** Read Only Reset Value: 0000 0000 (00h) 7 0 D7 D6 D5 D4 D3 D2 D1 D0 Bits 7:0 = **D[7:0]** Analog Converted Value This register contains the converted analog value in the range 00h to FFh. Note: Reading this register reset the COCO flag. ### 8-BIT A/D CONVERTER (ADC) (Cont'd) ### **Table 19. ADC Register Map and Reset Values** | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-----------------------|-----------|---------|-----------|---------|----------|----------|----------|----------| | 0070h | ADCDR<br>Reset Value | D7<br>0 | D6<br>0 | D5<br>0 | D4<br>0 | D3<br>0 | D2<br>0 | D1<br>0 | D0<br>0 | | 0071h | ADCCSR<br>Reset Value | COCO<br>0 | 0 | ADON<br>0 | 0 | CH3<br>0 | CH2<br>0 | CH1<br>0 | CH0<br>0 | ### **15 INSTRUCTION SET** ### 15.1 ST7 ADDRESSING MODES The ST7 Core features 17 different addressing modes which can be classified in 7 main groups: | Addressing Mode | Example | |-----------------|-----------------| | Inherent | nop | | Immediate | ld A,#\$55 | | Direct | ld A,\$55 | | Indexed | ld A,(\$55,X) | | Indirect | ld A,([\$55],X) | | Relative | jrne loop | | Bit operation | bset byte,#5 | The ST7 Instruction set is designed to minimize the number of bytes required per instruction: To do so, most of the addressing modes may be subdivided in two sub-modes called long and short: - Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles. - Short addressing mode is less powerful because it can generally only access page zero (0000h -00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP) The ST7 Assembler optimizes the use of long and short addressing modes. **Table 20. ST7 Addressing Mode Overview** | | Mode | | Syntax | Destination/<br>Source | Pointer<br>Address<br>(Hex.) | Pointer<br>Size<br>(Hex.) | Length<br>(Bytes) | |-----------|----------|----------|---------------------|-----------------------------|------------------------------|---------------------------|------------------------------------------------| | Inherent | | | nop | | | | + 0 | | Immediate | | | ld A,#\$55 | | | | + 1 | | Short | Direct | | ld A,\$10 | 00FF | | | + 1 | | Long | Direct | | ld A,\$1000 | 0000FFFF | | | + 2 | | No Offset | Direct | Indexed | ld A,(X) | 00FF | | | + 0 (with X register)<br>+ 1 (with Y register) | | Short | Direct | Indexed | ld A,(\$10,X) | 001FE | | | + 1 | | Long | Direct | Indexed | ld A,(\$1000,X) | 0000FFFF | | | + 2 | | Short | Indirect | | ld A,[\$10] | 00FF | 00FF | byte | + 2 | | Long | Indirect | | ld A,[\$10.w] | 0000FFFF | 00FF | word | + 2 | | Short | Indirect | Indexed | ld A,([\$10],X) | 001FE | 00FF | byte | + 2 | | Long | Indirect | Indexed | ld A,([\$10.w],X) | 0000FFFF | 00FF | word | + 2 | | Relative | Direct | | jrne loop | PC-128/PC+127 <sup>1)</sup> | | | + 1 | | Relative | Indirect | | jrne [\$10] | PC-128/PC+127 <sup>1)</sup> | 00FF | byte | + 2 | | Bit | Direct | | bset \$10,#7 | 00FF | | | + 1 | | Bit | Indirect | | bset [\$10],#7 | 00FF | 00FF | byte | + 2 | | Bit | Direct | Relative | btjt \$10,#7,skip | 00FF | | | + 2 | | Bit | Indirect | Relative | btjt [\$10],#7,skip | 00FF | 00FF | byte | + 3 | **Note** 1. At the time the instruction is executed, the Program Counter (PC) points to the instruction following JRxx. ### ST7 ADDRESSING MODES (Cont'd) ### 15.1.1 Inherent All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation. | Inherent Instruction | Function | |----------------------------|-------------------------------------| | NOP | No operation | | TRAP | S/W Interrupt | | WFI | Wait For Interrupt (Low Power Mode) | | HALT | Halt Oscillator (Lowest Power Mode) | | RET | Sub-routine Return | | IRET | Interrupt Sub-routine Return | | SIM | Set Interrupt Mask | | RIM | Reset Interrupt Mask | | SCF | Set Carry Flag | | RCF | Reset Carry Flag | | RSP | Reset Stack Pointer | | LD | Load | | CLR | Clear | | PUSH/POP | Push/Pop to/from the stack | | INC/DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | MUL | Byte Multiplication | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | ### 15.1.2 Immediate Immediate instructions have two bytes, the first byte contains the opcode, the second byte contains the operand value. | Immediate Instruction | Function | |-----------------------|-----------------------| | LD | Load | | СР | Compare | | ВСР | Bit Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Operations | ### 15.1.3 Direct In Direct instructions, the operands are referenced by their memory address. The direct addressing mode consists of two submodes: ### Direct (short) The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space. ### Direct (long) The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode. ### 15.1.4 Indexed (No Offset, Short, Long) In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset. The indirect addressing mode consists of three sub-modes: ### Indexed (No Offset) There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space. ### Indexed (Short) The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space. ### Indexed (long) The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode. ### 15.1.5 Indirect (Short, Long) The required data byte to do the operation is found by its memory address, located in memory (pointer). The pointer address follows the opcode. The indirect addressing mode consists of two sub-modes: ### Indirect (short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode. ### Indirect (long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. ### ST7 ADDRESSING MODES (Cont'd) ### 15.1.6 Indirect Indexed (Short, Long) This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode. The indirect indexed addressing mode consists of two sub-modes: ### Indirect Indexed (Short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode. ### Indirect Indexed (Long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. Table 21. Instructions Supporting Direct, Indexed, Indirect and Indirect Indexed Addressing Modes | Long and Short<br>Instructions | Function | |--------------------------------|--------------------------------------------| | LD | Load | | СР | Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Addition/subtraction operations | | ВСР | Bit Compare | | Short Instructions Only | Function | |----------------------------|------------------------------| | CLR | Clear | | INC, DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | BSET, BRES | Bit Operations | | BTJT, BTJF | Bit Test and Jump Operations | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | |----------|-------------------------| | CALL, JP | Call or Jump subroutine | ### 15.1.7 Relative Mode (Direct, Indirect) This addressing mode is used to modify the PC register value by adding an 8-bit signed offset to it. | Available Relative Direct/<br>Indirect Instructions | Function | | |-----------------------------------------------------|------------------|--| | JRxx | Conditional Jump | | | CALLR | Call Relative | | The relative addressing mode consists of two submodes: ### Relative (Direct) The offset follows the opcode. ### Relative (Indirect) The offset is defined in memory, of which the address follows the opcode. ### 15.2 INSTRUCTION GROUPS The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following table: | Load and Transfer | LD | CLR | | | | | | | |----------------------------------|------|------|------|------|------|-------|-----|-----| | Stack operation | PUSH | POP | RSP | | | | | | | Increment/Decrement | INC | DEC | | | | | | | | Compare and Tests | CP | TNZ | BCP | | | | | | | Logical operations | AND | OR | XOR | CPL | NEG | | | | | Bit Operation | BSET | BRES | | | | | | | | Conditional Bit Test and Branch | BTJT | BTJF | | | | | | | | Arithmetic operations | ADC | ADD | SUB | SBC | MUL | | | | | Shift and Rotates | SLL | SRL | SRA | RLC | RRC | SWAP | SLA | | | Unconditional Jump or Call | JRA | JRT | JRF | JP | CALL | CALLR | NOP | RET | | Conditional Branch | JRxx | | | | | | | | | Interruption management | TRAP | WFI | HALT | IRET | | | | | | Condition Code Flag modification | SIM | RIM | SCF | RCF | | | | | ### Using a pre-byte The instructions are described with one to four bytes. In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede. The whole instruction becomes: PC-2 End of previous instruction PC-1 Prebyte PC Opcode PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are: PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one. PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode. PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one. ### **INSTRUCTION GROUPS** (Cont'd) | Mnemo | Description | Function/Example | Dst | Src | |-------|----------------------------|---------------------|--------|-----| | ADC | Add with Carry | A = A + M + C | Α | M | | ADD | Addition | A = A + M | Α | М | | AND | Logical And | A = A . M | Α | М | | ВСР | Bit compare A, Memory | tst (A . M) | Α | М | | BRES | Bit Reset | bres Byte, #3 | М | | | BSET | Bit Set | bset Byte, #3 | М | | | BTJF | Jump if bit is false (0) | btjf Byte, #3, Jmp1 | М | | | BTJT | Jump if bit is true (1) | btjt Byte, #3, Jmp1 | М | | | CALL | Call subroutine | | | | | CALLR | Call subroutine relative | | | | | CLR | Clear | | reg, M | | | СР | Arithmetic Compare | tst(Reg - M) | reg | М | | CPL | One Complement | A = FFH-A | reg, M | | | DEC | Decrement | dec Y | reg, M | | | HALT | Halt | | | | | IRET | Interrupt routine return | Pop CC, A, X, PC | | | | INC | Increment | inc X | reg, M | | | JP | Absolute Jump | jp [TBL.w] | | | | JRA | Jump relative always | | | | | JRT | Jump relative | | | | | JRF | Never jump | jrf * | | | | JRIH | Jump if ext. interrupt = 1 | | | | | JRIL | Jump if ext. interrupt = 0 | | | | | JRH | Jump if H = 1 | H = 1 ? | | | | JRNH | Jump if H = 0 | H = 0 ? | | | | JRM | Jump if I = 1 | I = 1 ? | | | | JRNM | Jump if I = 0 | I = 0 ? | | | | JRMI | Jump if N = 1 (minus) | N = 1 ? | | | | JRPL | Jump if N = 0 (plus) | N = 0 ? | | | | JREQ | Jump if Z = 1 (equal) | Z = 1 ? | | | | JRNE | Jump if Z = 0 (not equal) | Z = 0 ? | | | | JRC | Jump if C = 1 | C = 1 ? | | | | JRNC | Jump if C = 0 | C = 0 ? | | | | JRULT | Jump if C = 1 | Unsigned < | | | | JRUGE | Jump if C = 0 | Jmp if unsigned >= | | | | JRUGT | Jump if $(C + Z = 0)$ | Unsigned > | | | | Н | I | N | Z | С | |---|---|---|-------------|---| | Н | | N | | С | | Н | | N | Z<br>Z<br>Z | С | | | | N | Z | | | | | Ν | Z | | | | | | | | | | | | | | | | | | | С | | | | | | С | | | | | | | | | | | | | | | | 0 | 1 | | | | | N | 1<br>Z<br>Z | С | | | | Ν | Z | 1 | | | | N | Z | | | | 0 | | | | | Н | - | Ν | Z<br>Z | С | | | | Ν | Z | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### **INSTRUCTION GROUPS** (Cont'd) | Mnemo | Description | Function/Example | Dst | Src | | Н | I | N | Z | С | |-------|------------------------|---------------------|---------|---------|---|---|-----|---|---|---| | JRULE | Jump if $(C + Z = 1)$ | Unsigned <= | | | | | | | | | | LD | Load | dst <= src | reg, M | M, reg | | | | N | Z | | | MUL | Multiply | X,A = X * A | A, X, Y | X, Y, A | | 0 | | | | 0 | | NEG | Negate (2's compl) | neg \$10 | reg, M | | | | | N | Z | С | | NOP | No Operation | | | | | | | | | | | OR | OR operation | A = A + M | Α | М | | | | N | Z | | | POP | Pop from the Stack | pop reg | reg | М | | | | | | | | | | pop CC | СС | М | | Н | - 1 | N | Z | С | | PUSH | Push onto the Stack | push Y | М | reg, CC | | | | | | | | RCF | Reset carry flag | C = 0 | | | | | | | | 0 | | RET | Subroutine Return | | | | | | | | | | | RIM | Enable Interrupts | I = 0 | | | | | 0 | | | | | RLC | Rotate left true C | C <= Dst <= C | reg, M | | | | | N | Z | С | | RRC | Rotate right true C | C => Dst => C | reg, M | | | | | N | Z | С | | RSP | Reset Stack Pointer | S = Max allowed | | | | | | | | | | SBC | Subtract with Carry | A = A - M - C | Α | М | | | | N | Z | С | | SCF | Set carry flag | C = 1 | | | | | | | | 1 | | SIM | Disable Interrupts | I = 1 | | | | | 1 | | | | | SLA | Shift left Arithmetic | C <= Dst <= 0 | reg, M | | | | | N | Z | С | | SLL | Shift left Logic | C <= Dst <= 0 | reg, M | | | | | N | Z | С | | SRL | Shift right Logic | 0 => Dst => C | reg, M | | | | | 0 | Z | С | | SRA | Shift right Arithmetic | Dst7 => Dst => C | reg, M | | | | | N | Z | С | | SUB | Subtraction | A = A - M | Α | М | | | | N | Z | С | | SWAP | SWAP nibbles | Dst[74] <=> Dst[30] | reg, M | | | | | N | Z | | | TNZ | Test for Neg & Zero | tnz lbl1 | | | | | | N | Z | | | TRAP | S/W trap | S/W interrupt | | | | | 1 | | | | | WFI | Wait for Interrupt | | | | | | 0 | | | | | XOR | Exclusive OR | A = A XOR M | Α | М | T | | | N | Z | | | | | • | | | | | | | | | ### 16 ELECTRICAL CHARACTERISTICS ### **16.1 PARAMETER CONDITIONS** Unless otherwise specified, all voltages are referred to $V_{SS}$ . ### 16.1.1 Minimum and Maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A$ =25°C and $T_A$ = $T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). ### 16.1.2 Typical values Unless otherwise specified, typical data are based on $T_A=25$ °C, $V_{DD}=5V$ (for the $4.5V \le V_{DD} \le 5.5V$ voltage range) and $V_{DD}=3.3V$ (for the $3V \le V_{DD} \le 4V$ voltage range). They are given only as design guidelines and are not tested. ### 16.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 16.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 53. Figure 53. Pin loading conditions ### 16.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 54. Figure 54. Pin input voltage ### 16.2 ABSOLUTE MAXIMUM RATINGS Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these condi- tions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ### 16.2.1 Voltage Characteristics | Symbol | Ratings | Maximum value | Unit | |-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------|------| | V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage | 6.5 | | | V <sub>DDA</sub> - V <sub>SSA</sub> | Analog Reference Voltage | 6.5 | V | | v 1) & 2) | V <sub>IN</sub> <sup>1) &amp; 2)</sup> Input voltage on true open drain pin | | V | | VIN ' | Input voltage on any other pin | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | | | $ \Delta V_{DDx} $ and $ \Delta V_{SSx} $ | Variations between different digital power pins | 50 | | | V <sub>DDX</sub> - V <sub>DDA</sub><br> V <sub>SSA</sub> - V <sub>SSx</sub> | Variations between digital and analog power pins | ariations between digital and analog power pins 50 | | | V <sub>ESD(HBM)</sub> Electro-static discharge voltage (Human Body Model) | | see Section 16.7.2 "Abs | | | V <sub>ESD(MM)</sub> | Electro-static discharge voltage (Machine Model) | cal Sensitivity" on page | 124 | ### 16.2.2 Current Characteristics | Symbol | Ratings | Maximum value | Unit | |--------------------------------------|-------------------------------------------------------------|---------------|-------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> power lines (source) 3) | 150 | | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground lines (sink) 3) | 150 | | | | Output current sunk by any standard I/O and control pin | | | | I <sub>IO</sub> | Output current sunk by any high sink I/O pin | 50 | | | | Output current source by any I/Os and control pin | - 25 | ^ | | | Injected current on ISPSEL pin | | mA mA | | 2) & 4) | Injected current on RESET pin | ± 5 | | | I <sub>INJ(PIN)</sub> 2) & 4) | Injected current on OSC1 and OSC2 pins | ± 5 | | | | Injected current on any other pin 5) & 6) | | 1 | | Σl <sub>INJ(PIN)</sub> <sup>2)</sup> | Total injected current (sum of all I/O and control pins) 5) | ± 20 | | - 1. Directly connecting the RESET and I/O pins to V<sub>DD</sub> or V<sub>SS</sub> could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: $4.7k\Omega$ for RESET, $10k\Omega$ for I/Os). Unused I/O pins must be tied in the same way to $V_{DD}$ or $V_{SS}$ according to their reset configuration. - 2. When the current limitation is not possible, the $V_{IN}$ absolute maximum rating must be respected, otherwise refer to $I_{INJ(PIN)}$ specification. A positive injection is induced by $V_{IN} > V_{DD}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . 3. All power ( $V_{DD}$ ) and ground ( $V_{SS}$ ) lines must always be connected to the external supply. - 4. Negative injection disturbs the analog performance of the device. In particular, it induces leakage currents throughout the device including the analog inputs. To avoid undesirable effects on the analog functions, care must be taken: - Analog input pins must have a negative injection less than 0.8 mA (assuming that the impedance of the analog voltage is lower than the specified limits) - Pure digital pins must have a negative injection less than 1.6mA. In addition, it is recommended to inject the current as far as possible from the analog input pins. - 5. When several inputs are submitted to a current injection, the maximum $\Sigma I_{INJ(PIN)}$ is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterisation with $\Sigma I_{\text{INJ}(P|N)}$ maximum current injection on four I/O port pins of the device. - 6. True open drain I/O port pins do not accept positive injection. ## ABSOLUTE MAXIMUM RATINGS (Cont'd) ## **16.2.3 Thermal Characteristics** | Symbol | Ratings | Value | Unit | |------------------|----------------------------------------------------------------------------------|---------------------|----------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature (see Section 18 "DEVICING INFORMATION" on page 144) | E CONFIGURATION ANI | D ORDER- | #### **16.3 OPERATING CONDITIONS** ## 16.3.1 General Operating Conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|---------------------------|----------------------------------------------------------------------------------|-----------------|-----|------| | V <sub>DD</sub> | Supply voltage | see Figure 55 and Figure 56 | 3.2 | 5.5 | V | | fosc | External clock frequency | V <sub>DD</sub> ≥3.5V for ROM devices<br>V <sub>DD</sub> ≥4.5V for FLASH devices | 0 <sup>1)</sup> | 16 | MHz | | | | V <sub>DD</sub> ≥3.2V | | 8 | | | | | 1 Suffix Version | 0 | 70 | | | _ | Ambient temperature range | 6 Suffix Version | -40 | 85 | °C | | T <sub>A</sub> | Ambient temperature range | 7 Suffix Version | -40 | 105 | | | | | 3 Suffix Version | -40 | 125 | | Figure 55. f<sub>OSC</sub> Maximum Operating Frequency Versus V<sub>DD</sub> Supply Voltage for ROM devices <sup>2)</sup> Figure 56. f<sub>OSC</sub> Maximum Operating Frequency Versus V<sub>DD</sub> Supply Voltage for FLASH devices <sup>2)</sup> #### Notes: - 1. Guaranteed by construction. A/D operation and resonator oscillator start-up are not guaranteed below 1MHz. - 2. Operating conditions with $T_A$ =-40 to +125°C. - 3. FLASH programming tested in production at maximum $T_A$ with two different conditions: $V_{DD}$ =5.5V, $f_{CPU}$ =6MHz and $V_{DD}$ =3.2V, $f_{CPU}$ =4MHz. 477 #### **OPERATING CONDITIONS (Cont'd)** ## 16.3.2 Operating Conditions with Low Voltage Detector (LVD) Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub>. | Symbol | Parameter | Conditions | Min | Typ 1) | Max | Unit | |---------------------|--------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------|----------------------|----------------------|------| | V <sub>IT+</sub> | Reset release threshold (V <sub>DD</sub> rise) | High Threshold<br>Med. Threshold<br>Low Threshold | 4.10 <sup>2)</sup><br>3.75 <sup>2)</sup><br>3.25 <sup>2)</sup> | 4.30<br>3.90<br>3.35 | 4.50<br>4.05<br>3.55 | | | V <sub>IT-</sub> | Reset generation threshold (V <sub>DD</sub> fall) | High Threshold | 3.85 <sup>2)</sup><br>3.50 <sup>2)</sup><br>3.00 | 4.05<br>3.65<br>3.10 | 4.30<br>3.95<br>3.35 | V | | V <sub>hys</sub> | LVD voltage threshold hysteresis | $V_{IT+}-V_{IT-}$ | 200 | 250 | 300 | mV | | Vt <sub>POR</sub> | V <sub>DD</sub> rise time rate <sup>3)</sup> | | 0.2 | | 50 | V/ms | | t <sub>g(VDD)</sub> | Filtered glitch delay on V <sub>DD</sub> <sup>2)</sup> | Not detected by the LVD | | | 40 | ns | Figure 57. High LVD Threshold Versus $V_{\text{DD}}$ and $f_{\text{OSC}}$ for FLASH devices $^{3)}$ Figure 58. Medium LVD Threshold Versus $V_{DD}$ and $f_{\mbox{OSC}}$ for FLASH devices $^{3)}$ Figure 59. Low LVD Threshold Versus $V_{DD}$ and $f_{OSC}$ for FLASH devices $^{2)(4)}$ - 1. LVD typical data are based on T<sub>A</sub>=25°C. They are given only as design guidelines and are not tested. - 2. Data based on characterization results, not tested in production. - 3. The $V_{DD}$ rise time rate condition is needed to insure a correct device power-on and LVD reset. Not tested in production. 4.If the low LVD threshold is selected, when $V_{DD}$ falls below 3.2V, ( $V_{DD}$ minimum operating voltage), the device is guaranteed to continue functioning until it goes into reset state. The specified $V_{DD}$ min. value is necessary in the device power on phase, but during a power down phase or voltage drop the device will function below this min. level. #### FUNCTIONAL OPERATING CONDITIONS (Cont'd) Figure 60. High LVD Threshold Versus V<sub>DD</sub> and f<sub>OSC</sub> for ROM devices <sup>2)</sup> Figure 61. Medium LVD Threshold Versus $V_{DD}$ and $f_{\mbox{OSC}}$ for ROM devices $^{2)}$ Figure 62. Low LVD Threshold Versus V<sub>DD</sub> and f<sub>OSC</sub> for ROM devices <sup>2)3)</sup> #### Notes: - 1. LVD typical data are based on T<sub>A</sub>=25°C. They are given only as design guidelines and are not tested. - 2. The minimum $V_{DD}$ rise time rate is needed to insure a correct device power-on and LVD reset. Not tested in production. - 3. If the low LVD threshold is selected, when $V_{DD}$ falls below 3.2V, $(V_{DD}$ minimum operating voltage), the device is guaranteed to continue functioning until it goes into reset state. The specified $V_{DD}$ min. value is necessary in the device power on phase, but during a power down phase or voltage drop the device will function below this min. level. 4 #### 16.4 SUPPLY CURRENT CHARACTERISTICS The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode for which the clock is stopped). | Symbol | Parameter | Conditions | Max | Unit | |-----------------------------------|------------------------------------------|-----------------------------------------------|-----|------| | $\Delta I_{\text{DD}(\Delta Ta)}$ | Supply current variation vs. temperature | Constant V <sub>DD</sub> and f <sub>CPU</sub> | 10 | % | 16.4.1 RUN and SLOW Modes | Symbol | Parameter | | Conditions | Typ 1) | Max <sup>2)</sup> | Unit | |-----------------|-----------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|------| | | Supply current in RUN mode <sup>3)</sup> (see Figure 63) | 4.5V≤V <sub>DD</sub> ≤5.5V | f <sub>OSC</sub> =2MHz, f <sub>CPU</sub> =1MHz<br>f <sub>OSC</sub> =4MHz, f <sub>CPU</sub> =2MHz<br>f <sub>OSC</sub> =8MHz, f <sub>CPU</sub> =4MHz<br>f <sub>OSC</sub> =16MHz, f <sub>CPU</sub> =8MHz | 1.2<br>2.1<br>3.9<br>7.4 | 1.8<br>3.5<br>7.0<br>14.0 | | | 1 | Supply current in SLOW mode <sup>4)</sup> (see Figure 64) | 4.5V≤V <sub>[</sub> | $\begin{array}{l} f_{\rm OSC} {=} 2 \text{MHz}, f_{\rm CPU} {=} 62.5 \text{kHz} \\ f_{\rm OSC} {=} 4 \text{MHz}, f_{\rm CPU} {=} 125 \text{kHz} \\ f_{\rm OSC} {=} 8 \text{MHz}, f_{\rm CPU} {=} 250 \text{kHz} \\ f_{\rm OSC} {=} 16 \text{MHz}, f_{\rm CPU} {=} 500 \text{kHz} \end{array}$ | 0.4<br>0.5<br>0.7<br>1.0 | 0.9<br>1.1<br>1.4<br>2.0 | mA | | I <sub>DD</sub> | Supply current in RUN mode <sup>3)</sup> (see Figure 63) | 3.2V≤V <sub>DD</sub> ≤3.6V | f <sub>OSC</sub> =2MHz, f <sub>CPU</sub> =1MHz<br>f <sub>OSC</sub> =4MHz, f <sub>CPU</sub> =2MHz<br>f <sub>OSC</sub> =8MHz, f <sub>CPU</sub> =4MHz<br>f <sub>OSC</sub> =16MHz, f <sub>CPU</sub> =8MHz | 0.3<br>0.8<br>1.6<br>3.5 | 1<br>1.5<br>3<br>7 | ША | | | Supply current in SLOW mode <sup>4)</sup> (see Figure 64) | 3.2V≤V <sub>[</sub> | $\begin{array}{l} f_{OSC} = 2 \text{MHz}, f_{CPU} = 62.5 \text{kHz} \\ f_{OSC} = 4 \text{MHz}, f_{CPU} = 125 \text{kHz} \\ f_{OSC} = 8 \text{MHz}, f_{CPU} = 250 \text{kHz} \\ f_{OSC} = 16 \text{MHz}, f_{CPU} = 500 \text{kHz} \end{array}$ | 0.1<br>0.2<br>0.3<br>0.5 | 0.3<br>0.5<br>0.6<br>1.0 | | Figure 63. Typical $I_{DD}$ in RUN vs. $f_{CPU}$ Figure 64. Typical $I_{DD}$ in SLOW vs. $f_{CPU}$ - 1. Typical data are based on $T_A$ =25°C, $V_{DD}$ =5V (4.5V $\leq$ V $_{DD}$ $\leq$ 5.5V range) and $V_{DD}$ =3.4V (3.2V $\leq$ V $_{DD}$ $\leq$ 3.6V range). - 2. Data based on characterization results, tested in production at V<sub>DD</sub> max. and f<sub>CPU</sub> max. - 3. CPU running with memory access, all I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, CSS and LVD disabled. - 4. SLOW mode selected with $f_{CPU}$ based on $f_{OSC}$ divided by 32. All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, CSS and LVD disabled. ## **SUPPLY CURRENT CHARACTERISTICS** (Cont'd) **16.4.2 WAIT and SLOW WAIT Modes** | Symbol | Parameter | | Conditions | Typ 1) | Max <sup>2)</sup> | Unit | |-----------------|----------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|------| | | Supply current in WAIT mode <sup>3)</sup> (see Figure 65) | 4.5V≤V <sub>DD</sub> ≤5.5V | f <sub>OSC</sub> =2MHz, f <sub>CPU</sub> =1MHz<br>f <sub>OSC</sub> =4MHz, f <sub>CPU</sub> =2MHz<br>f <sub>OSC</sub> =8MHz, f <sub>CPU</sub> =4MHz<br>f <sub>OSC</sub> =16MHz, f <sub>CPU</sub> =8MHz | 0.35<br>0.7<br>1.3<br>2.5 | 0.6<br>1.2<br>2.1<br>4.0 | mA | | 1 | Supply current in SLOW WAIT mode <sup>4)</sup> (see Figure 66) | 4.5V≤V <sub>[</sub> | f <sub>OSC</sub> =2MHz, f <sub>CPU</sub> =62.5kHz<br>f <sub>OSC</sub> =4MHz, f <sub>CPU</sub> =125kHz<br>f <sub>OSC</sub> =8MHz, f <sub>CPU</sub> =250kHz<br>f <sub>OSC</sub> =16MHz, f <sub>CPU</sub> =500kHz | 0.05<br>0.1<br>0.2<br>0.5 | 0.1<br>0.2<br>0.4<br>1.0 | IIIA | | I <sub>DD</sub> | Supply current in WAIT mode <sup>3)</sup> (see Figure 65) | .2V≤V <sub>DD</sub> ≤3.6V | f <sub>OSC</sub> =2MHz, f <sub>CPU</sub> =1MHz<br>f <sub>OSC</sub> =4MHz, f <sub>CPU</sub> =2MHz<br>f <sub>OSC</sub> =8MHz, f <sub>CPU</sub> =4MHz<br>f <sub>OSC</sub> =16MHz, f <sub>CPU</sub> =8MHz | 45<br>150<br>300<br>500 | 100<br>300<br>600<br>1000 | μA | | | Supply current in SLOW WAIT mode <sup>4)</sup> (see Figure 66) | 3.2V≤V <sub>[</sub> | $\begin{array}{l} f_{OSC} = 2 \text{MHz}, f_{CPU} = 62.5 \text{kHz} \\ f_{OSC} = 4 \text{MHz}, f_{CPU} = 125 \text{kHz} \\ f_{OSC} = 8 \text{MHz}, f_{CPU} = 250 \text{kHz} \\ f_{OSC} = 16 \text{MHz}, f_{CPU} = 500 \text{kHz} \end{array}$ | 6<br>40<br>80<br>120 | 20<br>100<br>160<br>250 | μ'' | Figure 65. Typical I<sub>DD</sub> in WAIT vs. f<sub>CPU</sub> Figure 66. Typical I<sub>DD</sub> in SLOW-WAIT vs. f<sub>CPU</sub> - 1. Typical data are based on $T_A$ =25°C, $V_{DD}$ =5V (4.5V $\leq$ V $_{DD}$ <5.5V range) and $V_{DD}$ =3.4V (3.2V $\leq$ V $_{DD}$ <3.6V range). - 2. Data based on characterization results, tested in production at $V_{DD}$ max. and $f_{CPU}$ max. - 3. All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, CSS and LVD disabled. - 4. SLOW-WAIT mode selected with $f_{CPU}$ based on $f_{OSC}$ divided by 32. All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, CSS and LVD disabled. ## SUPPLY CURRENT CHARACTERISTICS (Cont'd) #### 16.4.3 HALT and ACTIVE-HALT Modes | Symbol | Parameter | C | Conditions | Typ <sup>1)</sup> | Max | Unit | |-----------------|-------------------------------------------|-----------------------|------------------------------|-------------------|-----|------| | | | V <sub>DD</sub> =5.5V | -40°C≤T <sub>A</sub> ≤+85°C | | 10 | | | | Supply current in HALT mode <sup>2)</sup> | VDD-3.3V | -40°C≤T <sub>A</sub> ≤+125°C | <2 | 150 | | | I <sub>DD</sub> | Supply current in TIAL1 mode | V <sub>DD</sub> =3.6V | -40°C≤T <sub>A</sub> ≤+85°C | \2 | 6 | μΑ | | | | vDD-3.0v | -40°C≤T <sub>A</sub> ≤+125°C | | 100 | | | , | Supply current in ACTIVE-HALT mode 3) | | | 50 | 150 | | #### 16.4.4 Supply and Clock Managers The previous current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode). | Symbol | Parameter | Conditions | Typ 1) | Max 4) | Unit | |----------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|------| | | Supply current of internal RC oscillator | | 500 | 750 | | | | Supply current of external RC oscillator 5) | | 525 | 750 | | | I <sub>DD(CK)</sub> | Supply current of resonator oscillator <sup>5) &amp; 6)</sup> | LP: Low power oscillator MP: Medium power oscillator MS: Medium speed oscillator HS: High speed oscillator | 200<br>300<br>450<br>700 | 400<br>550<br>750<br>1000 | μΑ | | | Clock security system supply current | | 150 | 350 | | | I <sub>DD(LVD)</sub> | LVD supply current | HALT mode | 100 | 150 | | #### 16.4.5 On-Chip Peripherals | Symbol | Parameter | Cor | nditions | Тур | Unit | |----------|-------------------------------------------|------------------------|-----------------------|------|------| | L | 16-bit Timer supply current <sup>7)</sup> | f <sub>CPU</sub> =8MHz | V <sub>DD</sub> =3.4V | 50 | | | IDD(TIM) | To-bit Timer supply current | ICb0-QMI IZ | V <sub>DD</sub> =5.0V | 150 | | | l | SPI supply current <sup>8)</sup> | f <sub>CPU</sub> =8MHz | V <sub>DD</sub> =3.4V | 250 | μA | | IDD(SPI) | Эт тэирру сипети | ICPU-OWI IZ | V <sub>DD</sub> =5.0V | 350 | μΑ | | I | ADC supply current when converting 9) | f <sub>ADC</sub> =4MHz | V <sub>DD</sub> =3.4V | 800 | | | IDD(ADC) | Abo supply current when converting | IADC=4WII12 | V <sub>DD</sub> =5.0V | 1100 | | - 1. Typical data are based on T<sub>A</sub>=25°C. - 2. All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load), CSS and LVD disabled. Data based on characterization results, tested in production at $V_{DD}$ max. and $f_{CPU}$ max. - 3. Data based on design simulation and/or technology characteristics, not tested in production. All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load); clock input (OSC1) driven by external square wave, LVD disabled. - 4. Data based on characterization results, not tested in production. - 5. Data based on characterization results done with the external components specified in Section 16.5.3 and Section 16.5.4, not tested in production. - 6. As the oscillator is based on a current source, the consumption does not depend on the voltage. - 7. Data based on a differential $I_{DD}$ measurement between reset configuration (timer counter running at $f_{CPU}/4$ ) and timer counter stopped (selecting external clock capability). Data valid for one timer. - 8. Data based on a differential I<sub>DD</sub> measurement between reset configuration and a permanent SPI master communication (data sent equal to 55h). - 9. Data based on a differential I<sub>DD</sub> measurement between reset configuration and continuous A/D conversions. #### 16.5 CLOCK AND TIMING CHARACTERISTICS Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub>. ## 16.5.1 General Timings | Symbol | Parameter | Conditions | Min | Typ 1) | Max | Unit | |----------------------|---------------------------------------------|------------------------|------|--------|------|------------------| | + | Instruction cycle time | | 2 | 3 | 12 | t <sub>CPU</sub> | | <sup>t</sup> c(INST) | t <sub>c(INST)</sub> Instruction cycle time | f <sub>CPU</sub> =8MHz | 250 | 375 | 1500 | ns | | + | Interrupt reaction time <sup>2)</sup> | | 10 | | 22 | t <sub>CPU</sub> | | t <sub>v(IT)</sub> | $t_{V(IT)} = \Delta t_{C(INST)} + 10$ | f <sub>CPU</sub> =8MHz | 1.25 | | 2.75 | μs | #### 16.5.2 External Clock Source | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------------|-----------------------------------|----------------------------------|---------------------|-----|--------------|------| | V <sub>OSC1H</sub> | OSC1 input pin high level voltage | | 0.7xV <sub>DD</sub> | | $V_{DD}$ | V | | V <sub>OSC1L</sub> | OSC1 input pin low level voltage | | V <sub>SS</sub> | | $0.3xV_{DD}$ | V | | t <sub>w(OSC1H)</sub><br>t <sub>w(OSC1L)</sub> | OSC1 high or low time 3) | see Figure 67 | 15 | | | ns | | $t_{r(OSC1)}$ $t_{f(OSC1)}$ | OSC1 rise or fall time 3) | | | | 15 | 113 | | ΙL | OSCx Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | | • | ±1 | μΑ | Figure 67. Typical Application with an External Clock Source - 1. Data based on typical application software. - 2. Time measured between interrupt event and interrupt vector fetch. $\Delta t_{c(INST)}$ is the number of $t_{CPU}$ cycles needed to finish the current instruction execution. - 3. Data based on design simulation and/or technology characteristics, not tested in production. ## **CLOCK AND TIMING CHARACTERISTICS** (Cont'd) ## 16.5.3 Crystal and Ceramic Resonator Oscillators The ST7 internal clock can be supplied with four different Crystal/Ceramic resonator oscillators. All the information given in this paragraph are based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal/ceramic resonator manufacturer for more details (frequency, package, accuracy...). | Symbol | Parameter | Cor | nditions | Min | Max | Unit | |-----------------|------------------------------------------------|--------------------------|-----------------|-----|-----|---------| | | | LP: Low power oscillator | | 1 | 2 | | | fana | Oscillator Frequency 3) | | ower oscillator | >2 | 4 | MHz | | fosc | Oscillator i requericy | MS: Medium s | peed oscillator | >4 | 8 | IVII IZ | | | | HS: High spee | ed oscillator | >8 | 16 | | | R <sub>F</sub> | Feedback resistor | | | 20 | 40 | kΩ | | | Recommended load capacitance ver- | R <sub>S</sub> =200Ω | LP oscillator | 38 | 56 | | | C <sub>L1</sub> | sus equivalent serial resistance of the | $R_S=200\Omega$ | MP oscillator | 32 | 46 | nE | | CL2 | <u> </u> | $R_S=200\Omega$ | MS oscillator | 18 | 26 | pF | | LZ | crystal or ceramic resonator (R <sub>S</sub> ) | $R_S=100\Omega$ | HS oscillator | 15 | 21 | | | | | V <sub>DD</sub> =5V | LP oscillator | 40 | 100 | | | | OSC3 driving ourrent | $V_{IN}=V_{SS}$ | MP oscillator | 110 | 190 | | | <sup>1</sup> 2 | OSC2 driving current | 66 | MS oscillator | 180 | 360 | μΑ | | | | | HS oscillator | 400 | 700 | | ### 16.5.3.1 Typical Crystal Resonators | | - | • | | | | | | |---------------------------|-----|-------------------|-------|--------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------------------------------| | Option<br>Byte<br>Config. | | Reference | Freq. | Characteristic <sup>1)</sup> | C <sub>L1</sub><br>[pF] | C <sub>L2</sub><br>[pF] | t <sub>SU(osc)</sub><br>[ms] <sup>2)</sup> | | LP | | S-200-30-30/50 | 2MHz | $\Delta f_{OSC}$ =[±30ppm <sub>25°C</sub> ,±30ppm <sub><math>\Delta Ta</math></sub> ], Typ. R <sub>S</sub> =200 $\Omega$ | 33 | 34 | 10~15 | | MP | S | SS3-400-30-30/30 | 4MHz | $\Delta f_{OSC}$ =[±30ppm <sub>25°C</sub> ,±30ppm <sub><math>\Delta Ta</math></sub> ], Typ. R <sub>S</sub> =60 $\Omega$ | 33 | 34 | 7~10 | | MS | JAL | SS3-800-30-30/30 | 8MHz | $\Delta f_{OSC}$ =[±30ppm <sub>25°C</sub> ,±30ppm <sub><math>\Delta Ta</math></sub> ], Typ. R <sub>S</sub> =25 $\Omega$ | 33 | 34 | 2.5~3 | | HS | ĺ , | SS3-1600-30-30/30 | 16MHz | $\Delta f_{OSC}$ =[±30ppm <sub>25°C</sub> ,±30ppm <sub><math>\Delta Ta</math></sub> ], Typ. R <sub>S</sub> =15 $\Omega$ | 33 | 34 | 1~1.5 | Figure 68. Application with a Crystal Resonator - 1. Resonator characteristics given by the crystal manufacturer. - 2. $t_{SU(OSC)}$ is the typical oscillator start-up time measured between $V_{DD}$ =2.8V and the fetch of the first instruction (with a quick $V_{DD}$ ramp-up from 0 to 5V (<50 $\mu$ s). - 3. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small $R_S$ value. Refer to crystal manufacturer for more details. ## **CLOCK AND TIMING CHARACTERISTICS (Cont'd)** ## 16.5.3.2 Typical Ceramic Resonators | Symbol | Parameter | Conditions | | Тур | Unit | |----------------------|---------------------------------|------------|-------|-----|------| | | Ceramic resonator start-up time | LP | 2MHz | 4.2 | | | <sup>t</sup> SU(osc) | | MP | 4MHz | 2.1 | ma | | | | MS | 8MHz | 1.1 | ms | | | | HS | 16MHz | 0.7 | | #### Note: $t_{SU(OSC)}$ is the typical oscillator start-up time measured between $V_{DD}$ =2.8V and the fetch of the first instruction (with a quick $V_{DD}$ ramp-up from 0 to 5V (<50 $\mu$ s). Figure 69. Application with Ceramic Resonator - 1. Resonator characteristics given by the ceramic resonator manufacturer. - 2. $t_{SU(OSC)}$ is the typical oscillator start-up time measured between $V_{DD}$ =2.8V and the fetch of the first instruction (with a quick $V_{DD}$ ramp-up from 0 to 5V (<50 $\mu$ s). - 3. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value. Refer to Table 22 and Table 23 and to the ceramic resonator manufacturer's documentation for more details. ## **CLOCK AND TIMING CHARACTERISTICS** (Cont'd) **Table 22. Typical Ceramic Resonators** | Option Byte | fosc | Resonator Part Number <sup>1)</sup> | C <sub>L1</sub> | C <sub>L2</sub> | R <sub>FEXT</sub> | R <sub>D</sub> | | | |-------------|------------------|-------------------------------------|-------------------|-------------------|-------------------|----------------------|---|--| | Config. | (MHz) | | [pF] <sup>3</sup> | [pF] <sup>3</sup> | <b>k</b> Ω | $[\mathbf{k}\Omega]$ | | | | | 1 | CSB1000JA | 100 | 100 | | 3.3 | | | | LP | ' | CSBF1000JA | 100 | 100 | | 5.5 | | | | | 2 | CSTS0200MGA06 | | | | | | | | | 2 | CSTCC2.00MGA0H6 | | | | | | | | | 2 | CSTS0200MGA06 | | | | | | | | MP | 2 | CSTCC2.00MGA0H6 | | | | | | | | IVIP | 4 | CSTS0400MGA06 | | | | | | | | | 4 | CSTCC4.00MGA0H6 | (47) | (47) | | | | | | | 4 | CSTS0400MGA06 | (47) | | (47) | (47) | , | | | MS | 4 | CSTCC4.00MGA0H6 | | | Open | 0 | | | | IVIS | 8 | CSTS0800MGA06 | | | | | | | | | ŏ | CSTCC8.00MGA0H6 | | | | | | | | | 8 | CSTS0800MGA06 | | | | U | | | | | ŏ | CSTCC8.00MGA0H6 | | | | | | | | | 10 | CST10.0MTWA | 30 | 30 | | | | | | | 10 | CSTCC10.0MGA | (15) | (15) | | | | | | HS | 12 | CST12.0MTWA | 30 | 30 | | | | | | по | 12 | CSTCS12.0MTA | (30) | (30) | | | | | | | | CSA16.00MXZA040 | 15 | 15 | | | | | | | 16 <sup>2)</sup> | CST16.00MXWA0C3 | (15) | (15) | | | | | | | 10 ′ | CSACV16.00MXA040Q | 15 | 15 | 10 | | | | | | | CSTCV16.00MXA0H3Q | (15) | (15) | 10 | | | | **Table 23. Resonator Frequency Correlation Factor** | Option<br>Byte<br>Config. | Resonator <sup>1)</sup> | Corre-<br>lation<br>% | Refer-<br>ence IC | |---------------------------|-------------------------|-----------------------|-------------------| | | CSB1000JA | +0.03 | 4069UBE | | LP | CSTS0200MGA06 | -0.20 | | | | CSTCC2.00MGA0H6 | -0.16 | | | | CSTS0200MGA06 | -0.21 | 74HCU04 | | MP | CSTCC2.00MGA0H6 | -0.19 | 74110004 | | IVIF | CSTS0400MGA06 | 0.02 | | | | CSTCC4.00MGA0H6 | -0.05 | | | Option<br>Byte<br>Config. | Resonator <sup>1)</sup> | Corre-<br>lation<br>% | Refer-<br>ence IC | |---------------------------|-------------------------|-----------------------|-------------------| | | CSTS0400MGA06 | -0.03 | | | MS | CSTCC4.00MGA0H6 | -0.05 | | | IVIS | CSTS0800MGA06 | +0.03 | 74HCU04 | | | CSTCC4.00MGA0H6 | +0.02 | 74110004 | | | CSTS0800MGA06 | +0.02 | | | | CSTCC8.00MGA0H6 | +0.01 | | | | CSTS10.0MTWA | +0.38 | | | HS | CSTCC10.0MGA | +0.61 | 4069UBE | | 110 | CST12.0MTWA | +0.38 | 40090DL | | | CSTCS12.0MTA | +0.42 | | | | CSA16.00MXZA040 | +0.10 | 74HCU04 | | | CSACV16.00MXA040Q | +0.08 | 7 41 10004 | - 1. Murata Ceralock - 2. $V_{DD}$ 4.5 to 5.5V - 3. Values in parentheses refer to the capacitors integrated in the resonator #### **CLOCK CHARACTERISTICS (Cont'd)** #### 16.5.4 RC Oscillators The ST7 internal clock can be supplied with an RC oscillator. This oscillator can be used with internal or external components (selectable by option byte). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------------|------------------------------------------|-----------------|-----|------|--------| | 4 | Internal RC oscillator frequency 1) | see Figure 71 | 3.60 | | 5.10 | MHz | | tosc | External RC oscillator frequency 2) | | 1 | | 14 | IVIIIZ | | | Internal RC Oscillator Start-up Time 3) | | | 2.0 | | | | | External RC Oscillator Start-up Time 3) | $R_{EX}$ =47 $K\Omega$ , $C_{EX}$ ="0"pF | | 1.0 | | | | t <sub>SU(OSC)</sub> | | $R_{EX}$ =47K $\Omega$ , $C_{EX}$ =100pF | | 6.5 | | ms | | | External NO Oscillator Start-up Time | $R_{EX}$ =10K $\Omega$ , $C_{EX}$ =6.8pF | | 0.7 | | | | | | $R_{EX}$ =10K $\Omega$ , $C_{EX}$ =470pF | | 3.0 | | | | R <sub>EX</sub> | Oscillator external resistor 4) | see Figure 72 | 10 | | 47 | ΚΩ | | C <sub>EX</sub> | Oscillator external capacitor | | 0 <sup>5)</sup> | | 470 | pF | Figure 70. Typical Application with RC oscillator Figure 71. Typical Internal RC Oscillator Figure 72. Typical External RC Oscillator - 1. Data based on characterization results. - 2. Guaranteed frequency range with the specified $C_{\text{EX}}$ and $R_{\text{EX}}$ ranges taking into account the device process variation. Data based on design simulation. - 3. Data based on characterization results done with $V_{\mbox{\scriptsize DD}}$ nominal at 5V, not tested in production. - 4. R<sub>FX</sub> must have a positive temperature coefficient (ppm/°C), carbon resistors should therefore not be used. - 5. **Important:** when no external $C_{\text{EX}}$ is applied, the capacitance to be considered is the global parasitic capacitance which is subject to high variation (package, application...). In this case, the RC oscillator frequency tuning has to be done by trying out several resistor values. ## **CLOCK CHARACTERISTICS** (Cont'd) ## 16.5.5 Clock Security System (CSS) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|------------------------------|---------------------------------------------|-----|-----|-----|-------| | f <sub>SFOSC</sub> | Safe Oscillator Frequency 1) | T <sub>A</sub> =25°C, V <sub>DD</sub> =5.0V | 250 | 340 | 550 | kHz | | | | T <sub>A</sub> =25°C, V <sub>DD</sub> =3.4V | 190 | 260 | 450 | KI IZ | | f <sub>GFOSC</sub> | Glitch Filtered Frequency 2) | | | 30 | · | MHz | Figure 73. Typical Safe Oscillator Frequencies - 1. Data based on characterization results, tested in production between 90KHz and 600KHz. - 2. Filtered glitch on the $f_{OSC}$ signal. See functional description in Section 9.4 on page 31 for more details. #### **16.6 MEMORY CHARACTERISTICS** ## 16.6.1 RAM and Hardware Registers | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------|------------------------|----------------------|-----|-----|-----|------| | $V_{RM}$ | Data retention mode 1) | HALT mode (or RESET) | 1.6 | | | V | ## 16.6.2 EEPROM Data Memory | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|------------------------------------|-------------------------------------|---------|-----|-----|--------| | + | Programming time for 1~16 bytes 3) | -40°C≤T <sub>A</sub> ≤+85°C | | | 20 | ms | | <sup>L</sup> prog | | -40°C≤T <sub>A</sub> ≤+125°C | | | 25 | 1115 | | t <sub>ret</sub> | Data retention <sup>5)</sup> | T <sub>A</sub> =+55°C <sup>4)</sup> | 20 | | | Years | | N <sub>RW</sub> | Write erase cycles 5) | T <sub>A</sub> =+25°C | 300 000 | | | Cycles | ## 16.6.3 FLASH Program Memory | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|------------------------------------|-------------------------------------|-----|-----|-----|--------| | T <sub>A(prog)</sub> | Programming temperature range 2) | | 0 | 25 | 70 | °C | | + | Programming time for 1~16 bytes 3) | T <sub>A</sub> =+25°C | | 8 | 25 | ms | | <sup>L</sup> prog | Programming time for 4 or 8kBytes | T <sub>A</sub> =+25°C | | 2.1 | 6.4 | sec | | t <sub>ret</sub> | Data retention <sup>5)</sup> | T <sub>A</sub> =+55°C <sup>4)</sup> | 20 | | | years | | N <sub>RW</sub> | Write erase cycles 5) | T <sub>A</sub> =+25°C | 100 | | | cycles | - 1. Minimum $V_{DD}$ supply voltage without losing data stored in RAM (in HALT mode or under RESET) or in hardware registers (only in HALT mode). Guaranteed by construction, not tested in production. - 2. Data based on characterization results, tested in production at $T_A$ =25°C. - 3. Up to 16 bytes can be programmed at a time for a 4kBytes FLASH block (then up to 32 bytes at a time for an 8k device) - 4. The data retention time increases when the T<sub>A</sub> decreases. - 5. Data based on reliability test results and monitored in production. #### **16.7 EMC CHARACTERISTICS** Susceptibility tests are performed on a sample basis during product characterization. #### 16.7.1 Functional EMS (Electro Magnetic Susceptibility) Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs). - ESD: Electro-Static Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard. A device reset allows normal operations to be resumed. | Symbol | Parameter | Conditions | Neg 1) | Pos 1) | Unit | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------|--------|------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | V <sub>DD</sub> =5V, T <sub>A</sub> =+25°C, f <sub>OSC</sub> =8MHz<br>conforms to IEC 1000-4-2 | -1 | 1 | | | V <sub>FFTB</sub> | Fast transient voltage burst limits to be applied through 100pF on V <sub>DD</sub> and V <sub>DD</sub> pins to induce a functional disturbance | V <sub>DD</sub> =5V, T <sub>A</sub> =+25°C, f <sub>OSC</sub> =8MHz<br>conforms to IEC 1000-4-4 | -4 | 4 | kV | Figure 74. EMC Recommended star network power supply connection <sup>2)</sup> #### Notes: - 1. Data based on characterization results, not tested in production. - 2. The suggested $10\mu\text{F}$ and $0.1\mu\text{F}$ decoupling capacitors on the power supply lines are proposed as a good price vs. EMC performance trade-off. They have to be put as close as possible to the device power supply pins. Other EMC recommendations are given in other sections (I/Os, RESET, OSCx pin characteristics). 47/ #### 16.7.2 Absolute Electrical Sensitivity Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the AN1181 ST7 application note. ### 16.7.2.1 Electro-Static Discharge (ESD) Electro-Static Discharges (3 positive then 3 negative pulses separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends of the number of supply pins of the device (3 parts\*(n+1) supply pin). Two models are usually simulated: Human Body Model and Machine Model. This test conforms to the JESD22-A114A/A115A standard. See Figure 75 and the following test sequences. #### **Human Body Model Test Sequence** - C<sub>L</sub> is loaded through S1 by the HV pulse generator. - S1 switches position from generator to R. - A discharge from C<sub>L</sub> through R (body resistance) to the ST7 occurs. - S2 must be closed 10 to 100ms after the pulse delivery period to ensure the ST7 is not left in charge state. S2 must be opened at least 10ms prior to the delivery of the next pulse. ## **Machine Model Test Sequence** - C<sub>L</sub> is loaded through S1 by the HV pulse generator. - S1 switches position from generator to ST7. - A discharge from C<sub>L</sub> to the ST7 occurs. - S2 must be closed 10 to 100ms after the pulse delivery period to ensure the ST7 is not left in charge state. S2 must be opened at least 10ms prior to the delivery of the next pulse. - R (machine resistance), in series with S2, ensures a slow discharge of the ST7. #### **Absolute Maximum Ratings** | Symbol | Ratings | Conditions | Maximum value 1) | Unit | |-----------------------|-----------------------------------------------------|-----------------------|------------------|------| | V <sub>ESD(HBM)</sub> | Electro-static discharge voltage (Human Body Model) | T <sub>A</sub> =+25°C | 3000 | V | | V <sub>ESD(MM)</sub> | Electro-static discharge voltage (Machine Model) | T <sub>A</sub> =+25°C | 400 | V | Figure 75. Typical Equivalent ESD Circuits #### Notes: 1. Data based on characterization results, not tested in production. **477** #### 16.7.2.2 Static and Dynamic Latch-Up - LU: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin), a current injection (applied to each input, output and configurable I/O pin) and a power supply switch sequence are performed on each sample. This test conforms to the EIA/ JESD 78 IC latch-up standard. For more details, refer to the AN1181 ST7 application note. - DLU: Electro-Static Discharges (one positive then one negative test) are applied to each pin of 3 samples when the micro is running to assess the latch-up performance in dynamic mode. Power supplies are set to the typical values, the oscillator is connected as near as possible to the pins of the micro and the component is put in reset mode. This test conforms to the IEC1000-4-2 and SAEJ1752/3 standards and is described in Figure 76. For more details, refer to the AN1181 ST7 application note. ## 16.7.2.3 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations: The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### Prequalification trials: Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RE-SET pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behaviour is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electrical Sensitivities** | Symbol | Parameter | Conditions | Class 1) | |--------|------------------------|------------------------------------------------|----------| | LU | Static latch-up class | T <sub>A</sub> =+25°C<br>T <sub>A</sub> =+85°C | A<br>A | | DLU | Dynamic latch-up class | $V_{DD}$ =5.5V, $f_{OSC}$ =4MHz, $T_A$ =+25°C | А | Figure 76. Simplified Diagram of the ESD Generator for DLU - 1. Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to Class A it exceeds the JEDEC standard. B Class strictly covers all the JEDEC criteria (international standard). - Schaffner NSG435 with a pointed test finger. #### 16.7.3 ESD Pin Protection Strategy To protect an integrated circuit against Electro-Static Discharge the stress must be controlled to prevent degradation or destruction of the circuit elements. The stress generally affects the circuit elements which are connected to the pads but can also affect the internal devices when the supply pads receive the stress. The elements to be protected must not receive excessive current, voltage or heating within their structure. An ESD network combines the different input and output ESD protections. This network works, by allowing safe discharge paths for the pins subjected to ESD stress. Two critical ESD stress cases are presented in Figure 77 and Figure 78 for standard pins and in Figure 79 and Figure 80 for true open drain pins. #### Standard Pin Protection To protect the output structure the following elements are added: - A diode to V<sub>DD</sub> (3a) and a diode from V<sub>SS</sub> (3b) - A protection device between V<sub>DD</sub> and V<sub>SS</sub> (4) To protect the input structure the following elements are added: - A resistor in series with the pad (1) - A diode to V<sub>DD</sub> (2a) and a diode from V<sub>SS</sub> (2b) - A protection device between V<sub>DD</sub> and V<sub>SS</sub> (4) Figure 77. Positive Stress on a Standard Pad vs. V<sub>SS</sub> Figure 78. Negative Stress on a Standard Pad vs. V<sub>DD</sub> #### **True Open Drain Pin Protection** The centralized protection (4) is not involved in the discharge of the ESD stresses applied to true open drain pads due to the fact that a P-Buffer and diode to $V_{DD}$ are not implemented. An additional local protection between the pad and $V_{SS}$ (5a & 5b) is implemented to completely absorb the positive ESD discharge. #### **Multisupply Configuration** When several types of ground ( $V_{SS}$ , $V_{SSA}$ , ...) and power supply ( $V_{DD}$ , $V_{DDA}$ , ...) are available for any reason (better noise immunity...), the structure shown in Figure 81 is implemented to protect the device against ESD. Figure 79. Positive Stress on a True Open Drain Pad vs. V<sub>SS</sub> Figure 80. Negative Stress on a True Open Drain Pad vs. V<sub>DD</sub> Figure 81. Multisupply Configuration #### 16.8 I/O PORT PIN CHARACTERISTICS #### 16.8.1 General Characteristics Subject to general operating conditions for $V_{DD}$ , $f_{OSC}$ , and $T_A$ unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <sup>1)</sup> | Max | Unit | | |-----------------------|----------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------|---------------------|-------------------|--------------|------------------|----| | V <sub>IL</sub> | Input low level voltage 2) | | | | | $0.3xV_{DD}$ | V | | | V <sub>IH</sub> | Input high level voltage 2) | | | $0.7xV_{DD}$ | | | V | | | V <sub>hys</sub> | Schmitt trigger voltage hysteresis 3) | | | | 400 | | mV | | | ΙL | Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | | | | ±1 | μΑ | | | IS | Static current consumption 4) | Floating inp | ut mode | | | 200 | μΑ | | | R <sub>PU</sub> | D. Week multure equivalent register 5) | R <sub>PLI</sub> Weak pull-up equivalent resistor <sup>5)</sup> V <sub>IN</sub> =V <sub>SS</sub> | V <sub>IN</sub> =V <sub>SS</sub> | V <sub>DD</sub> =5V | 62 | 120 | 250 | kΩ | | INPU | weak pull-up equivalent resistor | VIN-VSS | V <sub>DD</sub> =3.3V | 170 | 200 | 300 | K22 | | | C <sub>IO</sub> | I/O pin capacitance | | | | 5 | | pF | | | t <sub>f(IO)out</sub> | Output high to low level fall time 6) | C <sub>L</sub> =50pF<br>Between 10% and 90% | | | 25 | | ns | | | t <sub>r(IO)out</sub> | Output low to high level rise time 6) | | | | 25 | | 113 | | | t <sub>w(IT)in</sub> | External interrupt pulse time 7) | | | 1 | • | | t <sub>CPU</sub> | | Figure 82. Two typical Applications with unused I/O Pin Figure 83. Typical I<sub>PU</sub> vs. V<sub>DD</sub> with V<sub>IN</sub>=V<sub>SS</sub> - 1. Unless otherwise specified, typical data are based on T<sub>A</sub>=25°C and V<sub>DD</sub>=5V. - 2. Data based on characterization results, not tested in production. - 3. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested. - 4. Configuration not recommended, all unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor (see Figure 82). Data based on design simulation and/or technology characteristics, not tested in production. - 5. The $R_{PU}$ pull-up equivalent resistor is based on a resistive transistor (corresponding $I_{PU}$ current characteristics described in Figure 83). This data is based on characterization results, tested in production at $V_{DD}$ max. - 6. Data based on characterization results, not tested in production. - 7. To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as an external interrupt source. ## I/O PORT PIN CHARACTERISTICS (Cont'd) #### 16.8.2 Output Driving Current Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub> unless otherwise specified. | Symbol | Parameter | | Conditions | | Min | Max | Unit | |-------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------|--|----------------------------------------------|--------------|------| | | Output low level voltage for a standard I/O pin when 8 pins are sunk at same time | | $I_{IO}$ =+5mA $T_A$ $\leq 88$ | | | 1.3<br>1.5 | | | V <sub>OL</sub> 1) | (see Figure 84 and Figure 87) | | $I_{IO}$ =+2mA $T_A \le 88$<br>$T_A \ge 88$ | | | 0.65<br>0.75 | | | VOL | Output low level voltage for a high sink I/O pin when 4 pins are sunk at same time (see Figure 85 and Figure 88) | =2N | $I_{IO}$ =+20mA, $T_A \le 88$ | | | 1.5<br>1.7 | V | | | | V <sub>DD</sub> | $I_{IO}$ =+8mA $T_A \le 88$ | | | 0.75<br>0.85 | V | | v 2) | Output high level voltage for an I/O pin | | I <sub>IO</sub> =-5mA, T <sub>A</sub> ≤85<br>T <sub>A</sub> ≥85 | | / <sub>DD</sub> -1.6<br>/ <sub>DD</sub> -1.7 | | | | V <sub>OH</sub> <sup>2)</sup> | when 4 pins are sourced at same time (see Figure 86 and Figure 89) | | $I_{IO}$ =-2mA $T_A \le 88$<br>$T_A \ge 88$ | | / <sub>DD</sub> -0.8<br>/ <sub>DD</sub> -1.0 | | | Figure 84. Typical V<sub>OL</sub> at V<sub>DD</sub>=5V (standard) Figure 85. Typical $V_{OL}$ at $V_{DD}$ =5V (high-sink) Figure 86. Typical V<sub>OH</sub> at V<sub>DD</sub>=5V - 1. The $I_{IO}$ current sunk must always respect the absolute maximum rating specified in Section 16.2.2 and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VSS}$ . - 2. The $I_{IO}$ current sourced must always respect the absolute maximum rating specified in Section 16.2.2 and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VDD}$ . True open drain I/O pins does not have $V_{OH}$ . ## I/O PORT PIN CHARACTERISTICS (Cont'd) Figure 87. Typical V<sub>OL</sub> vs. V<sub>DD</sub> (standard I/Os) Figure 88. Typical V<sub>OL</sub> vs. V<sub>DD</sub> (high-sink I/Os) Figure 89. Typical $V_{OH}$ vs. $V_{DD}$ 130/153 #### **16.9 CONTROL PIN CHARACTERISTICS** ### 16.9.1 Asynchronous RESET Pin Subject to general operating conditions for $V_{DD}$ , $f_{OSC}$ , and $T_A$ unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <sup>1)</sup> | Max | Unit | |-------------------------|----------------------------------------------|----------------------------------|---------------------------|--------------|-------------------|--------------|----------------------| | V <sub>IL</sub> | Input low level voltage 2) | | | | | $0.3xV_{DD}$ | V | | V <sub>IH</sub> | Input high level voltage 2) | | | $0.7xV_{DD}$ | | | v | | V <sub>hys</sub> | Schmitt trigger voltage hysteresis 3) | | | | 400 | | mV | | V <sub>OL</sub> | Output low level voltage 4) | V <sub>DD</sub> =5V | I <sub>IO</sub> =+5mA | | 0.68 | 0.95 | V | | VOL | (see Figure 92, Figure 93) | vDD-3 v | I <sub>IO</sub> =+2mA | | 0.28 | 0.45 | V | | R <sub>ON</sub> | Weak pull-up equivalent resistor 5) | V <sub>IN</sub> =V <sub>SS</sub> | $V_{DD}=5V$ $V_{DD}=3.4V$ | 20 | 40 | 60 | kΩ | | NON | weak pull-up equivalent resistor | VIN-VSS | V <sub>DD</sub> =3.4V | 80 | 100 | 120 | NS2 | | t <sub>w(RSTL)out</sub> | Generated reset pulse duration | External p | | | 6 | | 1/f <sub>SFOSC</sub> | | W(INDTE)Out | • | internal re | eset sources | | 30 | | μs | | t <sub>h(RSTL)in</sub> | External reset pulse hold time <sup>6)</sup> | | | 20 | | | μs | | t <sub>g(RSTL)in</sub> | Filtered glitch duration <sup>7)</sup> | | | | | 100 | ns | Figure 90. Typical Application with RESET pin 8) - 1. Unless otherwise specified, typical data are based on $T_A=25$ °C and $V_{DD}=5$ V. - 2. Data based on characterization results, not tested in production. - 3. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested. - 4. The $I_{IO}$ current sunk must always respect the absolute maximum rating specified in Section 16.2.2 and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VSS}$ . - 5. The R<sub>ON</sub> pull-up equivalent resistor is based on a resistive transistor (corresponding I<sub>ON</sub> current characteristics described in Figure 91). This data is based on characterization results, not tested in production. - 7. The reset network (the resistor and two capacitors) protects the device against parasitic resets, especially in a noisy environments. - 8. The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog). ## **CONTROL PIN CHARACTERISTICS** (Cont'd) Figure 91. Typical $I_{ON}$ vs. $V_{DD}$ with $V_{IN}=V_{SS}$ Figure 92. Typical V<sub>OL</sub> at V<sub>DD</sub>=5V (RESET) Figure 93. Typical $V_{OL}$ vs. $V_{DD}$ (RESET) 47/ # CONTROL PIN CHARACTERISTICS (Cont'd) 16.9.2 ISPSEL Pin Subject to general operating conditions for $V_{DD}$ , $f_{OSC}$ , and $T_A$ unless otherwise specified. | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|-----------------------------|----------------------------------|----------------------|------|------| | V <sub>IL</sub> | Input low level voltage 1) | | $V_{SS}$ | 0.2 | V | | V <sub>IH</sub> | Input high level voltage 1) | | V <sub>DD</sub> -0.1 | 12.6 | V | | IL | Input leakage current | V <sub>IN</sub> =V <sub>SS</sub> | | ±1 | μΑ | Figure 94. Two typical Applications with ISPSEL Pin <sup>2)</sup> - 1. Data based on design simulation and/or technology characteristics, not tested in production. - 2. When the ISP Remote mode is not required by the application ISPSEL pin must be tied to $V_{SS}$ . #### **16.10 TIMER PERIPHERAL CHARACTERISTICS** Subject to general operating conditions for $V_{DD}, \ f_{OSC},$ and $T_A$ unless otherwise specified. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output...). ## 16.10.1 Watchdog Timer | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|----------------------------|------------------------|--------|-----|---------|------------------| | t | Watchdog time-out duration | | 12,288 | | 786,432 | t <sub>CPU</sub> | | <sup>t</sup> w(WDG) | watchdog lime-out duration | f <sub>CPU</sub> =8MHz | 1.54 | | 98.3 | ms | #### 16.10.2 16-Bit Timer | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|--------------------------------|------------------------|-----|-----|---------------------|------------------| | t <sub>w(ICAP)in</sub> | Input capture pulse time | | 1 | | | t <sub>CPU</sub> | | + DV | PWM resolution time | | 2 | | | t <sub>CPU</sub> | | <sup>T</sup> res(PWM) | | f <sub>CPU</sub> =8MHz | 250 | | | ns | | f <sub>EXT</sub> | Timer external clock frequency | | 0 | | f <sub>CPU</sub> /4 | MHz | | f <sub>PWM</sub> | PWM repetition rate | | 0 | | f <sub>CPU</sub> /4 | MHz | | Res <sub>PWM</sub> | PWM resolution | | | | 16 | bit | #### 16.11 COMMUNICATION INTERFACE CHARACTERISTICS ## 16.11.1 SPI - Serial Peripheral Interface Subject to general operating conditions for $V_{DD}$ , $f_{OSC}$ , and $T_A$ unless otherwise specified. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO). | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------------|------------------------------|-------------------------------|---------------------------------|--------------------------|------------------| | f <sub>SCK</sub> | SPI clock frequency | Master f <sub>CPU</sub> =8MHz | f <sub>CPU</sub> /128<br>0.0625 | f <sub>CPU</sub> /4<br>2 | MHz | | 1/t <sub>c(SCK)</sub> | SPI Clock frequency | Slave f <sub>CPU</sub> =8MHz | 0 | f <sub>CPU</sub> /2<br>4 | IVIF1Z | | $t_{r(SCK)} \ t_{f(SCK)}$ | SPI clock rise and fall time | | see I/O p | ort pin de | scription | | t <sub>su(SS)</sub> | SS setup time | Slave | 120 | | | | t <sub>h(SS)</sub> | SS hold time | Slave | 120 | | | | t <sub>w(SCKH)</sub> | SCK high and low time | Master<br>Slave | 100<br>90 | | | | t <sub>su(MI)</sub><br>t <sub>su(SI)</sub> | Data input setup time | Master<br>Slave | 100<br>100 | | | | t <sub>h(MI)</sub> | Data input hold time | Master<br>Slave | 100<br>100 | | ns | | t <sub>a(SO)</sub> | Data output access time | Slave | 0 | 120 | | | t <sub>dis(SO)</sub> | Data output disable time | Slave | | 240 | | | t <sub>v(SO)</sub> | Data output valid time | Slave (ofter enable edge) | | 120 | | | t <sub>h(SO)</sub> | Data output hold time | Slave (after enable edge) | 0 | | | | t <sub>v(MO)</sub> | Data output valid time | Master (before capture edge) | | | <b>t</b> | | t <sub>h(MO)</sub> | Data output hold time | master (before capture edge) | 0.25 | | t <sub>CPU</sub> | Figure 95. SPI Slave Timing Diagram with CPHA=0 3) - 1. Data based on design simulation and/or characterisation results, not tested in production. - 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. - 3. Measurement points are done at CMOS levels: 0.3xV<sub>DD</sub> and 0.7xV<sub>DD</sub>. ## **COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)** Figure 96. SPI Slave Timing Diagram with CPHA=11) Figure 97. SPI Master Timing Diagram 1) #### Notes: - 1. Measurement points are done at CMOS levels: $0.3xV_{DD}$ and $0.7xV_{DD}$ . - 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration. 4 ## **COMMUNICATIONS INTERFACE CHARACTERISTICS** (Cont'd) ## 16.11.2 SCI - Serial Communications Interface Subject to general operating condition for $\rm V_{DD},\,f_{O-SC},$ and $\rm T_A$ unless otherwise specified. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (RDI and TDO). | | Parameter | | Cor | | Baud | | | |---------------------------------|-------------------------|------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------|------| | Symbol | | f <sub>CPU</sub> | Accuracy vs. Standard | Prescaler | Standard | Rate | Unit | | f <sub>Tx</sub> f <sub>Rx</sub> | Communication frequency | 8MHz | ~0.16% | Conventional Mode TR (or RR)=64, PR=13 TR (or RR)=16, PR=13 TR (or RR)= 8, PR=13 TR (or RR)= 4, PR=13 TR (or RR)= 2, PR=13 TR (or RR)= 8, PR= 3 TR (or RR)= 1, PR=13 | 300<br>1200<br>2400<br>4800<br>9600<br>10400<br>19200 | ~300.48<br>~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67<br>~19230.77 | | | | | | | Extended Mode<br>ETPR (or ERPR) = 13 | 38400 | ~38461.54 | | | | | | ~0.79% | Extended Mode<br>ETPR (or ERPR) = 35 | 14400 | ~14285.71 | | #### 16.12 8-BIT ADC CHARACTERISTICS Subject to general operating conditions for $V_{DD}$ , $f_{OSC}$ , and $T_A$ unless otherwise specified. | Symbol | Parameter | Conditions | Min Typ <sup>1)</sup> Max | | Unit | | |-------------------|--------------------------------------------------------|------------------------------------------------|---------------------------|------|--------------------|-----| | f <sub>ADC</sub> | ADC clock frequency | | | | 4 | MHz | | V <sub>AIN</sub> | Conversion range voltage 2) | | V <sub>SSA</sub> | | $V_{DDA}$ | V | | R <sub>AIN</sub> | External input resistor | | | | 10 <sup>3)</sup> | kΩ | | C <sub>ADC</sub> | Internal sample and hold capacitor | | | 6 | | pF | | t <sub>STAB</sub> | Stabilization time after ADC enable | | | 0 4) | | 116 | | | Conversion time (Sample+Hold) | f <sub>CPU</sub> =8MHz, f <sub>ADC</sub> =4MHz | 3<br>4<br>8 | | | μs | | t <sub>ADC</sub> | - Sample capacitor loading time - Hold conversion time | 1.CP0 32, 1ADC=12 | | | 1/f <sub>ADC</sub> | | Figure 98. Typical Application with ADC - 1. Unless otherwise specified, typical data are based on $T_A=25^{\circ}C$ and $V_{DD}-V_{SS}=5V$ . They are given only as design guidelines and are not tested. - 2. When $V_{DDA}$ and $V_{SSA}$ pins are not available on the pinout, the ADC refer to $V_{DD}$ and $V_{SS}$ . - 3. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than $10k\Omega$ ). Data based on characterization results, not tested in production. - 4. The stabilization time of the AD converter is masked by the first $t_{LOAD}$ . The first conversion after the enable is then always valid. ## 8-BIT ADC CHARACTERISTICS (Cont'd) #### **ADC Accuracy** | Symbol | Parameter | V <sub>DD</sub> =5V, <sup>2)</sup><br>f <sub>CPU</sub> =1MHz | | V <sub>DD</sub> =5.0V, <sup>3)</sup><br>f <sub>CPU</sub> =8MHz | | V <sub>DD</sub> =3.3V, <sup>3)</sup><br>f <sub>CPU</sub> =8MHz | | Unit | |----------------|---------------------------------|--------------------------------------------------------------|-----|----------------------------------------------------------------|-----|----------------------------------------------------------------|-----|------| | | | Тур. | Max | Тур. | Max | Тур | Max | | | E <sub>T</sub> | Total unadjusted error 1) | | 2.0 | | 2.0 | | 2.0 | | | E <sub>O</sub> | Offset error 1) | | 1.5 | | 1.5 | | 1.5 | | | E <sub>G</sub> | Gain Error 1) | | 1.5 | | 1.5 | | 1.5 | LSB | | E <sub>D</sub> | Differential linearity error 1) | | 1.5 | | 1.5 | | 1.5 | | | E <sub>L</sub> | Integral linearity error 1) | | 1.5 | | 1.5 | | 1.5 | | Figure 99. ADC Accuracy Characteristics #### Notes: 1. ADC Accuracy vs. Negative Injection Current: For $I_{INJ}$ =0.8mA, the typical leakage induced inside the die is 1.6 $\mu$ A and the effect on the ADC accuracy is a loss of 1 LSB for each 10K $\Omega$ increase of the external analog source impedance. This effect on the ADC accuracy has been observed under worst-case conditions for injection: - negative injection - injection to an Input with analog capability, adjacent to the enabled Analog Input - at 5V V<sub>DD</sub> supply, and worst case temperature. - 2. Data based on characterization results with $T_A$ =25°C. - 3. Data based on characterization results over the whole temperature range. ## 17 PACKAGE CHARACTERISTICS #### 17.1 PACKAGE MECHANICAL DATA Figure 100. 64-Pin Thin Quad Flat Package Figure 101. 56-Pin Plastic Dual In-Line Package, Shrink 600-mil Width ## PACKAGE MECHANICAL DATA (Cont'd) Figure 102. 44-Pin Thin Quad Flat Package Figure 103. 42-Pin Plastic Dual In-Line Package, Shrink 600-mil Width Figure 104. THERMAL CHARACTERISTICS 1. The power dissipation is obtained from the formula $P_D = P_{INT} + P_{PORT}$ where $P_{INT}$ is the chip internal power $(I_{DD} \times V_{DD})$ | Symbol | Ratings | Value | Unit | |-------------------|--------------------------------------------------|-------|------| | | Package thermal resistance (junction to ambient) | | | | R <sub>thJA</sub> | TQFP64 | 60 | | | | SDIP56 | 45 | °C/W | | | TQFP44 | 52 | | | | SDIP42 | 55 | | | P <sub>D</sub> | Power dissipation 1) | 500 | mW | | T <sub>Jmax</sub> | Maximum junction temperature 2) | 150 | °C | and $\ensuremath{\mathsf{P}_{\mathsf{PORT}}}$ is the port power dissipation determined by the user. <sup>2.</sup> The average chip-junction temperature can be obtained from the formula $T_J = T_A + P_D x$ RthJA. #### 17.2 SOLDERING AND GLUEABILITY INFORMATION Recommended soldering information given only as design guidelines in Figure 105 and Figure 106. Recommended glue for SMD plastic packages dedicated to molding compound with silicone: Heraeus: PD945, PD955Loctite: 3615, 3298 Figure 105. Recommended Wave Soldering Profile (with 37% Sn and 63% Pb) Figure 106. Recommended Reflow Soldering Oven Profile (MID JEDEC) ## 18 DEVICE CONFIGURATION AND ORDERING INFORMATION Each device is available for production in user programmable versions (FLASH) as well as in factory coded versions (ROM). E<sup>2</sup>PROM data memory and FLASH devices are shipped to customers with a default content (FFh), while ROM factory coded parts contain the code supplied by the customer. This implies that FLASH devices have to be configured by the customer using the Option Bytes while the ROM devices are factory-configured. #### **18.1 OPTION BYTES** The two option bytes allow the hardware configuration of the microcontroller to be selected. The option bytes have no address in the memory map and can be accessed only in programming mode (for example using a standard ST7 programming tool). The default content of the FLASH is fixed to FFh. In masked ROM devices, the option bytes are fixed in hardware by the ROM code (see option list). #### **USER OPTION BYTE 0** Bit 7:2 = **Reserved**, must always be 1. Bit 1 = **56/42** Package Configuration. This option bit allows to configured the device according to the package. 0: 42 or 44 pin packages 1: 56 or 64 pin packages Bit 0 = FMP Full memory protection. This option bit enables or disables external access to the internal program memory (read-out protection). Clearing this bit causes the erasing (by overwriting with the currently latched values) of the whole memory (not including the option bytes). 0: Program memory not read-out protected 1: Program memory read-out protected **Note:** The data E2PROM is not protected by this bit in flash devices. In ROM devices, a protection can be selected in the Option List (see page 146). #### **USER OPTION BYTE 1** Bit 7 = **CSS** Clock Security System disable This option bit enables or disables the CSS features. 0: CSS enabled 1: CSS disabled Bit 6:4 = OSC[2:0] Oscillator selection These three option bits can be used to select the main oscillator as shown in Table 24. Bit 3:2 = LVD[1:0] Low voltage detection selection These option bits enable the LVD block with a selected threshold as shown in Table 25. Bit 1 = WDG HALT Watchdog Reset on HALTt mode This option bit determines if a RESET is generated when entering HALT mode while the Watchdog is active. 0: No Reset generation when entering Halt mode 1: Reset generation when entering Halt mode Bit 0 = **WDG SW** *Hardware or software watchdog* This option bit selects the watchdog type. Hardware (watchdog always enabled) 1: Software (watchdog to be enabled by software) Table 24. Main Oscillator Configuration | | _ | | | |-----------------------------|------|------|------| | Selected Oscillator | OSC2 | OSC1 | OSC0 | | External Clock (Stand-by) | 1 | 1 | 1 | | ~4 MHz Internal RC | 1 | 1 | 0 | | 1~14 MHz External RC | 1 | 0 | Х | | Low Power Resonator (LP) | 0 | 1 | 1 | | Medium Power Resonator (MP) | 0 | 1 | 0 | | Medium Speed Resonator (MS) | 0 | 0 | 1 | | High Speed Resonator (HS) | 0 | 0 | 0 | **Table 25. LVD Threshold Configuration** | Configuration | LVD1 | LVD0 | |------------------------------------|------|------| | LVD Off | 1 | 1 | | Highest Voltage Threshold (~4.50V) | 1 | 0 | | Medium Voltage Threshold (~4.05V) | 0 | 1 | | Lowest Voltage Threshold (~3.45V) | 0 | 0 | | | USER OPTION BYTE 0 | | | | | | USE | R OPT | ON BY | /TE 1 | | | | | | | |------------------|--------------------|---|---|---|-----|----------|----------|----------|-------|-------|-------------|-----------|---|---|---|---| | | 7 0 | | | | | 7 | | | | | | | 0 | | | | | | Reserved 56/42 FMP | | | | css | OSC<br>2 | OSC<br>1 | OSC<br>0 | LVD1 | LVD0 | WDG<br>HALT | WDG<br>SW | | | | | | Default<br>Value | 1 | 1 | 1 | 1 | 1 | 1 | Х | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | #### **DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)** #### 18.2 TRANSFER OF CUSTOMER CODE Customer code is made up of the ROM contents and the list of the selected options (if any). The ROM contents are to be sent on diskette, or by electronic means, with the hexadecimal file in .S19 format generated by the development tool. All unused bytes must be set to FFh. The selected options are communicated to STMicroelectronics using the correctly completed OP-TION LIST appended. The STMicroelectronics Sales Organization will be pleased to provide detailed information on contractual points. Figure 107. ROM Factory Coded Device Types Figure 108. FLASH User Programmable Device Types | | | MICROCONTROLLE | R OPTION LIST | | |----------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | Customer:<br>Address: | | | | | | *The ROM or FA | code*:<br>STROM code name is a:<br>DM code must be sent in | ssigned by STMicroeled | tronics. | ocessed. | | STMicroelectroni | cs references | | | | | ROM Type/Memo | ory Size/Package (check | only 1 option): | | | | ROM DEVICE: | | 16K | <br> | | | SDIP42:<br>TQFP44: | [] ST72124J2B<br> [] ST72314J2B<br> [] ST72334J2B<br> [] ST72124J2T | <br> []ST72314J4B<br> []ST72334J4B | | | | SDIP56: | []ST72314J2T<br> []ST72334J2T<br> []ST72314N2B<br> []ST72334N2B | []ST72314J4T<br>[]ST72334J4T<br>[]ST72314N4B<br>[]ST72334N4B | | | | TQFP64: | []ST72314N2T<br>[]ST72334N2T | []ST72314N4T<br>[]ST72334N4T | į<br>į | | | FASTROM DEV | ICE:] 8K | 16K | <br> | | | SDIP42: | []ST72P124J2B<br> []ST72P314J2B<br> []ST72P334J2B | [] ST72P314J4B | | | | TQFP44:<br>SDIP56: | []ST72P124J2T<br>[]ST72P314J2T<br>[]ST72P334J2T<br>[]ST72P314N2E | [ ] ST72P334J4T | | | | TQFP64: | []ST72F314N2E<br> []ST72P334N2E<br> []ST72P314N2T<br> []ST72P334N2T | 6 [] ST72P334N4B<br> [] ST72P314N4T | | | | Conditioning (spe | ecify for TQFP only): | [] Tape & Reel | | [] Tray | | Marking: [] St | andard marking | [] Special marking<br>TQFP (10 char. r | (ROM only):<br>max) :<br>nax) : | | | | cters are letters, digits, '. | .', '-', '/' and spaces only. | • | | | Temperature Rar | nge: [] 0°C to +70°C | []-40°C to +85°C | []-40°C to +105° | C []-40°C to +125°C | | Clock Source Se | lection: Resonator: RC Network: External Clock: | [] LP: Low power resc<br>[] MP: Medium power<br>[] MS: Medium speed<br>[] HS: High speed res<br>[] Internal | resonator (2 to 4 No resonator (4 to 8 | MHz)<br>MHz) | | Clock Security Sy | ystem: | [] Disabled | [] Enabled | | | LVD Reset: | | [] Disabled | [] Enabled: | [] Highest threshold<br>[] Medium threshold<br>[] Lowest threshold | | Watchdog Select<br>Watchdog Reset | | [] Software Activation<br>[] Reset | [] Hardware A<br>[] No reset | activation | | Program Readou<br>Data E2PROM R<br>*available on ST | eadout Protection*: | [] Disabled<br>[] Disabled | [] Enabled<br>[] Enabled | | | Comments:<br>Supply Operating<br>Notes:<br>Date:<br>Signature: | g Range in the applicatio | n: | | | 146/153 #### **18.3 DEVELOPMENT TOOLS** STMicroelectronics offers a range of hardware and software development tools for the ST7 microcontroller family. Full details of tools available for the ST7 from third party manufacturers can be obtain from the STMicroelectronics Internet site: http://mcu.st.com. Tools from these manufacturers include C compliers, emulators and gang programmers. #### **STMicroelectronics Tools** Three types of development tool are offered by ST, all of them connect to a PC via a parallel (LPT) port: see Table 26 and Table 27 for more details. **Table 26. STMicroelectronics Tool Features** | | In-Circuit Emulation | Programming Capability <sup>1)</sup> | Software Included | |-----------------------|------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------| | ST7 Development Kit | Yes. (Same features as HDS2 emulator but without logic analyzer) | Yes (DIP packages only) | ST7 CD ROM with: - ST7 Assembly toolchain - STVD7 and WGDB7 powerful | | ST7 HDS2 Emulator | Yes, powerful emulation features including trace/ logic analyzer | No | Source Level Debugger for Win 3.1, Win 95 and NT — C compiler demo versions | | ST7 Programming Board | No | Yes (All packages) | <ul><li>ST Realizer for Win 3.1 and Win 95.</li><li>Windows Programming Tools for Win 3.1, Win 95 and NT</li></ul> | **Table 27. Dedicated STMicroelectronics Development Tools** | Supported Products | ST7 Development Kit | ST7 HDS2 Emulator | ST7 Programming Board | |------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------|-------------------------------------------------------| | ST72(C)334J2,<br>ST72(C)334J4,<br>ST72(C)334N2,<br>ST72(C)334N4,<br>ST72(C)314J2,<br>ST72(C)314J4,<br>ST72(C)314N2,<br>ST72(C)314N4,<br>ST72(C)124J2 | ST7MDT2-DVP2 | ST7MDT2-EMU2B | ST7MDT2-EPB2/EU<br>ST7MDT2-EPB2/US<br>ST7MDT2-EPB2/UK | #### Note: 1. In-Situ Programming (ISP) interface for FLASH devices. ## **DEVELOPMENT TOOLS** (Cont'd) ## 18.3.1 Suggested List Of Socket Types ## Table 28. Suggested List of TQFP64 Socket Types | Package / Probe | | Socket type | | |-----------------|----------|-------------------------|-----------| | TQFP64 | ENPLAS | OTQ-64-0.8-02 | Open Top | | TQTF04 | YAMAICHI | IC51-0644-1240.KS-14584 | Clamshell | | EMU PROBE | YAMAICHI | IC149-064-008-S5 | SMC | ## Suggested List of TQFP44 Socket Types | Package / Probe | | Adaptor / Socket Reference | Socket type | |---------------------|----------|----------------------------|-------------| | TQFP44 | ENPLAS | OTQ-44-0.8-04 | Open Top | | TQFF44 | YAMAICHI | IC51-0444-467-KS-11787 | Clamshell | | TQFP44<br>EMU PROBE | YAMAICHI | IC149-044-*52-S5 | SMC | ## **18.4 ST7 APPLICATION NOTES** | IDENTIFICATION | DESCRIPTION | |-----------------|--------------------------------------------------------------------------------------| | EXAMPLE DRIVERS | S | | AN 969 | SCI COMMUNICATION BETWEEN ST7 AND PC | | AN 970 | SPI COMMUNICATION BETWEEN ST7 AND EEPROM | | AN 971 | I <sup>2</sup> C COMMUNICATING BETWEEN ST7 AND M24CXX EEPROM | | AN 972 | ST7 SOFTWARE SPI MASTER COMMUNICATION | | AN 973 | SCI SOFTWARE COMMUNICATION WITH A PC USING ST72251 16-BIT TIMER | | AN 974 | REAL TIME CLOCK WITH ST7 TIMER OUTPUT COMPARE | | AN 976 | DRIVING A BUZZER THROUGH ST7 TIMER PWM FUNCTION | | AN 979 | DRIVING AN ANALOG KEYBOARD WITH THE ST7 ADC | | AN 980 | ST7 KEYPAD DECODING TECHNIQUES, IMPLEMENTING WAKE-UP ON KEYSTROKE | | AN1017 | USING THE ST7 UNIVERSAL SERIAL BUS MICROCONTROLLER | | AN1041 | USING ST7 PWM SIGNAL TO GENERATE ANALOG OUTPUT (SINUSOID) | | AN1042 | ST7 ROUTINE FOR I <sup>2</sup> C SLAVE MODE MANAGEMENT | | AN1044 | MULTIPLE INTERRUPT SOURCES MANAGEMENT FOR ST7 MCUS | | AN1045 | ST7 S/W IMPLEMENTATION OF I <sup>2</sup> C BUS MASTER | | AN1046 | UART EMULATION SOFTWARE | | AN1047 | MANAGING RECEPTION ERRORS WITH THE ST7 SCI PERIPHERALS | | AN1048 | ST7 SOFTWARE LCD DRIVER | | AN1078 | PWM DUTY CYCLE SWITCH IMPLEMENTING TRUE 0% & 100% DUTY CYCLE | | AN1082 | DESCRIPTION OF THE ST72141 MOTOR CONTROL PERIPHERAL REGISTERS | | AN1083 | ST72141 BLDC MOTOR CONTROL SOFTWARE AND FLOWCHART EXAMPLE | | AN1105 | ST7 PCAN PERIPHERAL DRIVER | | AN1129 | PERMANENT MAGNET DC MOTOR DRIVE. | | AN1130 | AN INTRODUCTION TO SENSORLESS BRUSHLESS DC MOTOR DRIVE APPLICATIONS WITH THE ST72141 | | AN1148 | USING THE ST7263 FOR DESIGNING A USB MOUSE | | AN1149 | HANDLING SUSPEND MODE ON A USB MOUSE | | AN1180 | USING THE ST7263 KIT TO IMPLEMENT A USB GAME PAD | | AN1276 | BLDC MOTOR START ROUTINE FOR THE ST72141 MICROCONTROLLER | | AN1321 | USING THE ST72141 MOTOR CONTROL MCU IN SENSOR MODE | | AN1325 | USING THE ST7 USB LOW-SPEED FIRMWARE V4.X | | AN1445 | USING THE ST7 SPI TO EMULATE A 16-BIT SLAVE | | AN1475 | DEVELOPING AN ST7265X MASS STORAGE APPLICATION | | AN1504 | STARTING A PWM SIGNAL DIRECTLY AT HIGH LEVEL USING THE ST7 16-BIT TIMER | | PRODUCT EVALUA | | | AN 910 | PERFORMANCE BENCHMARKING | | AN 990 | ST7 BENEFITS VERSUS INDUSTRY STANDARD | | AN1077 | OVERVIEW OF ENHANCED CAN CONTROLLERS FOR ST7 AND ST9 MCUS | | AN1086 | U435 CAN-DO SOLUTIONS FOR CAR MULTIPLEXING | | AN1150 | BENCHMARK ST72 VS PC16 | | AN1151 | PERFORMANCE COMPARISON BETWEEN ST72254 & PC16F876 | | AN1278 | LIN (LOCAL INTERCONNECT NETWORK) SOLUTIONS | | PRODUCT MIGRAT | | | AN1131 | MIGRATING APPLICATIONS FROM ST72511/311/214/124 TO ST72521/321/324 | | AN1322 | MIGRATING AN APPLICATION FROM ST7263 REV.B TO ST7263B | | AN1365 | GUIDELINES FOR MIGRATING ST72C254 APPLICATION TO ST72F264 | | PRODUCT OPTIMIZ | ZATION | | IDENTIFICATION | DESCRIPTION | |----------------|----------------------------------------------------------------------------------| | AN 982 | USING ST7 WITH CERAMIC RESONATOR | | AN1014 | HOW TO MINIMIZE THE ST7 POWER CONSUMPTION | | AN1015 | SOFTWARE TECHNIQUES FOR IMPROVING MICROCONTROLLER EMC PERFORMANCE | | AN1040 | MONITORING THE VBUS SIGNAL FOR USB SELF-POWERED DEVICES | | AN1070 | ST7 CHECKSUM SELF-CHECKING CAPABILITY | | AN1324 | CALIBRATING THE RC OSCILLATOR OF THE ST7FLITE0 MCU USING THE MAINS | | AN1477 | EMULATED DATA EEPROM WITH XFLASH MEMORY | | AN1502 | EMULATED DATA EEPROM WITH ST7 HDFLASH MEMORY | | AN1529 | EXTENDING THE CURRENT & VOLTAGE CAPABILITY ON THE ST7265 VDDF SUPPLY | | AN1530 | ACCURATE TIMEBASE FOR LOW-COST ST7 APPLICATIONS WITH INTERNAL RC OSCIL- | | AN 1550 | LATOR | | PROGRAMMING A | ND TOOLS | | AN 978 | KEY FEATURES OF THE STVD7 ST7 VISUAL DEBUG PACKAGE | | AN 983 | KEY FEATURES OF THE COSMIC ST7 C-COMPILER PACKAGE | | AN 985 | EXECUTING CODE IN ST7 RAM | | AN 986 | USING THE INDIRECT ADDRESSING MODE WITH ST7 | | AN 987 | ST7 SERIAL TEST CONTROLLER PROGRAMMING | | AN 988 | STARTING WITH ST7 ASSEMBLY TOOL CHAIN | | AN 989 | GETTING STARTED WITH THE ST7 HIWARE C TOOLCHAIN | | AN1039 | ST7 MATH UTILITY ROUTINES | | AN1064 | WRITING OPTIMIZED HIWARE C LANGUAGE FOR ST7 | | AN1071 | HALF DUPLEX USB-TO-SERIAL BRIDGE USING THE ST72611 USB MICROCONTROLLER | | AN1106 | TRANSLATING ASSEMBLY CODE FROM HC05 TO ST7 | | AN1179 | PROGRAMMING ST7 FLASH MICROCONTROLLERS IN REMOTE ISP MODE (IN-SITU PRO-GRAMMING) | | AN1446 | USING THE ST72521 EMULATOR TO DEBUG A ST72324 TARGET APPLICATION | | AN1478 | PORTING AN ST7 PANTA PROJECT TO CODEWARRIOR IDE | | AN1527 | DEVELOPING A USB SMARTCARD READER WITH ST7SCR | | AN1575 | ON-BOARD PROGRAMMING METHODS FOR XFLASH AND HDFLASH ST7 MCUS | ## 19 IMPORTANT NOTES ## 19.1 SCI Baud rate registers **Caution:** The SCI baud rate register (SCIBRR) MUST NOT be written to (changed or refreshed) while the transmitter or the receiver is enabled. ## **20 SUMMARY OF CHANGES** Description of the changes between the current release of the specification and the previous one. | Revision | Main changes | Date | |----------|--------------------------------------------------------------------------------------|----------| | | Replaced Note by Caution in "Conventional Baud Rate Generation" on page 91 | | | 2.5 | Changed Watchdog and Halt mode Option to read "Watchdog reset on Halt" in Section 18 | April-03 | | | Please read carefully the Section "IMPORTANT NOTES" on page 151 | | | | -4 | | |---|------|---| | N | otes | • | | | | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without the express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 2003 STMicroelectronics - All Rights Reserved. Purchase of I<sup>2</sup>C Components by STMicroelectronics conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in an I<sup>2</sup>C system is granted provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. STMicroelectronics Group of Companies Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com