# MOS INTEGRATED CIRCUIT $\mu PD4616112$ # 16M-BIT CMOS MOBILE SPECIFIED RAM 1M-WORD BY 16-BIT #### **Description** The $\mu$ PD4616112 is a high speed, low power, 16,777,216 bits (1,048,576 words by 16 bits) CMOS mobile specified RAM featuring low power static RAM compatible function and pin configuration. The μPD4616112 is fabricated with advanced CMOS technology using one-transistor memory cell. The $\mu$ PD4616112 is packed in 48-pin TAPE FBGA. #### **Features** • 1,048,576 words by 16 bits organization Fast access time: 80, 90 ns (MAX.) • Byte data control: /LB (I/O0 - I/O7), /UB (I/O8 - I/O15) • Low voltage operation: Vcc = 2.6 to 3.0 V • Operating ambient temperature: $T_A = -20$ to +70 °C • Output Enable input for easy application • Chip Enable input: /CS pin • Standby Mode input: MODE pin • Standby Mode1: Normal standby (Memory cell data hold valid) • Standby Mode2: Memory cell data hold invalid | Product name | Access time | Operating supply | Operating ambient | Supply current | | |-----------------|-------------|------------------|-------------------|----------------|------------| | | ns (MAX.) | Voltage | temperature | At operating | At standby | | | | | °C | mA (MAX.) | μA (MAX.) | | μPD4616112-BCxx | 80, 90 | 2.6 to 3.0 | -20 to +70 | 35 | 100 / 10 | The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information. # **★** Ordering Information | Part number | Package | Access time | Operating | Operating | Remark | |-----------------------|--------------------------|-------------|----------------|-------------|------------| | | | ns (MAX.) | supply voltage | temperature | | | | | | V | °C | | | μPD4616112F9-BC80-BC2 | 48-pin TAPE FBGA (8 x 6) | 80 | 2.6 to 3.0 | -20 to +70 | BC version | | μPD4616112F9-BC90-BC2 | | 90 | | | | # ★ Marking Image | Part number | Marking (XX) | |-----------------------|--------------| | μPD4616112F9-BC80-BC2 | B1 | | μPD4616112F9-BC90-BC2 | B2 | # **Pin Configuration** /xxx indicates active low signal. # 48-pin TAPE FBGA (8 x 6) #### **Top View** 5 6 Α В D Е F **Bottom View** 2 | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-------|-------|-----|-----|------|------| | Α | /LB | /OE | A0 | A1 | A2 | MODE | | В | I/O8 | /UB | А3 | A4 | /CS | I/O0 | | С | I/O9 | I/O10 | A5 | A6 | I/O1 | I/O2 | | D | GND | I/O11 | A17 | A7 | I/O3 | Vcc | | Е | Vcc | I/O12 | GND | A16 | I/O4 | GND | | F | I/O14 | I/O13 | A14 | A15 | I/O5 | I/O6 | | G | I/O15 | A19 | A12 | A13 | /WE | 1/07 | | Н | A18 | A8 | A9 | A10 | A11 | GND | | | 6 | 5 | 4 | 3 | 2 | 1 | |---|------|------|-----|-----|-------|-------| | Α | MODE | A2 | A1 | A0 | /OE | /LB | | В | I/O0 | /CS | A4 | А3 | /UB | I/O8 | | С | I/O2 | I/O1 | A6 | A5 | I/O10 | I/O9 | | D | Vcc | I/O3 | A7 | A17 | I/O11 | GND | | Е | GND | I/O4 | A16 | GND | I/O12 | Vcc | | F | 1/06 | I/O5 | A15 | A14 | I/O13 | I/O14 | | G | 1/07 | /WE | A13 | A12 | A19 | I/O15 | | Н | GND | A11 | A10 | A9 | A8 | A18 | A0 - A19 : Address inputs I/O0 - I/O15 : Data inputs / outputs : Chip Select /CS : Standby mode /WE : Write enable MODE /OE : Output enable /LB, /UB : Byte data select Vcc : Power supply GND : Ground Remark Refer to Package Drawing for the index mark. # **Block Diagram** #### **Truth Table** | /CS | MODE | /OE | /WE | /LB | /UB | Mode | I/O | | Supply current | |-----|------|-----|-----|-----|-----|-------------------------------|----------------|----------------|------------------| | | | | | | | | I/O0 - I/O7 | I/O8 - I/O15 | | | Н | Н | × | × | × | × | Not selected (Standby Mode 1) | High impedance | High impedance | I <sub>SB1</sub> | | Н | L | × | × | × | × | Not selected (Standby Mode 2) | High impedance | High impedance | I <sub>SB2</sub> | | L | Н | Н | Н | × | × | Output disable | High impedance | High impedance | Icca | | | | L | Н | L | L | Word read | <b>D</b> оит | <b>D</b> оит | | | | | | | L | Η | Lower byte read | <b>D</b> оит | High impedance | | | | | | | Н | L | Upper byte read | High impedance | <b>D</b> оит | | | | | | | Η | Η | Output disable | High impedance | High impedance | | | | | × | L | ┙ | ┙ | Word write | Din | Din | | | | | | | L | Η | Lower byte write | Din | High impedance | | | | | | | Н | L | Upper byte write | High impedance | Din | | | | | | | Н | Н | Write abort | High impedance | High impedance | | Caution MODE pin must be fixed to High except Standby Mode 2. Remark X: VIH or VIL #### ★ Initialization The $\mu$ PD4616112 is initialized in the power-on sequence according to the following. - (1) To stabilize internal circuits, before turning on the power, a 200 $\mu$ s or longer wait time must precede any signal toggling. - (2) After the wait time, read operation must be performed at least 3 times. After that, it can be normal operation. # **Initialization Timing Chart** - Cautions 1. Following power application, make MODE and /CS high level during the wait time interval. - 2. Following power application, make MODE high level during the wait time and three read operations. - 3. The read operation must satisfy the specs described on page 10 (Read Cycle (BC Version)). - 4. The address is don't care (V<sub>IH</sub> or V<sub>IL</sub>) during read operation. - 5. Read operation must be executed with toggled the /CS pin. - 6. To prevent bus contention, it is recommended to set /OE to high level. - 7. Do not input data to the I/O pins if /OE is low level during a read operation. #### **Electrical Specifications** #### **Absolute Maximum Ratings** | Parameter | Symbol | Condition | Rating | Unit | |-------------------------------|------------------|-----------|-------------------------------------|------| | Supply voltage | Vcc | | -0.5 Note to +3.3 | V | | Input / Output voltage | VT | | -0.5 Note to Vcc + 0.4 (3.3 V MAX). | V | | Operating ambient temperature | TA | | -20 to +70 | °C | | Storage temperature | T <sub>stg</sub> | | -55 to +125 | °C | Note -1.0 V (MIN.) (Pulse width: 30 ns) Caution Exposing the device to stress above those listed in Absolute Maximum Rating could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. #### **Recommended Operating Conditions** | Parameter | Symbol | Condition | μPD4616 | Unit | | |-------------------------------|--------|-----------|-----------|---------|----| | | | | MIN. | MAX. | | | Supply voltage | Vcc | | 2.6 | 3.0 | V | | High level input voltage | VIH | | 0.8Vcc | Vcc+0.3 | V | | Low level input voltage | VIL | | -0.3 Note | 0.2Vcc | V | | Operating ambient temperature | TA | | -20 | +70 | °C | Note -0.5 V (MIN.) (Pulse width: 30 ns) # Capacitance ( $T_A = 25$ °C, f = 1 MHz) | Parameter | Symbol | Test condition | MIN. | TYP. | MAX. | Unit | |----------------------------|------------------|------------------------|------|------|------|------| | Input capacitance | Cin | Vin = 0 V | | | 8 | pF | | Input / Output capacitance | C <sub>I/O</sub> | V <sub>I/O</sub> = 0 V | | | 10 | pF | Remarks 1. VIN: Input voltage Vi/o: Input / Output voltage 2. These parameters are not 100% tested. # DC Characteristics (Recommended Operating Conditions Unless Otherwise Noted) | Parameter | Symbol | Test condition | μPD4616112-BCxx | | Cxx | Unit | |---------------------------|------------------|---------------------------------------------------------------------|-----------------|------|--------|------| | | | | MIN. | TYP. | MAX. | | | Input leakage current | lu | Vin = 0 V to Vcc | -1.0 | | +1.0 | μΑ | | I/O leakage current | ILO | V <sub>VO</sub> = 0 V to V <sub>CC</sub> , /CS = V <sub>IH</sub> or | -1.0 | | +1.0 | μΑ | | | | /WE = VIL or /OE = VIH | | | | | | Operating supply current | Icca | /CS = V <sub>IL</sub> , Minimum cycle time, | | | 35 | mA | | | | I <sub>1</sub> /O = 0 mA | | | | | | Standby supply current | I <sub>SB1</sub> | /CS ≥ Vcc - 0.2 V, MODE ≥ Vcc - 0.2 V | | | 100 | μΑ | | | I <sub>SB2</sub> | /CS ≥ Vcc - 0.2 V, MODE ≤ 0.2 V | | | 10 | | | High level output voltage | Vон | Iон = −0.5 mA | 0.8Vcc | | | V | | Low level output voltage | Vol | IoL = 1 mA | | | 0.2Vcc | V | Remarks 1. VIN: Input voltage Vi/o: Input / Output voltage **2.** These DC characteristics are in common regardless of product classifications. # **★** Standby Mode State Machine # **Standby Mode Characteristics** | Standby Mode | Memory Cell Data Hold | Standby Supply Current (µA) | |--------------|-----------------------|-----------------------------| | Mode 1 | Valid | 100 (Isb1) | | Mode 2 | Invalid | 10 (I <sub>SB2</sub> ) | # **AC Characteristics (Recommended Operating Conditions Unless Otherwise Noted)** #### **AC Test Conditions** # \* [ μPD4616112-BC80, μPD4616112-BC90 ] Input Waveform (Rise and Fall Time ≤ 5 ns) #### **Output Waveform** # **Output Load** AC characteristics directed with the note should be measured with the output load shown in **Figure 1**. #### Figure 1 C∟: 50 pF 5 pF (tclz, tolz, tblz, tchz, tohz, tbhz, twhz, tow) #### \* Read Cycle (BC version) | Parameter | Symbol | μPD4616 | 112-BC80 | μPD4616 | 112-BC90 | Unit | Notes | |--------------------------------------|------------------|---------|----------|---------|----------|------|-------| | | | MIN. | MAX. | MIN. | MAX. | | | | Read cycle time | trc | 80 | 10,000 | 90 | 10,000 | ns | 1 | | Identical address read cycle time | t <sub>RC1</sub> | 80 | 10,000 | 90 | 10,000 | ns | 2 | | Address skew time | tskew | | 10 | | 20 | ns | 3 | | /CS pulse width | tcp | 10 | | 10 | | ns | | | Address access time | <b>t</b> AA | | 80 | | 90 | ns | 4 | | /CS access time | tacs | | 80 | | 90 | ns | | | /OE to output valid | toe | | 35 | | 40 | ns | 5 | | /LB, /UB to output valid | tва | | 35 | | 40 | ns | | | Output hold from address change | tон | 10 | | 10 | | ns | | | /CS to output in low impedance | tcLz | 10 | | 10 | | ns | | | /OE to output in low impedance | tolz | 5 | | 5 | | ns | | | /LB, /UB to output in low impedance | t <sub>BLZ</sub> | 5 | | 5 | | ns | | | /CS to output in high impedance | tснz | | 25 | | 25 | ns | | | /OE to output in high impedance | tонz | | 25 | | 25 | ns | | | /LB, /UB to output in high impedance | tвнz | | 25 | | 25 | ns | | Notes 1. One read cycle (trc) must satisfy the minimum value (trc(MIN.)) and maximum value (trc(MAX.) = 10 μs). trc indicates the time from the /CS low level input point or address change start point, whichever is later, to the /CS high level input point or the next address change start point, whichever is earlier. As a result, there are the following four conditions for trc. - (address access) to Time from address change start point to /CS high level input point - 2) Time from address change start point to next address change start point (address access) - 3) Time from /CS low level input point to next address change start point (/CS access) - 4) Time from /CS low level input point to /CS high level input point (/CS access) - 2. The identical address read cycle time (tRc1) is the cycle time of one read operation when performing continuous read operations toggling /OE , /LB, and /UB with the address fixed and /CS low level. Perform settings so that the sum (tRc) of the identical address read cycle times (tRc1) is 10 $\mu$ s or less. - 3. tskew indicates the following three types of time depending on the condition. - 1) When switching /CS from high level to low level, tskew is the time from the /CS low level input point until the next address is determined. - 2) When switching /CS from low level to high level, tskew is the time from the address change start point to the /CS high level input point. - 3) When /CS is fixed to low level, tskew is the time from the address change start point until the next address is determined. Since specs are defined for tskew only when /CS is active, tskew is not subject to limitations when /CS is switched from high level to low level following address determination, or when the address is changed after /CS is switched from low level to high level. - **4.** Regarding tax and tacs, only tax is satisfied during address access (refer to 1) and 2) of **Note 1**), and only tacs is satisfied during /CS access (refer to 3) of **Note 1**). - 5. Regarding tbA and toE, only tbA is satisfied if /OE becomes active later than /UB and /LB, and only toE is satisfied if /UB and /LB become active before /OE. # Read Cycle Timing Chart 1 Caution If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the read cycle time (tRc), none of the data can be guaranteed. Remark In read cycle, /WE should be fixed to High. # \* Read Cycle Timing Chart 2 Caution If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the read cycle time (trc), none of the data can be guaranteed. $\textbf{Remark} \quad \text{In read cycle, } \textit{IWE should be fixed to High.}$ # \* Read Cycle Timing Chart 3 Caution If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the read cycle time (trc), none of the data can be guaranteed. ### \* Read Cycle Timing Chart 4 Caution If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the read cycle time (trc), none of the data can be guaranteed. **Note** To perform a continuous read toggling /OE, /UB, and /LB with /CS low level at an identical address, make settings so that the sum (trc) of the identical address read cycle times (trc1) is 10 $\mu$ s or less. Remark In read cycle, /WE should be fixed to High. ### **★** Write Cycle (BC version) | Parameter | Symbol | μPD4616112-BC80 | | μPD4616112-BC90 | | Unit | Notes | |------------------------------------|--------------|-----------------|--------|-----------------|--------|------|-------| | | | MIN. | MAX. | MIN. | MAX. | | | | Write cycle time | twc | 80 | 10,000 | 90 | 10,000 | ns | 1 | | Identical address write cycle time | twc1 | 80 | 10,000 | 90 | 10,000 | ns | 2 | | Address skew time | tskew | | 10 | | 20 | ns | 3 | | /CS to end of write | tcw | 40 | | 50 | | ns | 4 | | /LB, /UB to end of write | tвw | 30 | | 35 | | ns | | | Address valid to end of write | taw | 35 | | 45 | | ns | | | Write pulse width | twp | 30 | | 35 | | ns | | | Write recovery time | twr | 20 | | 20 | | ns | 5 | | /CS pulse width | tcp | 10 | | 10 | | ns | | | Address setup time | tas | 0 | | 0 | | ns | | | Byte write hold time | tвwн | 20 | | 20 | | ns | | | Data valid to end of write | tow | 20 | | 25 | | ns | | | Data hold time | tон | 0 | | 0 | | ns | | | /OE to output in low impedance | tolz | 5 | | 5 | | ns | | | /WE to output in high impedance | <b>t</b> wnz | | 25 | | 25 | ns | | | /OE to output in high impedance | tонz | | 25 | | 25 | ns | | | Output active from end of write | tow | 5 | | 5 | | ns | | **Notes 1.** One write cycle (twc) must satisfy the minimum value (twc(MIN.)) and the maximum value (twc(MAX.) = 10 $\mu$ s). - two indicates the time from the /CS low level input point or address change start point, whichever is after, to the /CS high level input point or the next address change start point, whichever is earlier. As a result, there are the following four conditions for two. - ★ 1) Time from address change start point to /CS high level input point - ★ 2) Time from address change start point to next address change start point - 3) Time from /CS low level input point to next address change start point - 4) Time from /CS low level input point to /CS high level input point - 2. The identical address read cycle time (twc1) is the cycle time of one write cycle when performing continuous write operations with the address fixed and /CS low level, changing /LB and /UB at the same time, and toggling /WE, as well as when performing a continuous write toggling /LB and /UB. Make settings so that the sum (twc) of the identical address write cycle times (twc1) is 10 μs or less. - 3. tskew indicates the following three types of time depending on the condition. - 1) When switching /CS from high level to low level, tskew is the time from the /CS low level input point until the next address is determined. - 2) When switching /CS from low level to high level, tskew is the time from the address change start point to the /CS high level input point. - 3) When /CS is fixed to low level, tskew is the time from the address change start point until the next address is determined Since specs are defined for tskew only when /CS is active, tskew is not subject to limitations when /CS is switched from high level to low level following address determination, or when the address is changed after /CS is switched from low level to high level. #### 4. Definition of write start and write end | | /CS | /WE | /LB, /UB | Status | |-----------------------|--------|--------|----------|--------------------------------------------------------------------------------------------------| | Write start pattern 1 | H to L | L | L | If /WE, /LB, /UB are low level, time when /CS changes from high level to low level | | Write start pattern 2 | L | H to L | L | If /CS, /LB, /UB are low level, time when /WE changes from high level to low level | | Write start pattern 3 | L | L | H to L | If /CS, /WE are low level, time when /LB or /UB changes from high level to low level | | Write end pattern 1 | L | L to H | L | If /CS, /WE, /LB, /UB are low level, time when /WE changes from low level to high level | | Write end pattern 2 | L | L | L to H | When /CS, /WE, /LB, /UB are low level, time when /LB or /UB changes from low level to high level | - 5. Definition of write end recovery time (twr) - 1) Time from write end to address change start point, or from write end to /CS high level input point - 2) When /CS, /LB, /UB are low level and continuously written to the identical address, time from /WE high level input point to /WE low level input point - 3) When /CS, /WE are low level and continuously written to the identical address, time from /LB or /UB high level input point, whichever is later, to /LB or /UB low level input point, whichever is earlier. - 4) When /CS is low level and continuously written to the identical address, time from write end to point at which /WE, /LB, or /UB starts to change from high level to low level, whichever is earliest. # **★** Write Cycle Timing Chart 1 Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the write cycle time (twc), none of the data can be guaranteed. Remark Write operation is done during the overlap time of a Low /CS, /WE, /LB and/or /UB. ### **★** Write Cycle Timing Chart 2 (/WE Controlled) - Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the write cycle time (twc), none of the data can be guaranteed. **Note** If /LB and /UB are changed at the same time with /CS low level and a continuous write operation toggling /WE is performed, make settings so that the sum (twc) of the identical address write cycle time (twc1) is 10 $\mu$ s or less. - Remarks 1. Write operation is done during the overlap time of a Low /CS, /WE, /LB and/or /UB. - 2. When /WE is at Low, the I/O pins are always high impedance. When /WE is at High, read operation is executed. Therefore /OE should be at High to make the I/O pins high impedance. ### **★** Write Cycle Timing Chart 3 (/CS Controlled) - Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the write cycle time (twc), none of the data can be guaranteed. # Write Cycle Timing Chart 4 (/LB, /UB Controlled 1) Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the write cycle time (twc), none of the data can be guaranteed. ### Write Cycle Timing Chart 5 (/LB, /UB Controlled 2) - Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the write cycle time (twc), none of the data can be guaranteed. Note If /LB and /UB are changed at the same time with /CS low level and a continuous write operation toggling /WE is performed, make settings so that the sum (twc) of the identical address write cycle time (twc1) is 10 $\mu$ s or less. Remark Write operation is done during the overlap time of a Low /CS, /WE, /LB and/or /UB. ### **★** Write Cycle Timing Chart 6 (/LB, /UB Independent Controlled 1) - Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the write cycle time (twc), none of the data can be guaranteed. **Note** If /LB and /UB are changed at the same time with /CS low level and a continuous write operation toggling /WE is performed, make settings so that the sum (twc) of the identical address write cycle time (twc1) is 10 $\mu$ s or less. # \* Write Cycle Timing Chart 7 (/LB, /UB Independent Controlled 2) - Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the write cycle time (twc), none of the data can be guaranteed. Remark Write operation is done during the overlap time of a Low /CS, /WE, /LB and/or /UB. #### Read Write Cycle (BC version) | Parameter | Symbol | MIN. | MAX. | Unit | Notes | |-----------------------|--------------|------|--------|------|-------| | Read write cycle time | <b>t</b> RWC | | 10,000 | ns | 1, 2 | | Byte write setup time | tвws | 20 | | ns | | | Byte read setup time | tBRS | 20 | | ns | | **Notes 1.** Make settings so that the sum (t<sub>RWC</sub>) of the identical address read cycle time (t<sub>RC1</sub>) and the identical address write cycle time (t<sub>WC1</sub>) is 10 $\mu$ s or less when a write is performed at the identical address using /UB following a read using /LB with /CS low level, or when a write is performed using /LB following a read using /UB. 2. Make settings so that the sum (t<sub>RWC</sub>) of the identical address read cycle time (t<sub>RC1</sub>) and the identical address write cycle time (t<sub>WC1</sub>) is 10 $\mu$ s or less when a read is performed at the identical address using /UB following a write using /LB with /CS low level, or when a read is performed using /LB following a write using /UB. ### \* Read Write Cycle Timing Chart 1 (/LB, /UB Independent Controlled 1) - Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the identical address read cycle time (tRC1) and the identical address write cycle time (tWC1), none of the data can be guaranteed. Note Make settings so that the sum (trwc) of the identical address read cycle time (trc1) and the identical address write cycle time (twc1) is 10 $\mu$ s or less when a write is performed at the identical address using /UB following a read using /LB with /CS low level, or when a write is performed using /LB following a read using /UB. # \* Read Write Cycle Timing Chart 2 (/LB, /UB Independent Controlled 2) - Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the identical address read cycle time (tRC1) and the identical address write cycle time (tWC1), none of the data can be guaranteed. **Note** Make settings so that the sum (trwc) of the identical address read cycle time (trc1) and the identical address write cycle time (twc1) is 10 $\mu$ s or less when a write is performed at the identical address using /UB following a read using /LB with /CS low level, or when a write is performed using /LB following a read using /UB. # Read Write Cycle Timing Chart 3 (/LB, /UB Independent Controlled 3) Cautions 1. During address transition, at least one of pins /CS, /WE should be inactivated. - 2. Do not input data to the I/O pins while they are in the output state. - 3. If the address is changed using a value that is either lower than the minimum value or higher than the maximum value for the identical address read cycle time (tRC1) and the identical address write cycle time (tWC1), none of the data can be guaranteed. Note Make settings so that the sum (trwc) of the identical address read cycle time (trc1) and the identical address write cycle time (twc1) is 10 $\mu$ s or less when a write is performed at the identical address using /UB following a read using /LB with /CS low level, or when a write is performed using /LB following a read using /UB. ### **★** Standby Mode 2 entry and recovery Timing Chart | Parameter | Symbol | MIN. | MAX. | Unit | Note | |----------------------|--------|------|------|------|------| | /CS High to MODE Low | tсм | 0 | | ns | | Cautions 1. Make MODE and /CS high level during the wait time. - 2. Make MODE high level during the wait time and three read operations. - 3. The read operation must satisfy the specs described on page 10 (Read Cycle (BC Version)). - 4. The read operation address can be either VIH or VIL. - 5. Perform reading by toggling /CS. - 6. To prevent bus contention, it is recommended to set /OE to high level. - 7. Do not input data to the I/O pins if /OE is low level during a read operation. # **Package Drawing** # 48-PIN TAPE FBGA (8x6) | ITEM | MILLIMETERS | |------|--------------| | D | 6.0±0.1 | | Е | 8.0±0.1 | | w | 0.2 | | е | 0.75 | | Α | 0.94±0.10 | | A1 | 0.24±0.05 | | A2 | 0.70 | | b | 0.40±0.05 | | х | 0.08 | | у | 0.1 | | y1 | 0.2 | | ZD | 1.125 | | ZE | 1.375 | | | P48F9-75-BC2 | P48F9-75-BC2 # **Recommended Soldering Conditions** Please consult with our sales offices for soldering conditions of the $\mu$ PD4616112. # **Type of Surface Mount Device** $\mu$ PD4616112F9-BCxx-BC2: 48-pin TAPE FBGA (8 x 6) #### NOTES FOR CMOS DEVICES #### 1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. # (2) HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. #### 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. - The information in this document is current as of October, 2001. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information. - No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document. - NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others. - Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of customer's equipment shall be done under the full responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. - While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment, and anti-failure features. - NEC semiconductor products are classified into the following three quality grades: - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application. - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application. (Note) - (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries. - (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above). M8E 00.4