ATA PC CARDS # 8/16-bit Data Bus Flash ATA PC Card **Connector Type** ### Two-piece 68-pin MF0064M-07BTxx MF0128M-07BTxx MF0256M-07BTxx MF0512M-07BTxx MF0640M-07BFxx #### DESCRIPTION Mitsubishi's Flash ATA cards provide large memory capacities on a device approximately the size of a credit card (85.6mm(L) $\times$ 54mm(W) $\times$ 3.3mm(T) or 5mm(T)). The cards use an 8/16 bit data bus. Available in 64MB, 128MB, 256MB, 512MB and 640MB capacities, Mitsubishi's Flash ATA cards conform to the JEIDA/PCMCIA standard. In default mode, the ATA card operates in PC Card compliant sockets. It conforms to PCMCIA 2.1,JEIDA 4.2 and PC Card Standard. When the OE# signal is asserted low level by the Host system in power on cycle, the Mitsubishi's Flash ATA cards can be selected in a IDE ATA interface. It uses the ATA command set so no software drivers are required. #### **FEATURES** - 68pin PC Card Standard Type-I (up to 512MB) and Type-II(640MB) PC Card - Single 5V or 3.3V Supply - Card density of up to 640MB maximum - Four PC Card ATA and IDE ATA modes - Nonvolatile, No Batteries Required - High reliability based on internal ECC function - Fast read/write performance(Target) Read: 5MB/s(max.) Write: 1.0MB/s(max.) (64MB) 2.0MB/s(max.) (128MB) 3.0MB/s(max.) (others) • 100,000 program/erase cycles #### **APPLICATIONS** - Computers - Digital Camera - Data Communication - Office Automation - Industrial - Consumer #### **PRODUCT LIST** | | Memory capacity<br>(Bytes) | Data Bus<br>width(bits) | Memory | Cylinder | Head | Sector | Out line | |----------------|----------------------------|-------------------------|--------------------|----------|------|--------|----------| | MF0064M-07BTxx | 64,094,208 | | 256Mbit Flash x 2 | 978 | 4 | 32 | | | MF0128M-07BTxx | 128,057,344 | | 256Mbit Flash x 4 | 977 | 8 | 32 | Type I | | MF0256M-07BTxx | 257,163,264 | 8/16 | 256Mbit Flash x 8 | 981 | 16 | 32 | | | MF0512M-07BTxx | 515,579,904 | | 256Mbit Flash x 16 | 999 | 16 | 63 | | | MF0640M-07BFxx | 640,475,136 | | 256Mbit Flash x 20 | 1241 | 16 | 63 | Typell | Jun.2000. Rev. 1.0 #### **PIN ASSIGNMENT** | LIIA | ASSIGNI | | | | | | | | |------|--------------------|-----|-----------------|-----|----------|----------------------|--|--| | Pin | PC Car<br>Memory M | | PC Card<br>Mode | I/O | | IDE ATA<br>Interface | | | | ' "' | Signal | I/O | Signal | I/O | Signal | I/O | | | | 1 | GND | - | GND | - | GND | - | | | | 2 | D3 | I/O | D3 | I/O | D3 | I/O | | | | 3 | D4 | I/O | D4 | I/O | D4 | I/O | | | | 4 | D5 | I/O | D5 | I/O | D5 | I/O | | | | 5 | D6 | I/O | D6 | I/O | D6 | I/O | | | | 6 | D7 | I/O | D7 | I/O | D7 | I/O | | | | 7 | CE1# | I | CE1# | ı | CS0# | I | | | | 8 | A10 | I | A10 | I | N.U | - | | | | 9 | OE# | I | OE# | I | ATA SEL# | I | | | | 10 | N.C | - | N.C | - | N.C | - | | | | 11 | A9 | I | A9 | I | N.U | - | | | | 12 | A8 | I | A8 | Ι | N.U | - | | | | 13 | N.C | - | N.C | - | N.C | - | | | | 14 | N.C | - | N.C | - | N.C | - | | | | 15 | WE# | I | WE# | Ι | WE# | ı | | | | 16 | READY | 0 | IREQ# | 0 | INTRQ | 0 | | | | 17 | Vcc | - | Vcc | - | Vcc | - | | | | 18 | N.C | - | N.C | - | N.C | - | | | | 19 | N.C | - | N.C | - | N.C | - | | | | 20 | N.C | - | N.C | - | N.C | - | | | | 21 | N.C | - | N.C | - | N.C | - | | | | 22 | A7 | I | A7 | ı | N.U | - | | | | 23 | A6 | I | A6 | I | N.U | - | | | | 24 | A5 | I | A5 | ı | N.U | - | | | | 25 | A4 | I | A4 | I | N.U | - | | | | 26 | A3 | I | A3 | I | N.U | - | | | | 27 | A2 | I | A2 | ı | A2 | I | | | | 28 | A1 | I | A1 | - | A1 | I | | | | 29 | A0 | I | A0 | - | A0 | I | | | | 30 | D0 | I/O | D0 | I/O | D0 | I/O | | | | 31 | D1 | I/O | D1 | I/O | D1 | I/O | | | | 32 | D2 | I/O | D2 | I/O | D2 | I/O | | | | 33 | WP | 0 | IOIS16# | 0 | IOCS16# | 0 | | | | 34 | GND | - | GND | - | GND | - | | | | | | | 1 | | 1 | | |----------|----------|--------------|-----------|-----|-----------|----------| | <u> </u> | PC Ca | | PC Card I | /O | IDE ATA | - | | Pin | Memory N | /lode<br>I/O | Mode | I/O | Interface | e<br>I/O | | | Signal | 1/0 | Signal | 1/0 | Signal | 1/0 | | 35 | GND | - | GND | - | GND | - | | 36 | CD1# | 0 | CD1# | 0 | CD1# | 0 | | 37 | D11 | I/O | D11 | I/O | D11 | I/O | | 38 | D12 | I/O | D12 | I/O | D12 | I/O | | 39 | D13 | I/O | D13 | I/O | D13 | I/O | | 40 | D14 | I/O | D14 | I/O | D14 | I/O | | 41 | D15 | I/O | D15 | I/O | D15 | I/O | | 42 | CE2# | I | CE2# | I | CS1# | ı | | 43 | VS1# | 0 | VS1# | 0 | VS1# | 0 | | 44 | N.U | - | IORD# | ı | IORD# | ı | | 45 | N.U | - | IOWR# | ı | IOWR# | ı | | 46 | N.C | - | N.C | - | N.C | - | | 47 | N.C | - | N.C | - | N.C | - | | 48 | N.C | - | N.C | - | N.C | - | | 49 | N.C | - | N.C | - | N.C | - | | 50 | N.C | - | N.C | - | N.C | - | | 51 | Vcc | - | Vcc | - | Vcc | - | | 52 | N.C | - | N.C | - | N.C | - | | 53 | N.C | - | N.C | - | N.C | - | | 54 | N.C | - | N.C | - | N.C | - | | 55 | N.C | - | N.C | - | N.C | - | | 56 | CSEL | ı | CSEL | I | CSEL | ı | | 57 | VS2# | 0 | VS2# | 0 | VS2# | 0 | | 58 | RESET | ı | RESET | ı | RESET# | ı | | 59 | WAIT# | 0 | WAIT# | 0 | IORDY | 0 | | 60 | N.U | - | INPACK# | 0 | INPACK# | 0 | | 61 | REG# | ı | REG# | I | REG# | ı | | 62 | BVD2 | 0 | SPKR# | 0 | DASP# | I/O | | 63 | BVD1 | 0 | STSCHG# | 0 | PDIAG# | I/O | | 64 | D8 | I/O | D8 | I/O | D8 | I/O | | 65 | D9 | I/O | D9 | I/O | D9 | I/O | | 66 | D10 | 1/0 | D10 | I/O | D10 | I/O | | 67 | CD2# | 0 | CD2# | 0 | CD2# | 0 | | 68 | GND | - | GND | - | GND | - | N.C = Not connected internally. N.U = Not used. **Signal Description** | Signal Description Signal Name | I/O | Pin No. | Description | |--------------------------------|--------------|-----------------|--------------------------------------------------------| | Address bus[A10-A0] | 1 | 8, 11, 12, 22, | Signals A10-A0 are address bus. A0 is invalid in | | 7.000 500[7.10 7.0] | ' | 23, 24, 25, 26, | word mode. A10 is the MSB and A0 is the LSB. | | | | 27, 28, 29 | Word model, the last med and to lead to be | | Data bus[D15-D0] | I/O | 41, 40, 39, 38, | Signals D15-D0 are data bus. D0 is the LSB of the | | | 1,0 | 37, 66, 65, 64, | Even Byte of the Word. D8 is the LSB of the Odd | | | | 6, 5, 4, 3, | Byte of the Word. | | | | 2 ,32,31, 30 | byte of the word. | | Card Enable[CE1#, CE2#] | <del> </del> | 7, 42 | CE1# and CE2# are low active card select signals. | | (PC Card Memory Mode) | | 7, 12 | GET# and GEZ# are low delive dark delect signals. | | Card Enable[CE1#, CE2#] | | | | | (PC Card I/O Mode) | | | | | Chip Select[CS0#, CS1#] | | | In IDE ATA Interface, CS0# is used to select the | | (IDE ATA Interface) | | | Command Block Registers. CS1# is used to select | | (IDE ATA IIIteriace) | | | the Control Block Registers. | | Output Enable[OE#] | 1 | 9 | OE# is used to gate Attribute and Common | | (PC Card Memory Mode) | ' | | Memory Read data from the ATA Card. | | Output Enable[OE#] | | | OE# is used to gate Attribute Memory Read data | | (PC Card I/O Mode) | | | from the ATA Card. | | ATA SEL# | | | To enable IDE ATA Interface, this input should be | | (IDE ATA Interface) | | | grounded by the host. | | Write Enable[WE#] | | 15 | WE# is used for strobing Attribute and Common | | (PC Card Memory Mode) | ' | 15 | Memory Write data into the ATA Card. | | Write Enable[WE#] | _ | | WE# is used for strobing Attribute Memory Write | | (PC Card I/O Mode) | | | data into the ATA Card. | | Write Enable[WE#] | _ | | This input should be connected Vcc by the host. | | (IDE ATA Interface) | | | This input should be connected vcc by the host. | | I/O Read[IORD#] | 1 | 44 | IORD# is used to read data from the Card's I/O | | (PC Card I/O Mode) | ' | <del>11</del> | space. | | I/O Read[IORD#] | _ | | Space. | | (IDE ATA Interface) | | | | | I/O Write[IOWR#] | | 45 | IOWR# is used to write data to the Card's I/O | | (PC Card I/O Mode) | ' | 40 | space. | | I/O Write[IOWR#] | _ | | Space. | | (IDE ATA Interface) | | | | | Ready[READY] | 0 | 16 | READY signal is set high when the ATA Card is | | (PC Card Memory Mode) | | 10 | ready to accept a new data transfer operation. | | IREQ# | | | This signal of low level is indicates that the card is | | (PC Card I/O Mode) | | | requesting software service to host, and high level | | (1 O Cara 1/O Mode) | | | indicates that the card is not requesting. | | INTRQ | _ | | This signal is active high interrupt request to the | | (IDE ATA Interface) | | | host. | | Card Detection[CD1#, CD2#] | 0 | 36, 67 | CD1# and CD2# provided for proper detection of | | | | 50, 07 | PC Card insertion. | | Write Protect[WP] | 0 | 33 | This signal is held low because this card does not | | (PC Card Memory Mode) | | | have a write protect switch. | | IOIS16# | | | This output signal is asserted when the I/O port | | (PC Card I/O Mode) | | | address is capable of 16-bit access. | | IOCS16# | | | 33.555 to capable of 10 bit doctor. | | (IDE ATA Interface) | | | | | ( / 1// 1/10/1000) | | ı | | Signal Description(Continued) | Signal Description(Continued) | 1/0 | D: | | |--------------------------------------------------------------------------------------------------------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | I/O | Pin No. | Description | | Attribute Memory Select[REG#] (PC Card Memory Mode) | I | 61 | When this signal is asserted, access is limited to Attribute Memory with OE#/WE# and I/O Space with | | Attribute Memory Select[REG#] (PC Card I/O Mode) | | | IORD#/IOWR#. | | Attribute Memory Select[REG#] (IDE ATA Interface) | | | This input signal is not used for this mode and should be connected to Vcc by the host. | | Battery Voltage Detect[BVD2] (PC Card Memory Mode) | 0 | 62 | This output is driven to a high-level. | | Audio Digital Waveform[SPKR#] (PC Card I/O Mode) | | | SPKR# is kept negated because this Card does not have digital audio output. | | DASP#<br>(IDE ATA Interface) | I/O | | This signal is the DISK Active/Slave Present signal in the Master/Slave handshake protocol. | | Card Reset[RESET] (PC Card Memory Mode) Card Reset[RESET] (PC Card I/O Mode) | I | 58 | By assertion of this signal, all registers of this Card are cleared. This signal should be kept to High-Z by the host for at least 1ms after Vcc applied. | | Card Reset[RESET#] (IDE ATA Interface) | | | This input pin is the active low hardware reset from the host. | | Wait[WAIT#] (PC card Memory Mode) | 0 | 59 | This signal is asserted to delay completion of the memory or I/O access cycle. | | Wait[WAIT#] (PC card I/O Mode) | | | | | (IDE ATA Interface) | | 00 | | | Input Port Acknowledge[INPACK#] (PC Card I/O Mode) Input Port Acknowledge[INPACK#] (IDE ATA Interface) | 0 | 60 | This signal is asserted when the Card is selected and can respond to an I/O Read cycle at the address on the address bus. | | Battery Voltage Detect[BVD1] (PC Card Memory Mode) | 0 | 63 | This output is driven to a high-level. | | STSCHG#<br>(PC Card I/O Mode) | | | This signal is asserted low to alert the host to changes in the status of Configuration Status Register in the Attribute Memory Space. | | PDIAG#<br>(IDE ATA Interface) | I/O | | This signal is the Pass Diagnostic signal in the Master/Slave handshake protocol. | | Voltage Sense[VS1, VS2] | 0 | 43, 57 | VS1 is grounded so that the Card CIS can be read at 3.3V and VS2 is N.C. | | Cable Select[CSEL] (PC card Memory Mode) | - | 56 | This signal is not used for this mode. | | Cable Select[CSEL]<br>(PC card I/O Mode) | - | | | | Cable Select[CSEL] (IDE ATA Interface) | I | | This signal is used to configure this Card as a Master or a Slave. When this signal is grounded, this Card is configured as a Master. When this signal is Open, this Card is configure as a Slave. | | Vcc | - | 17, 51 | 5V or 3.3V power. | | GND | - | 1, 34, 35, 68 | Ground. | | 0.10 | | ., 0 1, 00, 00 | 0.00.10. | #### **BLOCK DIAGRAM** #### **MITSUBISHI STORAGE CARD** # MF0XXXX-07BTXX / -07BFXX series ATA PC CARDS #### **FUNCTION TABLE** | FUNCTION | | | | | | | | | | | |---------------|----------|-------------|------|----|-----|-----|-------|-------|------------|------------| | Function | REG# | CE2# | CE1# | A0 | OE# | WE# | IORD# | IOWR# | D15-D8 | D7-D0 | | Attribute Me | mory Rea | d Function | n | | | | | | | | | Standby | Χ | Н | Н | Х | Х | Х | X | Х | High-Z | High-Z | | Byte Access | L | Н | L | L | L | Н | Н | Н | High-Z | Even Byte | | | L | Н | L | Н | L | Н | Н | Н | High-Z | Invalid | | Word Access | L | L | L | Х | L | Н | Н | Н | Invalid | Even Byte | | Odd Byte | L | L | Н | X | L | Н | Н | Н | Invalid | High-Z | | Attribute Me | mory Wri | te Functio | on | | | | | | | | | Standby | Χ | Н | Н | Х | Х | Х | Х | Х | don't care | don't care | | Byte Access | L | Н | L | L | Н | L | Н | Н | don't care | Even Byte | | | L | Н | L | Н | Н | L | Н | Н | don't care | don't care | | Word Access | L | L | L | Х | Н | L | Н | Н | don't care | Even Byte | | Odd Byte | L | L | Н | Х | Н | L | Н | Н | don't care | don't care | | Common Me | mory Rea | ad Function | on | | | | | | | | | Standby | X | Н | Н | Х | Х | Х | Х | Х | High-Z | High-Z | | Byte Access | Н | Н | L | L | L | Н | Н | Н | High-Z | Even Byte | | | Н | Н | L | Н | L | Н | Н | Н | High-Z | Odd Byte | | Word Access | Н | L | L | Х | L | Н | Н | Н | Odd Byte | Even Byte | | Odd Byte | Н | L | Н | Х | L | Н | Н | Н | Odd Byte | High-Z | | Common Me | mory Wri | te Function | on | | | • | | • | | | | Standby | X | Н | Н | Х | Х | Х | Х | Х | don't care | don't care | | Byte Access | Н | Н | L | L | Н | L | Н | Н | don't care | Even Byte | | | Н | Н | L | Н | Н | L | Н | Н | don't care | Odd Byte | | Word Access | Н | L | L | Х | Н | L | Н | Н | Odd Byte | Even Byte | | Odd Byte | Н | L | Н | Х | Н | L | Н | Н | Odd Byte | don't care | | I/O Read Fur | nction | | - | | | - | | | | | | Standby | Χ | Н | Н | Х | Х | Х | Х | Х | High-Z | High-Z | | Byte Access | L | Н | L | L | Н | Н | L | Н | High-Z | Even Byte | | | L | Н | L | Н | Н | Н | L | Н | High-Z | Odd Byte | | Word Access | L | L | L | Х | Н | Н | L | Н | Odd Byte | Even Byte | | Odd Byte | L | L | Н | Х | Н | Н | L | Н | Odd Byte | High-Z | | I/O Write Fur | nction | • | • | • | • | • | • | • | - | | | Standby | Χ | Н | Н | Х | Х | Х | Х | Х | don't care | don't care | | Byte Access | L | Н | L | L | Н | Н | Н | L | don't care | Even Byte | | | L | Н | L | Н | Н | Н | Н | L | don't care | Odd Byte | | Word Access | L | L | L | Х | Н | Н | Н | L | Odd Byte | Even Byte | | Odd Byte | L | L | Н | Х | Н | Н | Н | L | Odd Byte | don't care | | | | l . | l . | I. | | | 1 | | , , , | | Memory mapped mode(Index=0) | | emory mapped mode(Index=U) EG# CE2# CE1# A10 A9-A4 A3 A2 A1 A0 Register | | | | | | | | | | |------|--------------------------------------------------------------------------------------------|------|-----|-------|----|----|-----|----|---------------------------------|---------------------------------| | REG# | CE2# | CE1# | A10 | A9-A4 | A3 | A2 | A1 | A0 | | jister | | | | | | | | | | | OE#="L" | WE#="L" | | 1 | 0 | 0 | 0 | Х | 0 | 0 | 0 | Х | Data Register(D15-D0) | Data Register(D15-D0) | | 1 | 1 | 0 | 0 | Х | 0 | 0 | 0 | 0 | Data Register[Even, Odd](D7-D0) | Data Register[Even, Odd](D7-D0) | | 1 | 1 | 0 | 0 | х | 0 | 0 | 0 | 1 | Error Register(D7-D0) | Feature Register(D7-D0) | | 1 | 0 | 1 | 0 | х | 0 | 0 | 0 | Х | Error Register(D15-D8) | Feature Register(D15-D8) | | 1 | 0 | 0 | 0 | х | 0 | 0 | 1 | Х | Sector Count Register(D7-D0) | Sector Count Register(D7-D0) | | | | | | | | | | | Sector Number Register(D15-D8) | Sector Number Register(D15-D8) | | 1 | 1 | 0 | 0 | Х | 0 | 0 | 1 | 0 | Sector Count Register(D7-D0) | Sector Count Register(D7-D0) | | 1 | 1 | 0 | 0 | Х | 0 | 0 | 1 | 1 | Sector Number Register(D7-D0) | Sector Number Register(D7-D0) | | 1 | 0 | 1 | 0 | Х | 0 | 0 | 1 | Х | Sector Number Register(D15-D8) | Sector Number Register(D15-D8) | | 1 | 0 | 0 | 0 | х | 0 | 1 | 0 | Х | Cylinder Low Register(D7-D0) | Cylinder Low Register(D7-D0) | | | | | | | | | | | Cylinder High Register(D15-D8) | Cylinder High Register(D15-D8) | | 1 | 1 | 0 | 0 | Х | 0 | 1 | 0 | 0 | Cylinder Low Register(D7-D0) | Cylinder Low Register(D7-D0) | | 1 | 1 | 0 | 0 | Х | 0 | 1 | 0 | 1 | Cylinder High Register(D7-D0) | Cylinder High Register(D7-D0) | | 1 | 0 | 1 | 0 | Х | 0 | 1 | 0 | Х | Cylinder High Register(D15-D8) | Cylinder High Register(D15-D8) | | 1 | 0 | 0 | 0 | Х | 0 | 1 | 1 | Х | Drive Head Register(D7-D0) | Drive Head Register(D7-D0) | | | | | | | | | | | Status Register(D15-D8) | Command Register(D15-D8) | | 1 | 1 | 0 | 0 | Х | 0 | 1 | 1 | 0 | Drive Head Register(D7-D0) | Drive Head Register(D7-D0) | | 1 | 1 | 0 | 0 | Х | 0 | 1 | 1 | 1 | Status Register(D7-D0) | Command Register(D7-D0) | | 1 | 0 | 1 | 0 | Х | 0 | 1 | 1 | Х | Status Register(D15-D8) | Command Register(D15-D8) | | 1 | 0 | 0 | 0 | Х | 1 | 0 | 0 | Х | Data Register(D15-D0) | Data Register(D15-D0) | | 1 | 1 | 0 | 0 | Х | 1 | 0 | 0 | 0 | Data Register[Even, Odd](D7-D0) | Data Register[Even, Odd](D7-D0) | | 1 | 1 | 0 | 0 | Х | 1 | 0 | 0 | 1 | Data Register[Odd](D7-D0) | Data Register[Odd](D7-D0) | | 1 | 0 | 1 | 0 | Х | 1 | 0 | 0 | Х | Data Register[Odd](D15-D8) | Data Register[Odd](D15-D8) | | 1 | 0 | 0 | 0 | Х | 1 | 1 | 0 | Х | invalid(D7-D0) | invalid(D7-D0) | | | | | | | | | | | Error Register(D15-D8) | Feature Register(D15-D8) | | 1 | 1 | 0 | 0 | Х | 1 | 1 | 0 | 0 | invalid | invalid | | 1 | 1 | 0 | 0 | Х | 1 | 1 | 0 | 1 | Error Register(D7-D0) | Feature Register(D7-D0) | | 1 | 0 | 1 | 0 | х | 1 | 1 | 0 | Х | Error Register(D15-D8) | Feature Register(D15-D8) | | 1 | 0 | 0 | 0 | х | 1 | 1 | 1 | Х | Alt. Status Register(D7-D0) | Device Control Register(D7-D0) | | | | | | | | | | | Drive Address Register(D15-D8) | invalid | | 1 | 1 | 0 | 0 | Х | 1 | 1 | _1_ | 0 | Alt. Status Register(D7-D0) | Device Control Register(D7-D0) | | 1 | 1 | 0 | 0 | Х | 1 | 1 | 1 | 1 | Drive Address Register(D7-D0) | invalid | | 1 | 0 | 1 | 0 | Х | 1 | 1 | _1_ | Х | Drive Address Register(D15-D8) | invalid | | 1 | 0 | 0 | 1 | Х | Х | Х | Х | Х | Data Register(D15-D0) | Data Register(D15-D0) | | 1 | 1 | 0 | 1 | х | Х | Х | Х | 0 | Data Register[Even, Odd](D7-D0) | Data Register[Even, Odd](D7-D0) | | 1 | 1 | 0 | 1 | Х | Х | Х | Х | 1 | Data Register[Odd](D7-D0) | Data Register[Odd](D7-D0) | | 1 | 0 | 1 | 1 | Х | Χ | Χ | Χ | Χ | Data Register[Odd](D15-D8) | Data Register[Odd](D15-D8) | Contiguous I/O Map(Index=1) | Contigu | ious I/G | <b>Э Мар</b> ( | Index=1 | ) | | | | | | |---------|----------|----------------|---------|----|----|----|----|---------------------------------|---------------------------------| | REG# | CE2# | CE1# | A9-A4 | A3 | A2 | A1 | A0 | Reg | gister | | | | | | | | | | IORD#="L" | IOWR#="L" | | 0 | 0 | 0 | Х | 0 | 0 | 0 | Х | Data Register(D15-D0) | Data Register(D15-D0) | | 0 | 1 | 0 | х | 0 | 0 | 0 | 0 | Data Register[Even, Odd](D7-D0) | Data Register[Even, Odd](D7-D0) | | 0 | 1 | 0 | х | 0 | 0 | 0 | 1 | Error Register(D7-D0) | Feature Register(D7-D0) | | 0 | 0 | 1 | Х | 0 | 0 | 0 | Х | Error Register(D15-D8) | Feature Register(D15-D8) | | 0 | 0 | 0 | Х | 0 | 0 | 1 | 0 | Sector Count Register(D7-D0) | Sector Count Register(D7-D0) | | | | | | | | | | Sector Number Register(D15-D8) | Sector Number Register(D15-D8) | | 0 | 1 | 0 | Х | 0 | 0 | 1 | 0 | Sector Count Register(D7-D0) | Sector Count Register(D7-D0) | | 0 | 1 | 0 | Х | 0 | 0 | 1 | 1 | Sector Number Register(D7-D0) | Sector Number Register(D7-D0) | | 0 | 0 | 1 | Х | 0 | 0 | 1 | Х | Sector Number Register(D15-D8) | Sector Number Register(D15-D8) | | 0 | 0 | 0 | Х | 0 | 1 | 0 | 0 | Cylinder Low Register(D7-D0) | Cylinder Low Register(D7-D0) | | | | | | | | | | Cylinder High Register(D15-D8) | Cylinder High Register(D15-D8) | | 0 | 1 | 0 | Х | 0 | 1 | 0 | 0 | Cylinder Low Register(D7-D0) | Cylinder Low Register(D7-D0) | | 0 | 1 | 0 | Х | 0 | 1 | 0 | 1 | Cylinder High Register(D7-D0) | Cylinder High Register(D7-D0) | | 0 | 0 | 1 | Х | 0 | 1 | 0 | Х | Cylinder High Register(D15-D8) | Cylinder High Register(D15-D8) | | 0 | 0 | 0 | Х | 0 | 1 | 1 | 0 | Drive Head Register(D7-D0) | Drive Head Register(D7-D0) | | | | | | | | | | Status Register(D15-D8) | Command Register(D15-D8) | | 0 | 1 | 0 | Х | 0 | 1 | 1 | 0 | Drive Head Register(D7-D0) | Drive Head Register(D7-D0) | | 0 | 1 | 0 | Х | 0 | 1 | 1 | 1 | Status Register(D7-D0) | Command Register(D7-D0) | | 0 | 0 | 1 | Х | 0 | 1 | 1 | Х | Status Register(D15-D8) | Command Register(D15-D8) | | 0 | 0 | 0 | Х | 1 | 0 | 0 | х | Data Register(D15-D0) | Data Register(D15-D0) | | 0 | 1 | 0 | Х | 1 | 0 | 0 | 0 | Data Register[Even, Odd](D7-D0) | Data Register[Even, Odd](D7-D0) | | 0 | 1 | 0 | Х | 1 | 0 | 0 | 1 | Data Register[Odd](D7-D0) | Data Register[Odd](D7-D0) | | 0 | 0 | 1 | Х | 1 | 0 | 0 | Х | Data Register[Odd](D15-D8) | Data Register[Odd](D15-D8) | | 0 | 0 | 0 | Х | 1 | 1 | 0 | 0 | invalid(D7-D0) | invalid(D7-D0) | | | | | | | | | | Error Register(D15-D8) | Feature Register(D15-D8) | | 0 | 1 | 0 | Х | 1 | 1 | 0 | 0 | invalid | invalid | | 0 | 1 | 0 | Х | 1 | 1 | 0 | 1 | Error Register(D7-D0) | Feature Register(D7-D0) | | 0 | 0 | 1 | Х | 1 | 1 | 0 | х | Error Register(D15-D8) | Feature Register(D15-D8) | | 0 | 0 | 0 | Х | 1 | 1 | 1 | 0 | Alt. Status Register(D7-D0) | Device Control Register(D7-D0) | | | | | | | | | | Drive Address Register(D15-D8) | invalid | | 0 | 1 | 0 | Х | 1 | 1 | 1 | 0 | Alt. Status Register(D7-D0) | Device Control Register(D7-D0) | | 0 | 1 | 0 | Х | 1 | 1 | 1 | 1 | Drive Address Register(D7-D0) | invalid | | 0 | 0 | 1 | Х | 1 | 1 | 1 | Х | Drive Address Register(D15-D8) | invalid | Primary(Secondary) I/O(Index=2, 3) | REG# | CE2# | CE1# | A9-A4 | A3 | A2 | A1 | A0 | Re | gister | | |------|------|------|----------|----|----|----|----|---------------------------------|---------------------------------|--| | | | | | | | | | IORD#="L" | IOWR#="L" | | | 0 | 0 | 0 | 1Fh(17h) | 0 | 0 | 0 | Х | Data Register(D15-D0) | Data Register(D15-D0) | | | 0 | 1 | 0 | 1Fh(17h) | 0 | 0 | 0 | 0 | Data Register[Even, Odd](D7-D0) | Data Register[Even, Odd](D7-D0) | | | 0 | 1 | 0 | 1Fh(17h) | 0 | 0 | 0 | 1 | Error Register(D7-D0) | Feature Register(D7-D0) | | | 0 | 0 | 1 | 1Fh(17h) | 0 | 0 | 0 | х | Error Register(D15-D8) | Feature Register(D15-D8) | | | 0 | 0 | 0 | 1Fh(17h) | 0 | 0 | 1 | 0 | Sector Count Register(D7-D0) | Sector Count Register(D7-D0) | | | | | | | | | | | Sector Number Register(D15-D8) | Sector Number Register(D15-D8) | | | 0 | 1 | 0 | 1Fh(17h) | 0 | 0 | 1 | 0 | Sector Count Register(D7-D0) | Sector Count Register(D7-D0) | | | 0 | 1 | 0 | 1Fh(17h) | 0 | 0 | 1 | 1 | Sector Number Register(D7-D0) | Sector Number Register(D7-D0) | | | 0 | 0 | 1 | 1Fh(17h) | 0 | 0 | 1 | Х | Sector Number Register(D15-D8) | Sector Number Register(D15-D8) | | | 0 | 0 | 0 | 1Fh(17h) | 0 | 1 | 0 | 0 | Cylinder Low Register(D7-D0) | Cylinder Low Register(D7-D0) | | | | | | | | | | | Cylinder High Register(D15-D8) | Cylinder High Register(D15-D8) | | | 0 | 1 | 0 | 1Fh(17h) | 0 | 1 | 0 | 0 | Cylinder Low Register(D7-D0) | Cylinder Low Register(D7-D0) | | | 0 | 1 | 0 | 1Fh(17h) | 0 | 1 | 0 | 1 | Cylinder High Register(D7-D0) | Cylinder High Register(D7-D0) | | | 0 | 0 | 1 | 1Fh(17h) | 0 | 1 | 0 | х | Cylinder High Register(D15-D8) | Cylinder High Register(D15-D8) | | | 0 | 0 | 0 | 1Fh(17h) | 0 | 1 | 1 | 0 | Drive Head Register(D7-D0) | Drive Head Register(D7-D0) | | | | | | | | | | | Status Register(D15-D8) | Command Register(D15-D8) | | | 0 | 1 | 0 | 1Fh(17h) | 0 | 1 | 1 | 0 | Drive Head Register(D7-D0) | Drive Head Register(D7-D0) | | | 0 | 1 | 0 | 1Fh(17h) | 0 | 1 | 1 | 1 | Status Register(D7-D0) | Command Register(D7-D0) | | | 0 | 0 | 1 | 1Fh(17h) | 0 | 1 | 1 | Х | Status Register(D15-D8) | Command Register(D15-D8) | | | 0 | 0 | 0 | 3Fh(37h) | 0 | 1 | 1 | 0 | Alt. Status Register(D7-D0) | Device Control Register(D7-D0) | | | | | | | | | | | Drive Address Register(D15-D8) | invalid | | | 0 | 1 | 0 | 3Fh(37h) | 0 | 1 | 1 | 0 | Alt. Status Register(D7-D0) | Device Control Register(D7-D0) | | | 0 | 1 | 0 | 3Fh(37h) | 0 | 1 | 1 | 1 | Drive Address Register(D7-D0) | invalid | | | 0 | 0 | 1 | 3Fh(37h) | 0 | 1 | 1 | Х | Drive Address Register(D15-D8) | invalid | | #### **IDE ATA Interface** | CS1# | CS0# | A2-A0 | | Register | |------|------|-------|-------------------------------|--------------------------------| | | | | IORD#="L" | IOWR#="L" | | 1 | 0 | 0h | Data Register(D15-D0) | Data Register(D15-D0) | | 1 | 0 | 1h | Error Register(D7-D0) | Feature Register(D7-D0) | | 1 | 0 | 2h | Sector Count Register(D7-D0) | Sector Count Register(D7-D0) | | 1 | 0 | 3h | Sector Number Register(D7-D0) | Sector Number Register(D7-D0) | | 1 | 0 | 4h | Cylinder Low Register(D7-D0) | Cylinder Low Register(D7-D0) | | 1 | 0 | 5h | Cylinder High Register(D7-D0) | Cylinder High Register(D7-D0) | | 1 | 0 | 6h | Drive Head Register(D7-D0) | Drive Head Register(D7-D0) | | 1 | 0 | 7h | Status Register(D7-D0) | Command Register(D7-D0) | | 0 | 1 | 6h | Alt. Status Register(D7-D0) | Device Control Register(D7-D0) | | 0 | 1 | 7h | Drive Address Register(D7-D0) | invalid | #### **Configuration Register Specifications** #### **Configuration Option Register** This register is used for the configuration of the card configuration status and for the issuing soft reset to the card. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------|---------|----|----|-----|-----|----|----| | SRESET | LevIREQ | | | Inc | dex | | | | Name | R/W | Description | |---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SRESET | R/W | Setting this bit to "1", places the card in the reset state. When the host returns this bit to "0", the function shall enter the same unconfigured, reset state as the card does following a power-up and hardware reset. | | LevIREQ | R/W | If this bit is set to "0", card generates pulse mode interrupt. If this bit is set to "1", card generates level mode interrupts. | | Index | R/W | This bits is used for select operation mode of the card as follows. When Power on, Card Hard Reset and Soft reset, this data is "000000" for the purpose of Memory card interface recognition. Index: 0 -> Memory mapped 1 -> Contiguous I/O mapped 2 -> Primary I/O mapped 3 -> Secondary I/O mapped | #### **Configuration and Status Register** This register is used for observing the card state. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------|--------|-------|----|----|--------|------|----| | Changed | SigChg | lois8 | 0 | 0 | PwrDwn | Intr | 0 | | Name | R/W | Description | |---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Changed | R/O | This bit indicates that CREADY bit on the Pin Replacement register is set to "1". When Changed bit is set to "1", STSCHG# pin is held "L" if the SigChg bit is "1" and the card is configured for the I/O interface. | | SigChg | R/W | This bit is set or reset by the host for enabling and disabling the status change signal(STSCHG# pin). When the card is configured I/O card interface and this bit is set to "1", STSCHG# pin is controlled by Changed bit. If this bit is set to "0", STSCHG# pin is kept "H". | | lois8 | R/W | This card is always configured for both 8-bit and 16-bit I/O, so this bit is ignored. | | PwrDwn | R/W | When this bit is set to "1", the card enters Power Down mode. When this bit is reset to "0", the host is requesting the card to enter the active mode. RREADY bit on Pin Replacement Register becomes BUSY when this bit is changed. RREADY will not become Ready until the power state requested has been entered. This card automatically powers down when it is idle, and powers back up when it receives a command. | | Intr | R/W | This bit represents the internal state of the interrupt request. This bit state is available whether I/O card interface has been configured or not. This signal remains true until the condition which caused the interrupt request has been serviced. If interrupts are disabled by the nIEN bit in the Device Control Register, this bit is a zero. | #### Pin Replacement Register This register is used for providing the signal state of READY signal when the card configured I/O card interface. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|--------|----|----|----|--------|----| | 0 | 0 | CREADY | 0 | 1 | 1 | RREADY | 0 | | Name | R/W | Description | |--------|-----|-------------------------------------------------------------------------------------------------------------------| | CREADY | R/W | This bit is set to "1" when the RREADY bit changes state. This bit may also be written by the host. | | RREADY | R/W | When read, this bit indicates READY pin states. When written, this bit acts as a mask for writing the CREADY bit. | #### **Socket and Copy Register** This register is used for identification of the card from the other cards. Host can read and write this register. This register should be set by host before this card's Configuration Option register set. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|---------|----|----|--------|--------|----| | 0 | Co | py Numb | er | | Socket | Number | | | Name | R/W | Description | |------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Copy Number | R/W | This bit indicates the drive number of the card for twin card configuration. And the host can select and drive one card by comparing the number in this field with the drive number of Drive Head Register. In the way, the host can perform the card's master/slave organization. | | Socket<br>Number | R/W | This field indicates to the card that it is located in the n'th socket. | #### **CIS Information** CIS informatoins are defined as follows. | Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | 0 | Description | |---------|------|---------------|--------|------------|------------|----------------------------------|------------------|-----------|----------|-------|---------------------------------------------------| | 0000h | 01h | | | | | L DEVIC | | | | | Common Memory device information | | 0000h | 03h | ]<br> | | | | L_DEVIC | _ | | | | Link to next tuple | | 000211 | 0311 | | | | 1171 | | | | | | Device Type=Dh : Function specific | | 0004h | D9h | | Dovice | Tuno | | WDC Davies Creed | | | c, | aad | WPS=1 : No WPS | | 0004h | Dall | | Device | e Type | | WPS | WPS Device Speed | | | eeu | Device Speed=1: 250ns | | 000Ch | 01h | | | 1x | | | | 21 | | | | | 0006h | | <br> | | | | D | (- C-1-1- | | <u> </u> | | 2kBytes of address space | | 0008h | FFh | | | | | Device In | | | | | | | 000Ah | 1Ch | | | - | | DEVICE_ | OC | | | | Other Conditions Device information | | 000Ch | 05h | | | | | L_LINK | | | | | Link to next tuple | | 000Eh | 02h | EXT | | Res | erved | | <u>'</u> | Vcc | | MWAIT | EXT=0, Vcc=5.0V, Wait is not used. | | 0010h | DFh | | Device | е Туре | | WPS | | Device | Sn | eed | Device Type=Dh : Function specific WPS=1 : No WPS | | | | | | .,,,,, | | 0 | | | | | Device Speed=250ns | | 0012h | 01h | | | 1x | | | | 21 | K | | 2kbytes of address space | | 0014h | FFh | | M | 1arks end | d of Other | <ul> <li>Condition</li> </ul> | ns Devic | e Info | | | | | 0016h | 1Ch | | | ( | CISTPL_ | DEVICE_ | OC | | | | Other Conditions Device information | | 0018h | 04h | | | | | L LINK | | | | | Link to next tuple | | 001Ah | 02h | EXT | | Res | erved | _ | , · | Vcc | | MWAIT | EXT=0, Vcc=3.3V, Wait is not used. | | 0017411 | OZII | | | 1100 | 01100 | | | | | | Device Type=Dh : Function specific | | 001Ch | D9h | | Device | е Туре | | WPS | | Device | Sn | eed | WPS=1 : No WPS | | 001011 | Don | | Dovido | э турс | | *** 0 | | Device | Οp | oca | Device Speed=250ns | | 001Eh | 01h | | | 1x | | | | 21 | ĸ | | 2kbytes of address space | | 0012H | FFh | | N. | | of Other | Condition | s Devic | | _ | | 2kbytes of address space | | 0020H | 18h | | IV | iaiks eiic | | | | e IIIIO | | | JEDEC Identifier Tuples | | | | | | | | _JEDEC_C<br>L LINK | | | | | ' | | 0024h | 02h | | | <u> </u> | | LINK r first device info entry. | | | | | Link to next tuple | | 0026h | DFh | | | | | | | | | | PC Card ATA | | 0028h | 01h | | JEDE | C identif | | maining c | | fo entrie | es. | | with no Vpp require for any operation | | 002Ah | 20h | CISTPL_MANFID | | | | | | | | | Manufacturer Identification Tuple | | 002Ch | 04h | | | | | L_LINK | | | | | Link to next tuple | | 002Eh | 1Ch | | | PC | Card ma | anufacture | r code | | | | 001Ch | | 0030h | 00h | | | | | | | | | | | | 0032h | 01h | | | n | nanufactu | rer information | | | | | 0001h | | 0034h | 00h | | | | | | | | | | | | 0036h | 15h | | | | CISTP | L_VERS_1 | | | | | Level 1 Version / Product Information | | 0038h | 1Ch | | | | TPI | L_LINK | | | | | Link to next tuple | | 003Ah | 04h | | | | TPLLV | /1_MAJOR | | | | | PCMCIA2.0 / JEIDA4.1 | | 003Ch | 01h | | | | | /1_MINOR | | | | | PCMCIA2.0 / JEIDA4.1 | | 003Eh | 4Dh | | | | | V1_INFO | | | | | M | | 0040h | 49h | | | | | | | | | | i | | 0040h | 54h | | | | | | | | | | T | | 0042H | 53h | | | | | | | | | | S | | 0044H | 55h | | | | | | | | | | U | | | 42h | | | | | | | | | | B | | 0048h | | | | | | | | | | | | | 004Ah | 49h | | | | | | | | | | | | 004Ch | 53h | | | | | | | | | | S | | 004Eh | 48h | | | | | | | | | | Н | | 0050h | 49h | | | | | | | | | | 1 | | 0052h | 00h | | | | | | | | | | | | 0054h | 41h | ] | | | | | | | | | A | | 0056h | 54h | | | | | | | | | | Т | | 0058h | 41h | | | | | | | | | | A | | 005Ah | 20h | | | | | | | | | | | | 005Ch | 43h | | | | | | | | | | С | | 005Eh | 41h | | | | | | | | | | A | | 0060h | 52h | | | | | | | | | | R | | 0062h | 44h | | | | | | | | | | D | | 1 | | | | | | | | | | | | | 0064h | 00h | l | | | | | | | | | | **CIS Information(Continued)** | CIS Inf | ormati | on(Cor | ntinued | l) | | | | | | | | | |-------------------------|------------|----------|-----------------------------|---------|------------|------------|-------------|--------------------------------------------------------|--------|---------------------------------------------------------------|--|--| | Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description | | | | 0066h | 30h | | | | | | | | | 3 | | | | 0068h | 2Eh | | | | | | | | | | | | | 006Ah | 31h | | | | | | | | | 1 | | | | 006Ch | 31h | | | | | | | | | 1 | | | | 006Eh | 00h | | | | | | | | | | | | | 0070h | FFh | | | | | | | | | Marks end of chain. | | | | 0072h | 21h | | | | | L_FUNCII | <u>D</u> | | | Function Identification Tuple | | | | 0074h | 02h | ļ | | | | L_LINK | | | | Link to next tuple | | | | 0076h | 04h | | | | | nction Co | de | ROM | T BOOT | PC Card ATA(Fixed Disk) | | | | 0078h | 01h | | | Rese | erved | | POST | ROM=0 : No BIOS ROM POST=1: Configure card at power on | | | | | | 007Ah | 22h | | | | CISTP | L_FUNCE | Ē | | | Function Extension Tuple | | | | 007Ch | 02h | | | | | <br>L_LINK | | | | Link to next tuple | | | | 007Eh | 01h | | | Disk Fu | inction Ex | xtension T | uple Typ | <br>Э | | Disk Interface Type | | | | 0080h | 01h | | | | | erface Typ | | | | PC Card ATA Interface | | | | 0082h | 22h | | | | | L_FUNCE | | | | Function Extension Tuple | | | | 0084h | 03h | | TPL_LINK Link to next tuple | | | | | | | | | | | 0086h | 02h | | | Disk Fu | inction Ex | xtension T | uple Typ | <br>Э | | Basic PC Card ATA Interface tuple | | | | 0088h | 04h | | RFU | | D | U | S | | V | V=0 : No Vpp Required | | | | | | | | | | | | | | S=1 : Silicon | | | | | | | | | | | | | | U=0 : ID Drive Mfg/SN not Unique | | | | | | ļ | | | | <u> </u> | | | | D=0 : Single Drive on Card | | | | 008Ah | 0Fh | RFU | | E | N | P3 | P2 | P1 | P0 | P0=1 : Sleep Mode Supported | | | | | | | | | | | | | | P1=1 : Standby Mode Supported | | | | | | | | | | | | | | P2=1 : Idle Mode Supported<br>P3=1 : Drive Auto Power Control | | | | | | | | | | | | | | N=0 : No Configs exclude I/O port | | | | | | | | | | | | | | 3F7H/377H | | | | | | | | | | | | | | E=0 : Index bit is not emulated | | | | | | | | | | | | | | I=0 : <b>IOIS16#</b> use is Unspecified on | | | | | | | | | | | | | | Twin Card Configurations | | | | 008Ch | 1Ah | | | | CISTF | L_CONF | : | | • | Configuration Tuple | | | | 008Eh | 05h | | | | TPL | L_LINK | | | | Link to next tuple | | | | 0090h | 01h | RI | FS | | F | RMS | | | RAS | RFS=0 : No Reserved Field | | | | | | | | | | | | | | RMS=0 : 1 Byte Register Mask | | | | | | | | | | | | | | RAS=1 : 2 Byte Config Base Address | | | | 0092h | 03h | | | | | C_LAST | | | | Last Index = 3 | | | | 0094h | 00h | | | | | RADR (Is | | | | Configuration Registers are located | | | | 0096h | 02h | DELL | DELL | | | RADR (ms | | | | at 200H in Reg Space | | | | 0098h | 0Fh | RFU | RFU | RFU | E | S | P | С | l I | First 4 Configuration Registers present | | | | 009Ah | 1Bh | - | | CIS | | TABLE_E | :NIKY | | | Configuration Table Entry Tuple | | | | 009Ch | 08h | <u> </u> | | | | L_LINK | rotion In-I | | | Link to next tuple Interface Byte Follows, Default Entry, | | | | 009Eh | C0h | I | D | | | Conligur | ration Inde | 7. | | | | | | 00A0h | 40h | W | R | P | В | T | Interfe | ace Type | | Configuration Index = 0 Mem Interface; Bvd's and wProt not | | | | OUAUII | 4011 | V V | '` | 1" | " | | HILEHIA | ice rype | | used; Ready active and Wait not used | | | | | | 1 | | | | | | | | for memory cycles. | | | | 00A2h | A1h | М | М | S | IR | Ю | Т | | Р | Has Vcc, Mem Space and Misc Info | | | | 00A4h | 01h | R | DI | PI | Al | SI | HV | LV | NV | Nominal Voltage Only Follows | | | | 00A6h | 55h | X | | | ıtissa | | | Expone | | Vcc Nominal is 5 Volts | | | | 00A8h | 08h | | | | | bytes pag | ges (Isb) | | | Length of Mem Space is 2 KB | | | | 00AAh | 00h | | | | | bytes pag | | | | Starts at 0 on card | | | | 00ACh | 21h | Х | RFU | Р | RO | A | | Т | | Power Down, Twin Card supported. | | | | 00AEh | 1Bh | | | CIS | TPL_CF | TABLE_E | NTRY | | | Configuration Table Entry Tuple | | | | 00B0h | 05h | | | | | L_LINK | | Link to next tuple | | | | | | 00B2h | 00h | I | | | | | | | | No Interface Byte, Non Default Entry, | | | | | | | | | | | | | | Configuration Index = 0 | | | | 00B4h | 01h | М | M | | IR | IO | Т | | Р | Has Vcc Info | | | | | 01h | R | DI | PI | Al | SI | HV | LV | NV | Nominal Voltage Only Follows | | | | 00B6h | | | | | | | | | | | | | | 00B6h<br>00B8h<br>00BAh | B5h<br>1Eh | Х | | Man | itissa | tension | | Expone | nt | Vcc Nominal is 3.3 Volts | | | **CIS Information(Continued)** | | Offiliati | Onicol | ntinuec | <i>1)</i> | | | | • | | | |--------|-----------|--------|---------|-------------------|------------|-------------------------|---------------------------------------|---------------------------------|---------------------------------|------------------------------------------| | Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description | | 00BCh | 1Bh | | | CIS | TPL_CF | TABLE_E | NTRY | | | Configuration Table Entry Tuple | | 00BEh | 0Ah | | | | | LINK | | | | Link to next tuple | | 00C0h | C1h | ı | D | | | | ation Inde | -X | | Interface Byte Follows, Default Entry, | | 3333 | • | | _ | | | oogu. | | Configuration Index = 1 | | | | 00C2h | 41h | W | R | Р | В | | Interfa | ace Type | | I/O Interface; Bvd's and wProt not used; | | 000211 | 7111 | V V | 1 | ' | " | | IIICIIC | icc Type | | Ready active and Wait not used for | | | | | | | | | | | | memory cycles. | | 00C4h | 99h | М | M | 9 | IR | IO | Т | | P | Has Vcc, I/O, IRQ and Misc Info | | 00C6h | 01h | R | DI | PI | Al | SI | HV | LV | NV | Nominal Voltage Only Follows | | 00C8h | 55h | X | וט | Man | | J 01 | 117 | Expone | | Vcc Nominal is 5 Volts | | 00Cah | 64h | R | S | E | แรรล | | <br>O AddrLi | | TIL . | I/O : Range=0, Bus16=1, Bus8=1, | | UUCAII | 0411 | K | ٠<br>١ | | | ' | O Addi Lii | 1162 | | IO AddrLines=4 | | 00CCh | F0h | S | P | L | М | | ا میروا | or Moole | | | | 00CCh | | | | | | IDOO | | or Mask | IDOO | Share=1, Pulse=1, Level=1, Mask=1 | | 00CEh | FFh | IRQ7 | IRQ6 | IRQ5 | IRQ4 | IRQ3 | IRQ2 | IRQ1 | IRQ0 | IRQ Level to be routed 0 - 15 | | 00D0h | FFh | IRQ1 | IRQ1 | IRQ1 | IRQ1 | IRQ1 | IRQ1 | IRQ9 | IRQ8 | recommended. | | 0055 | 04: | 5 | 4 | 3 | 2 | 1 | 0 | | | 1 | | 00D2h | 21h | Х | RFU | Р | RO | A | | Т | | Power Down, Twin Card supported. | | 00D4h | 1Bh | | | CIS | | TABLE_E | :NTRY | | Configuration Table Entry Tuple | | | 00D6h | 05h | | | | TPL | _LINK | | | Link to next tuple | | | 00D8h | 01h | I | D | | | Configu | No Interface Byte, Non Default Entry, | | | | | | | | | | | | | Configuration Index = 1 | | | | 00DAh | 01h | М | M | S | IR | 10 | Т | | Р | Has Vcc Info | | 00DCh | 01h | R | DI | PI | Al | SI | HV | LV | NV | Nominal Voltage Only Follows | | 00DEh | B5h | Х | | Mantissa Exponent | | | | | | Vcc Nominal is 3.3 Volts | | 00E0h | 1Eh | | | | Ext | ension | | | | | | 00E2h | 1Bh | | | CIS | TPL_CF | TABLE_E | NTRY | Configuration Table Entry Tuple | | | | 00E4h | 0Fh | | | | | LINK | | | | Link to next tuple | | 00E6h | C2h | ı | D | | | Configu | ation Inde | ex | | Interface Byte Follows, Default Entry, | | | | | | | | | | | | Configuration Index = 2 | | 00E8h | 41h | W | R | Р | В | | Interfa | ace Type | | I/O Interface; Bvd's and wProt not used; | | | | | | | | | | ,,,, | | Ready active and Wait not used for | | | | | | | | | | | | memory cycles. | | 00EAh | 99h | М | М | S | IR | 10 | Т | | Р | Has Vcc, I/O, IRQ and Misc Info | | 00ECh | 01h | R | DI | PI | AI | SI | HV | LV | NV | Nominal Voltage Only Follows | | 00EEh | 55h | Х | | Man | tissa | | | Expone | nt | Vcc Nominal is 5 Volts | | 00F0h | EAh | R | S | Е | | ı | O AddrLi | | | I/O : Range=1, Bus16=1, Bus8=1, | | 00. 0 | _, | | | _ | | • | o / taa | | | IO AddrLines=10 | | 00F2h | 61h | ı | S | А | .S | | NR | anges | | Number of Address Ranges = 2 | | | • | | | | | | | g | | Address Size = 2 | | | | | | | | | | | | Length Size = 1 | | 00F4h | F0h | | | First | t I/O Base | e Address | (LSB) | | | First I/O Base Address = 1F0h | | 00F6h | 01h | | | | | Address | <del></del> | | | 1 | | 00F8h | 07h | | | | | ength min | <u> </u> | | | First I/O Range is 8 Byte Length | | 00FAh | F6h | | | | | se Addre | // OD\ | | | Second I/O Base Address = 3F6h | | 00FCh | 03h | | | | | se Addres | | | | | | 00FEh | 01h | | | | | Length m | | | | Second I/O Range is 2 Byte Length | | 0100h | EEh | S | Р | L | M | L <del>o</del> ngui III | | Level | | Share=1, Pulse=1, Level=1, Mask=0, | | 010011 | CEII | ٦ | - | _ | IVI | | ILC | LEVEI | | IRQ14 is recommended. | | 0102h | 21h | Х | RFU | Р | RO | Α | | Т | | Power Down, Twin Card supported. | | | 1Bh | ^ | IXI-U | | | TABLE_E | NITDV | <u>'</u> | | Configuration Table Entry Tuple | | 0104h | | | | CIS | | | INTERIOR | | | · | | 0106h | 05h | , | | | IPL | _LINK | otion la l | ~~ | | Link to next tuple | | 0108h | 02h | I | D | | | Configui | ation Inde | ex | | No Interface Byte, Non Default Entry, | | 04041 | 041 | N 4 | | | ın | 10 | - | 1 | | Configuration Index = 2 | | 010Ah | 01h | M | M | | IR | 10 | T | 137 | P | Has Vcc Info | | 010Ch | 01h | R | DI | PI | Al | SI | HV | LV | NV_ | Nominal Voltage Only Follows | | 010Eh | B5h | Х | | Man | | | | Expone | nt | Vcc Nominal is 3.3 Volts | | 0110h | 1Eh | | | | Ext | ension | | | | | **CIS Information(Continued)** | Old IIII | Orman | | ntinuec | 1) | | | | | | | |----------------|-------|---|---------|------|---------|----------------|------------|---------------------------------|-------------------------|-----------------------------------------------------------------------| | Offset | Data | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Description | | 0112h | 1Bh | | | CIS | TPL_CF | TABLE_E | NTRY | | | Configuration Table Entry Tuple | | 0114h | 0Fh | | | | TPL | _LINK | | | | Link to next tuple | | 0116h | C3h | I | D | | | Configur | ation Inde | ЭХ | | Interface Byte Follows, Default Entry, | | | | | | | | | | | Configuration Index = 3 | | | 0118h | 41h | W | R | Р | В | | Interfa | ace Type | | I/O Interface; Bvd's and wProt not used; | | | | | | | | | | | | Ready active and Wait not used for | | | 2.01 | | | _ | | | | 1 | _ | memory cycles. | | 011Ah | 99h | M | M | | IR | 10 | T | | P | Has Vcc, I/O, IRQ and Misc Info | | 011Ch | 01h | R | DI | PI | Al | SI | HV | LV | NV | Nominal Voltage Only Follows | | 011Eh | 55h | X | _ | Man | tissa | | | Expone | ent | Vcc Nominal is 5 Volts | | 0120h | EAh | R | S | Е | | I | O AddrLi | I/O : Range=1, Bus16=1, Bus8=1, | | | | 21221 | 241 | | | | | 1 | | IO AddrLines=10 | | | | 0122h | 61h | L | S | А | S | | NK | anges | | Number of Address Ranges = 2 | | | | | | | | | | | | Address Size = 2<br>Length Size = 1 | | 0124h | 70h | | | Fire | I/O Poo | ⊥<br>e Address | (LCD) | First I/O Base Address = 170h | | | | 0124n<br>0126h | 01h | | | | | e Address | | First I/O Base Address = 170fi | | | | 0128h | 07h | | | | | enath min | | | | First I/O Range is 8 Byte Length | | 0126H | 76h | | | | | se Addre | | | | Second I/O Base Address = 376h | | 012An | 03h | | | | | se Addres | | | | Second I/O Base Address = 3760 | | 012Ch | 03H | | | | | Length m | | | | Second I/O Pango is 2 Puto Longth | | 012EII | EEh | S | Р | I | M | Lengin m<br> | | Level | | Second I/O Range is 2 Byte Length Share=1, Pulse=1, Level=1, Mask=0, | | 013011 | CEII | 3 | F | _ | IVI | | IKG | Level | | IRQ14 is recommended. | | 0132h | 21h | Х | RFU | P | RO | Α | | Т | | Power Down, Twin Card supported. | | 0134h | 1Bh | | 141 0 | • | _ | TABLE_E | NTRY | | | Configuration Table Entry Tuple | | 0136h | 05h | | | 010 | | LINK | | | | Link to next tuple | | 0138h | 03h | 1 | D | | | | ation Inde | -X | | No Interface Byte, Non Default Entry, | | 010011 | 0011 | · | | | | Cormgai | anon ma | <i>5</i> 7. | | Configuration Index = 3 | | 013Ah | 01h | М | М | S | IR | 10 | Т | | P | Has Vcc Info | | 013Ch | 01h | R | DI | PI | AI | SI | HV | LV | NV | Nominal Voltage Only Follows | | 013Eh | B5h | Х | | Man | tissa | | | Expone | ent | Vcc Nominal is 3.3 Volts | | 0140h | 1Eh | | | | | ension | | | | | | 0142h | 14h | | | | | _NO_LIN | IK | | | No Link Tuple | | 0144h | 00h | | | | | _LINK | | Link to next tuple | | | | 0146h | FFh | | | | CIST | PL_END | | | | End of List Tuple | #### **ATA Register Specifications** #### **Data Register** This register is a 16 bit register which is used to transfer data blocks between the card data buffer and the host. Data may be transferred by either a series of word accesses to the Data register or a series of byte accesses to the Data register. | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | |---------------|-----------|-----|-----|-----|-----|----|----|--|--|--|--| | | Data Word | | | | | | | | | | | | Odd Data Byte | | | | | | | | | | | | | | | | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | Data Word | | | | | | | | | | | Data Byte #### **Error Register** This register contains additional information about the source of an error which has occurred in processing of the preceding command. This register should be checked by the host when ERR bit in the Status register is set. The Error register is a read only register. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|----|------|----|------|----|----------| | BBK | UNC | 0 | IDNF | 0 | ABRT | 0 | AMN<br>F | | Field | function | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BBK | This bit is set when a Bad Block is detected in requested ID field. Host can not read/write on data area that is marked as a Bad Block. | | UNC | This bit is set when Uncorrectable error is occurred at reading the card. | | IDNF | The requested sector ID is in error or cannot be found. | | ABRT | This bit is set if the command has been aborted because of the card status condition. (Not ready, Write fault, etc.) or when an invalid command has been issued. | | AMNF | This bit is set in case of a general error. | #### **Feature Register** This register is written by the host to provide command specific information to the drive regarding features of the drive which the host wish to utilize. The Feature register is a write only register. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|---------|--------|----|----|----| | | | | Feature | e byte | | | | #### **Sector Count Register** This register is written by the host with the number of sectors or blocks to be processed in the subsequent command. After the command is complete, the host may read this register to obtain the count of sectors left unprocessed by the command. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|--------|-------|----|----|----| | | | | Sector | Count | | | | #### **Sector Number Register** This register is written by the host with the starting sector number to be used in the subsequent Cylinder-Head-Sector command. After the command is complete, the host may read the final sector number from this register. When logical block addressing is used, this register is written by the host with bit7 to 0 of the starting logical block number and contains bit7 to 0 of the final logical block number after the command is complete. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |---------------|-----------|----------|-----------|---------|----------|-----------|----|--| | Sector Number | | | | | | | | | | | Logical I | Block Nu | mber bits | A07-A00 | (LBA Add | Iressing) | | | #### Cylinder Low Register This register is written by the host with the low-order byte of the starting cylinder address to be used in the subsequent Cylinder-Head-Sector command. After the command is complete, the host may read the low-order byte of the final cylinder number from this register. When logical block addressing is used, this register is written by the host with bits15 to 8 of the starting logical block number and contains bits15 to 8 of the final logical block number after the command complete. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | |-------------------|-----------|-----------|-----------|---------|----------|-----------|----|--| | Cylinder Low Byte | | | | | | | | | | | Logical I | Block Nur | mber bits | A15-A08 | (LBA Add | lressing) | | | #### Cylinder High Register This register is written by the host with the high-order byte of the starting cylinder address to be used in the subsequent Cylinder-Head-Sector command. After the command is complete, the host may read the high-order byte of the final cylinder number from this register. When logical block addressing is used, this register is written by the host with bits 23 to 16 of the starting logical block number and contains bits23 to 16 of the final logical block number after the command is complete. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | |--------------------|---------------------------------------------------|----|----|----|----|----|----|--|--| | Cylinder High Byte | | | | | | | | | | | | Logical Block Number bits A23-A16(LBA Addressing) | | | | | | | | | #### **Drive/Head Register** The Drive/Head register is used to specify the selected drive of a pair of drives sharing a set of registers. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-----|----|-----|-------|-------|-------|-------| | Х | LBA | X | DRV | HS3 | HS2 | HS1 | HS0 | | | | | | LBA27 | LBA26 | LBA25 | LBA24 | | Field | function | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X | Undefined . "0" or "1". | | LBA | This bit is "0" for CHS addressing and "1" for Logical Block addressing. | | DRV | This bit is number of the drive which the host has selected. When DRV is cleared, Drive0 is selected. When DRV is set, Drive1 is selected. The card is selected to be Drive0 or to be Drive1 using the "Copy" field of the PC Card Socket Copy Register. | | HS3-0<br>LBA27-24 | HS3-0 of the head number in CHS addressing or LBA27-24 of the Logical Block Number in LBA addressing. | #### **Status and Alternate Status Registers** The Status register and the Alternate Status register return the card status when read by the host. Reading the Status register clears a pending interrupt request while reading the Alternate Status register does not. The Status register and the Alternate Status register are read only registers. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|------|-----|-----|-----|------|-----|-----| | BSY | DRDY | DWF | DSC | DRQ | CORR | IDX | ERR | | Field | function | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BSY | This bit is set when the card internal operation is executing. When this bit is set to "1", other bits in this register are invalid. | | DRDY | DRDY indicates whether the card is capable of performing card operations. | | DWF | This bit, if set, indicates a write fault has occurred. | | DSC | This bit is set when the drive seek complete. | | DRQ | This bit is set when the information can be transferred between the host and Data register. | | CORR | This bit is set when a correctable data error has been occurred and the data has been corrected. | | IDX | This bit is always set to "0". | | ERR | This bit is set when the previous command has ended in some type of error. The error information is set in the other Status register bits or Error register. This bit is cleared by the next command. | #### **Command Register** The Command register contains the command code being sent to the device. Command execution begins immediately after this register is written. The Command register is a write only register. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|------|------|----|----|----| | | | | Comn | nand | · | · | · | #### **Device Control Register** This register is used to control the card interrupt request and to issue a soft reset to the card. The Device Control register is a write only register. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|------|------|----| | Χ | Χ | Χ | Х | 1 | SRST | nIEN | 0 | | Field | function | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Х | don't care. | | 1 | This bit is set to "1". | | SRST | This bit is set to "1" in order to force the card to perform a Command Block Reset operation. This does not change the Card Configuration registers as a Hardware Reset does. The card remains in Reset until this bit is reset to "0". | | nIEN | This bit is used for enabling IREQ#. When this bit is set to "0", IREQ# is enabled. When this bit is set to "1", IREQ# is disabled. | | 0 | This bit is set to "0". | #### **Drive Address Register** This register is provided for compatibility with the AT disk drive interface. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|-----|----|-----|------|----|------|------| | Χ | nWT | | nHS | 33-0 | | nDS1 | nDS0 | | | G | | | | | | | | Field | function | |--------|-------------------------------------------------------------------------------------------------| | Χ | This bit is unknown. | | nWTG | This bit is set to "0" when a Flash write operation is in progress, otherwise it is set to "1". | | nHS3-0 | These bits is the negative value of Head Select bits in<br>Drive/Head register. | | nDS1 | This bit is set to "0" when Slave drive is active and selected. | | nDS0 | This bit is set to "0" when Master drive is active and selected. | #### **ATA Command Specifications** This table summarizes the ATA command set with the paragraphs. Following shows the support commands and command codes which are written in command registers. | Command | Code | FR | SC | SN | CY | DR | HD | |------------------------------|----------|-------------------------|----------|----------|------|----|----| | Check Power Mode | 98h, E5h | | | | | у | | | Execute Drive Diagnostic | 90h | | | | | У | | | Erase Sector(s) | C0h | | У | У | у | у | у | | Format Track | 50h | | У | | у | у | у | | Identify Drive | ECh | | | | | у | | | Idle | 97h, E3h | | У | | | у | | | Idle Immediate | 95h, E1h | | | | | у | | | Initialize Drive Parameters | 91h | | У | | | у | у | | Read Buffer | E4h | | | | | у | | | Read Long Sector | 22h, 23h | | | У | у | у | у | | Read Multiple | C4h | | У | У | у | у | у | | Read Sector(s) | 20h, 21h | | У | У | у | у | у | | Read Verify Sector(s) | 40h, 41h | | У | У | у | у | у | | Recalibrate | 1xh | | | | | у | | | Request Sense | 03h | | | | | у | | | Seek | 7xh | | | У | у | у | у | | Set Features | EFh | У | У | | | у | | | Set Multiple mode | C6h | | У | | | у | | | Set Sleep Mode | 99h, E6h | | | | | у | | | Standby | 96h, E2h | | | | | у | | | Standby Immediate | 94h, E0h | | | | | у | | | Translate Sector | 87h | | У | У | у | у | у | | Wear Level | F5h | | | | | у | | | Write Buffer | E8h | | | | | у | | | Write Long Sector | 32h, 33h | | | У | у | у | у | | Write Multiple | C5h | | У | У | у | у | у | | Write Multiple without Erase | CDh | | У | у | у | у | у | | Write Sector(s) | 30h, 31h | | У | у | у | у | у | | Write Sector without Erase | 38h | | У | у | у | у | у | | Write Verify | 3Ch | | У | У | у | у | у | | FR · Feature Register | | $\overline{SC \cdot S}$ | ector Co | unt Regi | etor | | • | FR : Feature Register, SN : Sector Number Register, DR Drive bit of Drive/Head Register, CY : Cylinder Low/High Register, HD : Head No. of Drive/Head Register, #### Check Power Mode(98h, E5h) This command checks the power mode. #### **Execute Drive Diagnostic(90h)** This command performs the internal diagnostic tests implemented by the card. #### Erase Sector(s)(C0h) This command is used to pre-erase and condition data sectors in advance of a Write without Erase or Write Multiple without Erase command. #### Format Track(50h) This command writes the desired head and cylinder of the selected drive with a FFh pattern. #### Identify Drive(ECh) This command enables the host to receive parameter information from the card. (Refer to the Identify Drive Information table.) #### Idle(97h, E3h) This command causes the card to set BSY, enter the Idle mode, clear BSY and generate an interrupt. If the sector count is non-zero, the automatic power down mode is enabled. If the sector count is zero, the automatic power down mode is disabled. #### Idle Immediate(95h, E1h) This command causes the card to set BSY, enter the idle mode, clear BSY and generate an interrupt. #### Initialize Drive Parameters(91h) This command allows the host to alter the number of sectors per track and the number of heads per cylinder. #### Read Buffer(E4h) This command enables the host to read the current contents of the card's sector buffer. #### Read Long Sector(22h, 23h) This command is similar to the Read Sector(s) command except the contents of the Sector Count register are ignored and only one sector is read. The 512 data bytes and 4 ECC bytes are read into the buffer(with no ECC correction) and then transferred to the host. #### Read Multiple(C4h) This command performs similarly to the Read Sector(s) command. Interrupt are not generated on each sector, but on the transfer of a block which contains the number of sectors defined by a Set Multiple command. #### Read Sector(s)(20h, 21h) This command transfers data from the card to the host. Data transfer starts at the sector specified by the Cylinder, Head, and Sector Number registers, and proceeds for the number of sectors specified in the Sector Count register. #### Read Verify Sector(s)(40h, 41h) This command is identical to the Read Sector(s) command, except that DRQ is not asserted, and no data is transferred to the host. #### Recalibrate(1xh) Although this command is supported for backward compatibility, it has no actual function. The card will always return good status at the completion of this command. #### Request Sense(03h) This command requests extended error information for the previous command. #### Seek(7xh) This command is supported for backward compatibility. Although this command has no actual function, it does perform a range check of valid track, and posts an IDNF error if the Head or Cylinder specified are out of bounds. #### Set Features(EFh) This command is used by the host to establish or select certain features. #### Set Multiple Mode(C6h) This command enables the card to perform Read and Write Multiple operations and establishes the block count for these commands. This card supports 1 sector block size. #### Set Sleep Mode(99h, E6h) This command causes the card to set BSY, enter the Sleep mode, clear BSY and generate an interrupt. #### Standby(96h, E2h) This command causes the card to set BSY, enter the Standby mode, clear BSY and generate an interrupt. #### Standby Immediate(94h, E0h) This command causes the card to set BSY, enter the Standby mode, clear BSY and generate an interrupt. #### **Translate Sector(87h)** This command allows the host to know the number of times an user sector has been erased and programmed. This card doesn't support the Hot Count value. #### Wear Leveling(F5h) Although this command is supported for backward compatibility, it has no actual function. The card will always return good status at the completion of this command. #### Write Buffer(E8h) This command enables the host to overwrite contents of the card's sector buffer with any data pattern desired. This command has the same protocol as the Write Sector(s) command and transfers 512 bytes. #### Write Long Sector(32h, 33h) This command is similar to the Write Sector(s) except the contents of the Sector Count register are ignored and only one sector is written. The 512 data bytes and 4 ECC bytes are transferred from the host and then written from the buffer to the flash. #### Write Multiple(C5h) This command is similar to the Write Sector(s) command. Interrupts are not presented on each sector, but on the transfer of a block which contains the number of sectors defined by Set Multiple command. #### Write Multiple without Erase(CDh) This command is similar to the Write Multiple command. The sectors should be pre-erased with the Erase Sector command before this command is issued. If the sector is not pre-erased, Write Multiple command operation will occur. #### Write Sector(s)(30h, 31h) This command transfers data from the host to the card. Data transfer starts at the sector specified by the Cylinder, Head, and Sector Number registers, and proceeds for the number of sectors specified in the Sector Count register. #### Write Sector without Erase(CDh) This command is similar to the Write Sector(s) command. The sectors should be pre-erased with the Erase Sector command before this command is issued. If the sector is not pre-erased, Write Sector command operation will occur. #### Write Verify(3Ch) This command is similar to the Write Sector(s) command, except each sector is verified immediately after being written. **Identify Drive Information** | Word Address | Data | Description | | | | |--------------|--------------|------------------------------------------------------------------------|--|--|--| | 0 | 848Ah | General configuration bit-significant information | | | | | | | 15 1 Non-rotating disk drive | | | | | | | 14 0 Format speed tolerance gap not required | | | | | | | 13 0 Track offset option not available | | | | | | | 12 0 Data strobe offset option not available | | | | | | | 11 0 Rotational speed tolerance is < 0.5% | | | | | | | 10 1 Disk transfer rate > 10Mbs | | | | | | | 9 0 10Mbs <= Disk transfer rate > 5Mbs | | | | | | | | | | | | | | | | | | | | | <del>o</del> | | | | | | | | | | | | | | 5 0 Spindle motor control option not implemented | | | | | | | 4 0 Head switch time > 15us | | | | | | | 3 1 Not MFM encoded | | | | | | | 2 0 Not soft sectored | | | | | | | 1 1 Hard sectored | | | | | | | 0 0 Reserved | | | | | 1 | xxxxh | Number of Cylinders | | | | | 2 | 0000h | Reserved | | | | | 3 | 000xh | Number of Heads | | | | | 4 | 0000h | Number of unformatted bytes per track | | | | | 5 | 0200h | Number of unformatted bytes per sector | | | | | 6 | 0020h | Number of sectors per track | | | | | 7-8 | xxxxh, xxxxh | Number of sectors per card (word 7 = MSW, word 8 = LSW) | | | | | 9 | 0000h | Reserved | | | | | 10-19 | 2020h | Reserved | | | | | 20 | 0001h | Buffer type: Single ported, single-sector, w/o read cache | | | | | 21 | 0001h | Buffer size, in 512 byte increments | | | | | 22 | 0004h | ECC length used on Read and Write Long command | | | | | 23-26 | xxxxh | Firmware revision, 8 ASCII characters | | | | | 27-46 | xxxxh | Model number, 40 ASCII characters. | | | | | 47 | 0001h | Maximum Block Count=1 for Read/write Multiple commands | | | | | 48 | 0000h | Cannot perform doubleword I/O | | | | | 49 | 0200h | Capabilities: LBA supported, DMA not supported | | | | | 50 | 0000h | Reserved | | | | | 51 | 0200h | PIO timing cycle timing mode 2 | | | | | 52 | 0000h | DMA transfer not supported | | | | | 53 | 0003h | Words 54-58, 64-70 are valid | | | | | 54 | xxxxh | Number of Current Cylinders | | | | | 55 | xxxxh | Number of Current Heads | | | | | 56 | xxxxh | Number of Current Sectors per Track | | | | | 57 | xxxxh | LSW of the Current Capacity in Sectors | | | | | 58 | xxxxh | MSW of the Current Capacity in Sectors | | | | | 59 | 010xh | Current Setting for Block Count for R/W Multiple commands | | | | | 60 | xxxxh | LSW of the total number of user addressable LBA mode | | | | | 61 | xxxxh | MSW of the total number of user addressable LBA mode | | | | | 62-63 | 0000h | Reserved | | | | | 64 | 0000h | Advanced PIO Modes supported(Mode 3,4) | | | | | | | Reserved | | | | | 65<br>66 | 0000h | | | | | | 66 | 0000h | Reserved Minimum BIO transfer evals time with out flow control/240ns) | | | | | 67 | 00F0h | Minimum PIO transfer cycle time with out flow control(240ns) | | | | | 68 | 0078h | Minimum PIO transfer cycle time with IORDY(120ns) | | | | | 69-255 | 0000h | Reserved | | | | #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |------------------|-----------------------|------------------------|---------------------------|------| | V <sub>CC</sub> | Supply voltage | | -0.3~6.2 | V | | Vi | Input voltage | With respect to GND | -0.3~V <sub>CC</sub> +0.3 | V | | Vo | Output voltage | | -0.3~V <sub>CC</sub> +0.3 | V | | $P_d$ | Power dissipation | T <sub>a</sub> = 25 °C | 1.2 | W | | $T_{opr}$ | Operating temperature | | 0~60 | °C | | T <sub>stg</sub> | Storage temperature | | -10~80 | °C | #### RECOMMENDED OPERATING CONDITIONS | | | | Limits | | | | |------------------------|--------------------------------|-------------|--------|----------|------|--| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | V <sub>CC</sub> (5V) | V <sub>CC</sub> Supply voltage | 4.5 | 5.0 | 5.5 | V | | | V <sub>CC</sub> (3.3V) | V <sub>CC</sub> Supply voltage | 3.135 | 3.3 | 3.465 | V | | | GND | System ground | | 0 | | V | | | $V_{IH}$ | High input voltage | $0.7V_{CC}$ | | $V_{CC}$ | V | | | $V_{IL}$ | Low input voltage | 0 | | 0.8 | V | | #### DC ELECTRICAL CHARACTERISTICS (Ta=0~60°C, VCC=5V±10% or VCC=3.3V±5%, unless otherwise noted) | | | | | Limits May | | | | | | | |------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------|-------------|------|------|------|--------|------|------| | Symbol | Parameter | Test Cond | ition | Mir | ١. | | /p. | Max. | | Unit | | | | | | 3.135V 4.5V | | 3.3V | 5.0V | 3.465V | 5.5V | | | V <sub>OH</sub> | High output voltage | I <sub>OH</sub> =2.5mA<br>(3.135V)<br>4mA (4.5V) | READY,<br>INPACK#,<br>BVD1,<br>BVD2 | 0.8V | cc c | | | - | | V | | | | I <sub>ОН</sub> =5mA<br>(3.135V)<br>8mA (4.5V) | D15-D0,<br>IOIS16# | | | | | | | | | $V_{OL}$ | Low output voltage | I <sub>OL</sub> =-2.5mA<br>(3.135V)<br>-4mA (4.5V) | READY,<br>INPACK#,<br>BVD1,<br>BVD2 | - | | | | 0. | 4 | V | | | | I <sub>OL</sub> =-5mA<br>(3.135V) | IOIS16# | | | | | 0. | | | | | | -8mA (4.5V) | D15-D0 | | | | | 0. | | | | l <sub>OZ</sub> | Output current in off state | CE1# = CE2# = V <sub>IH</sub> | D15-D0 | - | | | | ±10 | | μA | | I <sub>CCR</sub> | Active supply current (Read) | Output open | | | | 60 | 70 | 100 | 110 | mA | | $I_{CCW}$ | Active supply | | 64MB | | | 80 | 85 | 110 | 120 | mA | | | current (Write) | | Others | | | 95 | 100 | 130 | 140 | | | I <sub>ccs</sub> | Standby current<br>(Auto power down) | $\begin{tabular}{ll} CE1\#=CE2\#=V_{cc},\\ D15-D0=GND,\\ RESET=GND\\ (PC card mode)\\ or \end{tabular}$ | 640MB | | | 1.8 | 2.0 | 3.0 | 4.0 | mA | | | | REASET=Vcc<br>(IDE mode),<br>other inputs=V <sub>cc</sub><br>or GND | Others | | | 600 | 800 | 1000 | 1500 | μA | | I <sub>CCD</sub> | Sleep current<br>(Sleep command) | $CE1\# = CE2\# = V_{cc}$ $D15-D0 = GND,$ $RESET=GND(PC c$ $=Vcc(IDE m)$ $other inputs = V_{cc}$ | ard mode) /<br>node), | | | 200 | 500 | 400 | 800 | μΑ | DC ELECTRICAL CHARACTERISTICS(Continued) | | | | | | | Limits | | | | | | |-----------------|--------------------|----------------------------------|----------------|---------|--------|--------|---------|-------------|-----|--|--| | Symbol | Parameter | Test C | Test Condition | | Min. T | | Max. | | Uni | | | | | | | | 2.425\/ | 4.5\/ | | 0.405\/ | <i>E EV</i> | t | | | | | | | <u> </u> | 3.135V | 4.5V | | 3.465V | 5.5V | | | | | I <sub>IH</sub> | High input current | V <sub>IN</sub> =V <sub>CC</sub> | | -1 | 0 | | +1 | 0 | | | | | | 0 1 | | | | | | | | | | | | | | | CE1#,CE2#, | | | | | | | | | | | | V <sub>IN</sub> =GND | OE#,WE#, | -10 | -30 | | -40 | -100 | | | | | I₁∟ | Low input current | | REG#, | | | | | | | | | | | | PC card mode | IORD#,IOWR#, | | | | | | | | | | | | | RESET | | | | | | | | | | | | | A10-A0, | -1 | 0 | | +1 | 0 | μΑ | | | | | | | D15-D0, CSEL | | | | | | | | | | | | | CE1#,CE2#, | | | | | | | | | | | | V <sub>IN</sub> =GND | IORD#,IOWR#, | -1 | 0 | | +1 | 0 | | | | | | | | A10-A0, D15-D0 | | | | | | | | | | | | IDE mode | OE#,WE#, | | | | | | | | | | | | | REG#, | -10 | -30 | | -40 | -100 | | | | | | | | BVD1,BVD2, | | | | | | | | | | | | | RESET | | | | | | | | | | | | | CSEL | -10 | -10 | | -20 | -50 | | | | #### **CAPACITANCE** | | | | | Limits | | | |--------|--------------------|----------------------------------------------------------------|------|--------|------|------| | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | | Cı | Input capacitance | V <sub>I</sub> =GND, V <sub>I</sub> =25mVrms, f=1 MHz, Ta=25°C | | | 45 | pF | | Co | Output capacitance | Vo=GND, Vo=25mVrms, f=1 MHz, Ta=25°C | | | 45 | | Note: These parameters are not 100% tested. #### **AC ELECTRICAL CHARACTERISTICS** ### MEMORY TIMING Read Cycle[Attribute and Common] (Ta=0~60°C, VCC=5V±10% or VCC=3.3V±5% unless otherwise noted) | | | | Limits | | | |----------|----------------------------------------|------|--------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tcR | Read cycle time | 250 | | | ns | | ta(A) | Address access time | | | 250 | ns | | ta(CE) | Card enable access time | | | 250 | ns | | tsu(A) | Address setup time | 30 | | | ns | | th(A) | Address hold time | 20 | | | ns | | tsu(CE) | CE setup time | 0 | | | ns | | th(CE) | CE hold time | 20 | | | ns | | ta(OE) | Output enable access time | | | 125 | ns | | tdis(CE) | Output disable time (from CE) | | | 100 | ns | | tdis(OE) | Output disable time (from OE) | | | 100 | ns | | ten(CE) | Output enable time (from CE) | 5 | | | ns | | ten(OE) | Output enable time (from OE) | 5 | | | ns | | tV(A) | Data valid time (after address change) | 0 | | | ns | #### $\textbf{Write Cycle[Attribute and Common]} \ (Ta=0~60^{\circ}C,\ VCC=5V\pm10\%\ or\ VCC=3.3V\pm5\%\ unless\ otherwise\ noted)$ | | | | Limits | | | |-------------|------------------------------------------------|------|--------|------|------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | | tcW | Write cycle time | 250 | | | ns | | tw(WE) | Write pulse width | 150 | | | ns | | tsu(A) | Address setup time | 30 | | | ns | | th(A) | Address hold time | 20 | | | ns | | tsu(CE) | CE setup time | 0 | | | ns | | th(CE) | CE hold time | 20 | | | ns | | tsu(A-WEH) | Address setup time with respect to WE high | 180 | | | ns | | tsu(CE-WEH) | Card enable setup time with respect to WE high | 180 | | | ns | | tsu(D-WEH) | Data setup time with respect to WE high | 80 | | | ns | | th(D) | Data hold time | 30 | | | ns | | trec(WE) | Write recovery time | 30 | | | ns | | tdis(WE) | Output disable time (from WE) | | | 100 | ns | | tdis(OE) | Output disable time (from OE) | | | 100 | ns | | ten(WE) | Output enable time (from WE) | 5 | | | ns | | ten(OE) | Output enable time (from OE) | 5 | | | ns | | tsu(OE-WE) | OE set up time with respect to WE low | 10 | | | ns | | th(OE-WE) | OE hold time with respect to WE high | 10 | | | ns | ### MEMORY TIMING DIAGRAM Read Cycle #### **Write Cycle** I/O READ (INPUT) TIMING | | | Limit | | | |-----------------|------------------------------------|-------|-----|------| | Symbol | Parameter | Min | Max | Unit | | td(IORD) | Data Delay after IORD# | | 100 | ns | | th(IORD) | Data Hold following IORD# | 0 | | ns | | tw(IORD) | IORD# Width Time | 165 | | ns | | tsuA(IORD) | Address Setup before IORD# | 70 | | ns | | thA(IORD) | Address Hold following IORD# | 20 | | ns | | tsuCE(IORD) | CE# Setup before IORD# | 5 | | ns | | thCE(IORD) | CE# Hold following IORD# | 20 | | ns | | tsuREG(IORD) | REG# Setup before IORD# | 5 | | ns | | thREG(IORD) | REG# Hold following IORD# | 0 | | ns | | tdfINPACK(IORD) | INPACK# Delay Falling from IORD# | 0 | 45 | ns | | tdrINPACK(IORD) | INPACK# Delay Rising from IORD# | | 45 | ns | | tdfIOIS16(ADR) | IOIS16# Delay Falling from Address | | 35 | ns | | tdrIOIS16(ADR) | IOIS16# Delay Rising from Address | | 35 | ns | The maximum load on INPACK# and IOIS16# are 1 LSTTL with 50 pF total load. #### I/O WRITE (OUTPUT) TIMING | | | Limit | | | |----------------|------------------------------------|-------|-----|------| | Symbol | Parameter | Min | Max | Unit | | tsu(IOWR) | Data Setup before IOWR# | 60 | | ns | | th(IOWR) | Data Hold following IOWR# | 30 | | ns | | tw(IOWR) | IOWR# Width Time | 165 | | ns | | tsuA(IOWR) | Address Setup before IOWR# | 70 | | ns | | thA(IOWR) | Address Hold following IOWR# | 20 | | ns | | tsuCE(IOWR) | CE# Setup before IOWR# | 5 | | ns | | thCE(IOWR) | CE# Hold following IOWR# | 20 | | ns | | tsuREG(IOWR) | REG# Setup before IOWR# | 5 | | ns | | thREG(IOWR) | REG# Hold following IOWR# | 0 | | ns | | tdflOIS16(ADR) | IOIS16# Delay Falling from Address | | 35 | ns | | tdrIOIS16(ADR) | IOIS16# Delay Rising from Address | - | 35 | ns | The maximum load on INPACK# and IOIS16# are 1 LSTTL with 50 pF total load. #### I/O READ (INPUT) TIMING DIAGRAM #### I/O WRITE (OUTPUT) TIMING DIAGRAM ### IDE ATA TIMING IDE ATA I/O READ (INPUT) TIMING | | | Limit | | | |----------------|------------------------------------|-------|-----|------| | Symbol | Parameter | Min | Max | Unit | | td(IORD) | Data Delay after IORD# | | 50 | ns | | th(IORD) | Data Hold following IORD# | 5 | | ns | | tw(IORD) | IORD# Width Time | 70 | | ns | | tsuA(IORD) | Address Setup before IORD# | 25 | | ns | | thA(IORD) | Address Hold following IORD# | 10 | | ns | | tsuCS(IORD) | CS# Setup before IORD# | 5 | | ns | | thCS(IORD) | CS# Hold following IORD# | 10 | | ns | | tdfIOCS16(ADR) | IOCS16# Delay Falling from Address | | 35 | ns | | tdrIOCS16(ADR) | IOCS16# Delay Rising from Address | | 35 | ns | The maximum load on IOCS16# are 1 LSTTL with 50 pF total load. #### IDE ATA I/O WRITE (OUTPUT) TIMING | | | Limit | | | |----------------|------------------------------------|-------|-----|------| | Symbol | Parameter | Min | Max | Unit | | tsu(IOWR) | Data Setup before IOWR# | 20 | | ns | | th(IOWR) | Data Hold following IOWR# | 10 | | ns | | tw(IOWR) | IOWR# Width Time | 70 | | ns | | tsuA(IOWR) | Address Setup before IOWR# | 25 | | ns | | thA(IOWR) | Address Hold following IOWR# | 10 | | ns | | tsuCS(IOWR) | CS# Setup before IOWR# | 5 | | ns | | thCS(IOWR) | CS# Hold following IOWR# | 10 | | ns | | tdfIOCS16(ADR) | IOCS16# Delay Falling from Address | | 35 | ns | | tdrIOCS16(ADR) | IOCS16# Delay Rising from Address | | 35 | ns | The maximum load on IOCS16# are 1 LSTTL with 50 pF total load. #### IDE ATA I/O READ (INPUT) TIMING DIAGRAM #### IDE ATA I/O WRITE (OUTPUT) TIMING DIAGRAM #### **RECOMMENDED POWER UP/DOWN CONDITIONS** (Ta=0~60°C, unless otherwise noted) | | | | Limits | | | | |---------------|------------------|---------------------------|----------|------|---------|------| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | | | 0V≤ VCC <2V | 0 | | VCC | V | | Vi(CE) | CE input voltage | 2V≤ VCC <v<sub>IH</v<sub> | VCC-0.1 | VCC | VCC+0.1 | V | | | | $V_{IH} \leq VCC$ | $V_{IH}$ | | VCC+0.1 | V | | tsu(Vcc) | CE setup time | | 20 | | | ms | | tsu(RESET) | RESET setup time | | 20 | | | ms | | trec(Vcc) | CE recover time | | 1 | | | μs | | tpr | Vcc rising time | 10%→90% of Vcc | 0.1 | | 100 | ms | | tpf | VCC falling time | 90% of Vcc→10% | 3 | | 300 | ms | | tw(RESET) | RESET width | | 10 | | | μs | | th(Hi-zRESET) | | | 1 | | | ms | | ts(Hi-zRESET) | | | 0 | | | ms | #### **POWER UP/DOWN TIMING DIAGRAM** #### Keep safty first in your circuit designs! • Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - •These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. - •Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - •All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Semiconductor home page (http://www.mitsubishichips.com/). - •When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - •Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - •The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials. - •If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - •Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.