# Power Management for Multimedia Processors PRELIMINARY DATA ### **Features** - 2 Step-down converters - 1 to 1.5V with 15 steps at 600mA - 1.8V at 600mA for general purpose usage - 3 Low-drop output regulators for different uses - PLL analog supplies: 1.05V, 1.2V, 1.3V 1.8V 10mA - Processor analogue functions: 2.5V 10mA - Auxiliary device:1.5V, 1.8V, 2.5V, 2.8V 150 mA - USB OTG module - Full and low speed USB OTG transceiver - Charge-pump (5V, 100mA) for USB cable - Mass memory cards (SD/MMC/SDIO) - 1 linear regulator: 1.8V, 2.85V, 3V 150mA - Level shifter - Miscellaneous - 32 kHz control for multimedia processor - Processor supply monitoring - Processor reset control - 2 Serial I2C interfaces # **Description** STw4810 is a power management companion chip for multimedia processors used in portable applications. It supplies the multimedia processor including its memories and peripherals. STw4810 supports the main mass memory standard cards. SDIO<sup>TM</sup> is also supported and allows to connect multimedia peripherals like cameras. # **Application** - ST NOMADIK<sup>TM</sup> STn88xx - Multimedia processor - Mobile phones, PDA, Videophone ### **Order codes** | Part number | Package | Packing | |---------------|-------------------------------------------|---------| | STw4810BHD/LF | TFBGA84- 6x 6 x 1.2 mm / 0.5 mm pitch | Tray | | STw4810BRA/LF | VFBGA 84 - 4.6x 4.6 x 1 mm / 0.4 mm pitch | Tray | # **Contents** | 1 | Ove | rview | | 4 | |---|------|---------|------------------------------------------------|----| | 2 | Fund | ctional | block diagram | 5 | | 3 | Ball | informa | ation | 6 | | | 3.1 | Ball co | onnections | 6 | | | 3.2 | Ball fu | ınctions | 6 | | 4 | Fund | ctional | description | 11 | | | 4.1 | Introd | uction | 11 | | | 4.2 | Digital | control module | 11 | | | | 4.2.1 | State machine | | | | | 4.2.2 | POWER OFF / VDDOK | 14 | | | | 4.2.3 | SLEEP mode | 14 | | | | 4.2.4 | I2C Interface | 15 | | | | 4.2.5 | Control registers | 17 | | | | 4.2.6 | IT generation | 29 | | | | 4.2.7 | Clock switching and control | 29 | | | 4.3 | Power | management module | 30 | | | | 4.3.1 | Bandgap, biasing and references | 30 | | | | 4.3.2 | VCORE regulator: DC/DC STEP- DOWN regulator | 30 | | | | 4.3.3 | VIO_VMEM regulator: DC/DC step- down regulator | 31 | | | | 4.3.4 | VPLL | 32 | | | | 4.3.5 | VANA | 32 | | | | 4.3.6 | VAUX | 32 | | | | 4.3.7 | Power supply monitoring | 33 | | | | 4.3.8 | Power supply domains | 33 | | | | 4.3.9 | Thermal shut-down | 33 | | | 4.4 | USB ( | OTG module | 34 | | | | 4.4.1 | Block diagram | 35 | | | | 4.4.2 | Modes and operations | 36 | | | | 4.4.3 | USB enable control | 42 | | | 4.5 | SD/MI | MC/SDIO module | 43 | | 5 | Elec | trical and timing characteristics | |---|------|------------------------------------------------------------------------| | | 5.1 | Absolute maximum rating | | | 5.2 | Package dissipation | | | 5.3 | Power supply | | | | 5.3.1 Operating conditions | | | | 5.3.2 VREF18 | | | | 5.3.3 VCORE DC/DC step-down converter | | | | 5.3.4 VIO_VMEM DC/DC step-down converter | | | | 5.3.5 LDO regulators | | | | 5.3.6 Power supply monitoring | | | 5.4 | Digital specifications | | | | 5.4.1 CMOS input/output static characteristics: I2C interface | | | | 5.4.2 CMOS input/output dynamic characteristics: I2C interface 53 | | | | 5.4.3 CMOS input/output static characteristics: VIO level | | | | 5.4.4 CMOS input/output static characteristics: V <sub>BAT</sub> level | | | | 5.4.5 CMOS input/output static characteristics: VMMC level | | | 5.5 | USB OTG transceiver | | | 5.6 | SD/MMC card interface | | 6 | Арр | lication information64 | | | 6.1 | Components list | | | 6.2 | Application schematics | | 7 | Pack | kage mechanical data 67 | | | 7.1 | TFBGA 84 balls | | | 7.2 | VFBGA 84 balls | | 8 | Revi | ision history | 1 Overview STw4810 # 1 Overview - Power management module - 1 Step-down converter for processor core (1 to 1.5 V with 15 steps at 600 mA) - 1 Step-down converter (1.8 V at 600 mA) for general purpose usage such as processor input/output supply, external memory, DDR and SDRAM and peripherals - 1 Low-drop output regulator for analog supplies, such as PLL (1.05 V, 1.2 V, 1.3 V, 1.8 V at 10 mA) - 1 Low-drop Output regulator for processor analogue functions (2.5 V at 10 mA) - 1 Low-drop output regulator for auxiliary devices (1.5 V, 1.8 V, 2.5 V, 2.8 V at 150 mA) #### USB OTG module - Full and low speed USB OTG transceiver - 1 Linear regulators (3.1 V at 40 mA) supplying transceiver - 1 Charge-pump (5 V at 100 mA) supplying VBUS line of the USB cable - Mass memory cards (SD/MMC/SDIO) - 1 Linear regulator (1.8 V, 2.85 V, 3 V at 150 mA) - Level shifter - Miscellaneous - 32 kHz control for multimedia processor - Processor supply monitoring - Processor reset control - 2 Serial I2C interfaces Figure 1. Typical mobile multimedia system #### Functional block diagram 2 Figure 2. STw4810 block diagram 3 Ball information STw4810 # 3 Ball information # 3.1 Ball connections Table 1. STw4810 ball connections | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|----------------|---------------------|---------------------|-------------------|----------------|---------------|-------------------|---------------|------------------|------------------| | A | CLK32K_IN | VMINUS_<br>VIO_VMEM | VLX_VIO_<br>VMEM | VBAT_VIO_<br>VMEM | VIO_VMEM | VAUX | VANA | VPLL | VREF_18 | VCORE | | В | "Reserved" | REQUEST_<br>MC | VMINUS_<br>VIO_VMEM | VBAT_VIO_<br>VMEM | VMINUS_<br>ANA | VBAT_<br>VAUX | "Reserved" | "Reserved" | "Reserved" | VMINUS_<br>VCORE | | С | TCXO_EN | IT_WAKE_<br>UP | VMINUS_<br>DIG | VLX_VIO_<br>VMEM | "Reserved" | VBAT_ANA | VBAT_<br>VPLL_ANA | PON | VMINUS_<br>VCORE | VLX_<br>VCORE | | D | VBAT_DIG | MASTER_<br>CLK | "reserved" | | | | | VLX_<br>VCORE | VBAT_<br>VCORE | VBAT_<br>VCORE | | E | DATAOUT0 | DATAOUT<br><1> | DATAOUT<br><2> | | | | | ID | DP | DN | | F | DATAOUT<br><3> | CMDOUT | LATCHCLK | | | | | "Reserved" | VBAT_USB | VUSB | | G | CLKOUT | MCCLK | MCCMD<br>DIR | | | | | "Reserved" | USBSCL | VBUS | | н | MCCMD | MCDATA<br><3> | MCDATA<br><1> | MCDATA31<br>DIR | MCFBCLK | PWREN | SDA | USBINTn | USBSDA | СР | | J | MCDATA<br><2> | VDDOK | PORN | VBAT_<br>MMC | GPO1 | SCL | USBVP | USBVM | VMINUS_<br>USB | CN | | K | MCDATA0 | MCDAT0<br>DIR | CLK32K | SW_<br>RESET | VMMC | GPO2 | USBRCV | USBOEn | MCDAT2<br>DIR | "Reserved" | # 3.2 Ball functions STw4810 includes the following ball types - VDDD/VDDA: digital/analog power supply - VSSD/VSSA: digital/analog ground supply - DO/DI/DIO: Digital Output / Digital Input / Digital Input Output - DOz: Digital Output with high impedance capability - AO/AI/AIO: Analog Output / Analog Input / Analog Input-Output - G: to be connected to ground - O: to be left open - Int-Ref: Associated to internal reference Table 2 details the ballout. STw4810 3 Ball information Table 2. STw4810 balls function | Ball | Ball name | Ball type | Description | | |---------|------------|---------------------------------|----------------------------------------------------------------------------------------|--| | General | supplies | | | | | D1 | VBAT_DIG | VDDD-VBAT | Battery supply for digital/oscillator | | | C3 | VMINUS_DIG | VSSD | Ground for digital and oscillator | | | C6 | VBAT_ANA | VDDA-VBAT | Battery supply for analog | | | B5 | VMINUS_ANA | VSSA | Ground for analog | | | F9 | VBAT_USB | VDDA-VBAT | Battery supply for USB block | | | J9 | VMINUS_USB | VSSA | Ground for USB block | | | A9 | VREF_18 | Int-Ref | Internal reference | | | Control | balls | | | | | C8 | PON | DI(VBAT)<br>Pull Down 1.5MΩ | Power-on and reset | | | K4 | SW_RESETn | DI(VIO_VMEM)<br>Pull Up 1.5MΩ | Software reset, reset all applications when SW_RESETn = 0 | | | J2 | VDDOK | DO(VIO_VMEM) | Supply monitoring for multimedia processors. Interruption for high temperature warning | | | J3 | PORn | DO(VIO_VMEM) | Multimedia processor Resetn | | | H6 | PWREN | DI(VIO_VMEM)<br>Pull Up 1.5MΩ | Sleep mode from multimedia processor | | | C1 | TCXO_EN | DI(VIO_VMEM)<br>Pull Down 1.5MΩ | Request of master clock from modem part | | | B2 | REQUEST_MC | DO(VIO_VMEM) | Request to master clock oscillator | | | J6 | SCL | DI(VIO_VMEM) | Clock for Main I2C interface | | | H7 | SDA | DIO(VIO_VMEM) | SDA for Main I2C interface | | | D2 | MASTER_CLK | Al Pull Down 1.5M $\Omega$ | 26 MHz, 13 MHz or 19.2 MHz from mode | | | A1 | CLK32K_IN | DI(VIO_VMEM)<br>Pull Down 1.5MΩ | 32 kHz input | | | K3 | CLK32K | DO(VIO_VMEM) | 32 kHz to multimedia processor | | | | | | | | 3 Ball information STw4810 Table 2. STw4810 balls function | Ball | Ball name | Ball type | Description | |-----------|-----------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | Regulato | r balls | <u> </u> | | | A4<br>B4 | VBAT_VIO_VMEM | VDDA-VBAT | Battery power supply for step down VIO_VMEM | | A2<br>B3 | VMINUS_VIO_VMEM | VSSA | Ground for step down VIO_VMEM | | A3<br>C4 | VLX_VIO_VMEM | AIO | BUCK of step down VIO_VMEM | | A5 | VIO_VMEM | Al | VIO_VMEM Feed back input | | D9<br>D10 | VBAT_VCORE | VDDA-VBAT | Battery power supply for step down VCORE | | B10<br>C9 | VMINUS_VCORE | VSSA | Ground for step down VCORE | | C10<br>D8 | VLX_VCORE | AIO | BUCK of step-down VCORE | | A10 | VCORE | AI | VCORE sense | | C7 | VBAT_VPLL_ANA | VDDA-VBAT | Battery supply for VPLL, VANA | | A7 | VANA | AO | VANA output | | A8 | VPLL | AO | VPLL output | | A6 | VAUX | AO | VAUX output | | B6 | VBAT_VAUX | VDDA-VBAT | Battery supply for VAUX | | USB ball | s | | | | C2 | IT_WAKE_UP | DO(VBAT-DIG) | Interrupt to modem for wake-up due to USB plug | | K8 | USBOEn | DIO(VIO_VMEM)<br>Pull Down 1.5MΩ | Output enable of the differential driver in the USB mode | | J7 | USBVP | DIO(VIO_VMEM)<br>Pull Down 1.5MΩ | Data input in the USB transmit mode, positive data input the single-ended transmit mode, or TXD in UART mode | | J8 | USBVM | DIO(VIO_VMEM)<br>Pull Down 1.5MΩ | Single-ended zero input in the USB transmit mode, negative data input in the single-ended transmit mode, or RXD in the UART mode | | K7 | USBRCV | DO(VIO_VMEM) | Differential receiver output | | E9 | DP | AIO(VUSB) | Positive data line in the USB mode, or serial data input in the UART mode | | E10 | DN | AIO(VUSB) | Negative data line in the USB mode, or serial data output in the UART mode. | | E8 | ID | AI(VBAT-USB) | ID ball of the USB detector used for protocol identification. | STw4810 Table 2. STw4810 balls function | Ball | Ball name | Ball type | Description | |----------------|-------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------| | H10 | СР | AIO(VBUS) | C plus flying capacitor<br>(VBUS level 4.4 to 5.25) | | J10 | CN | AIO(VBUS) | C minus flying capacitor (VBUS Level) | | G10 | VBUS | AIO(VBUS) | USB cable supply (VBUS Level) | | F10 | VUSB | AIO | Decoupling capacitor for USB internal regulator | | G9 | USBSCL | DI(VIO_VMEM) | Clock for dedicated USB I2C | | H9 | USBSDA | DIO(VIO_VMEM) | SDA for dedicated USB I2C | | H8 | USBINTn | DO(VIO_VMEM) | Interrupt to multimedia processor for USB or accessory plug | | SD MMC | balls | • | • | | G3 | MCCMDDIR | DI(VIO_VMEM)<br>Pull Down 1.5MΩ | CMD direction "high": CMD signal from processor to card - "Low": CMD signal from card to processor | | K2 | MCDAT0DIR | DI(VIO_VMEM)<br>Pull Down 1.5MΩ | DATA0 direction - "high": DATA0 signal from processor to card - "Low": DATA0 signal from card to processor | | K9 | MCDAT2DIR | DI(VIO_VMEM)<br>Pull Down 1.5MΩ | DATA2 direction - "high": DATA2 signal from processor to card - "Low": DATA2 signal from card to processor | | H4 | MCDAT31DIR | DI(VIO_VMEM)<br>Pull Down 1.5MΩ | DATA(3,1) direction - "high": DATA(3,1) signal from processor to card - "Low": DATA(3,1) signal from card to processor | | G2 | MCCLK | DI(VIO_VMEM)<br>Pull Down 1.5MΩ | Host clock, between processor and STw4810, to the card (processor clock). | | H5 | MCFBCLK | DO(VIO_VMEM) | Host feedback clock between STw4810 and processor, to re-synchronize data in processor. | | H1 | MCCMD | DIO(VIO_VMEM)<br>Pull Up 1.5MΩ | Bidirectional command/response signal between processor and STw4810. | | K1 | MCDATA0 | DIO(VIO_VMEM)<br>Pull Up1.5MΩ | Bidirectional data0 between processor and STw4810 | | H2<br>H3<br>J1 | MCDATA[3:1] | DIO(VIO_VMEM)<br>Pull Up 1.5MΩ | Bidirectional data [3:1] between processor and STw4810. | 3 Ball information 3 Ball information STw4810 Table 2. STw4810 balls function | Ball | Ball name | Ball type | Description | |-----------------------------------------|------------|----------------------------|----------------------------------------------------------------------| | F3 | | | Host feedback clock to STw4810, to resynchronize data in processor. | | G1 | CLKOUT | DO(VMMC) | Host clock, between STw4810 and card (processor clock). | | F2 | CMDOUT | DIO(VMMC)<br>Pull Up 1.5MΩ | Bidirectional command/response signal between STw4810 and processor. | | E1 | DATAOUT0 | DIO(VMMC)<br>Pull Up 1.5MΩ | Bidirectional data0 between STw4810 and card | | F1 E3 DATAOUT[3:1] E2 | | DIO(VMMC)<br>Pull Up 1.5MΩ | Bidirectional data[3:1] between STw4810 and card. | | J4 | VBAT_MMC | VDDA-VBAT | Battery supply for VMMC | | K5 | VMMC | AIO | VMMC supply output | | Other ba | lls | | | | J5 | GPO1 | AO | General purpose output | | K6 | GPO2 | AO | General purpose output | | B9<br>D3 | "Reserved" | G | To be connected to ground | | B1<br>B7<br>B8<br>C5<br>F8<br>G8<br>K10 | "Reserved" | 0 | To be left open | ### 4.1 Introduction The STw4810 integrates all the power supplies for a multimedia processor as well as memories and peripherals: - Two switched mode power supply regulators: one for the multimedia processor core, one for multimedia processor I/Os and memories - Three low-drop output regulators for multimedia processor analog supplies (PLL and others) and auxiliary components - USB OTG FS/LS physical interface - MMC card power supplies and level shifters - Multimedia processor supply monitoring / power-on reset and power supply alarms / interrupt management - Two serial I2C communication interfaces; one to control the devices (SDA, SCL) and one to control the USB (USBSDA, USBSCL). # 4.2 Digital control module This module describes the interfaces used to program the device and the related registers. #### 4.2.1 State machine Description of each states: (Figure 3.) **OFF:** In this mode the STw4810 is switched off. Off is when PON=0, when battery level is under 2.4 V or when thermal shutdown is activated. There is no multimedia processor power supply. The only active cell is the USB cable detection and $V_{BAT}$ level detection. **OSC\_START:** Oscillator is enabled and the power up module is waiting for the rising edge of the internal signal OSC\_OK to start power up sequence. This state duration is 300 µs. **START\_BIAS:** Bias, reference and thermal shut-down are enabled, a counter is activated to wait for rising edge of internal signals PDN\_regulators. This state duration has a typical value of 7.77 ms and a worst case value of 9.46 ms. **START\_PM:** after a 1 ms wait, multimedia processor power supplies are available (VIO\_VMEM, VCORE, VPLL, and VANA). The device can allow I2C communication, output power supply monitoring and application (USB,SD/MMC). **OFF2:** STw4810 is waiting for the 32 kHz multimedia processor signal. This state has an indeterminate duration. If 32kHz is present during the states describes above, it has no effect. The 32 kHz signal is taken into account by STw4810 only when the 'VDDOK' ball is high, that is at the end of START\_PM state. RESET: STw4810 forces a reset during 10\*32 kHz period before setting PORn high. **INT\_OSC:** The STw4810 can work without MASTER\_CLK via its internal oscillator. The device waits for an external clock detection before switching to the external clock. When receiving a rising edge on PWREN ball (coming from multimedia processor) or on TCXO\_EN ball (coming from modem), STw4810 answers by asserting to "1" the REQUEST\_MC ball. STw4810 remains in internal oscillator mode until it receives the external clock signal on MASTER\_CLK ball. **EXT\_CLK:** When MASTER\_CLK is detected, the STw4810 uses this clock as reference and switches off its internal oscillator to save quiescent. MASTERCLK should remain connected up to SLEEP mode. **SLEEP:** SLEEP mode is required by multimedia processor by setting a PWREN at low level. Then VDDOK is forced to 0, regulators (VCORE, VIO\_VMEM) switch to sleep mode and wait for PWREN at high level (*Figure 4*). **WAKE-UP:** From SLEEP mode, the multimedia processor requests to switch back to Normal mode. Thus the device restarts its internal oscillator and then switches regulators from sleep to normal mode and informs multimedia processor with VDDOK at high level (*Figure 4*). Note: By default VAUX is in stand by mode, pdn\_vaux = 0 (Table 17). It can be programmed in normal mode only by asserted pdn\_vaux bit to "1". All regulators are started with PDN\_regulators but can be switched off from the beginning or during application by software (*Table 26*) . ### **Registers reset** In the event of a hardware reset coming from the modem, PON ball set to "0", all registers are reset at initial value when PON ball goes back to "1" level. A software reset from multimedia processor of STw4810, through SW\_RESETn ball set to "0", reset all registers except power control register (at address 1E & 1F). #### Main clock oscillator control REQUEST\_MC is an OR output gate between PWREN (coming from multimedia processor) and TCXO\_EN (coming from modem supply), it is synchronized on 32 kHz, except during power-up where PWREN is masked and considered as high. REQUEST\_MC enabled or disabled the master clock oscillator device. #### 4.2.2 POWER OFF / VDDOK In case of VDDOK falling edge due to under voltage on VCORE or VIO\_VMEM detected, or 'it\_twarn' bit set to "1" (*Table 17*), then multimedia processor is reset (PORn low during a minimum time of 312.5 µs) and restarted with no time-out. (see *Figure 5*). In case of VDDOK falling edge because PWREN balls equals "0", there is no reset (PORn still high). In case of PON falling edge (STw4810 switched off from modem) multimedia processor is also reset with no time-out. We consider that clean switch off between modem and multimedia processor is done by software directly. Figure 5. VDDOK block diagram ### 4.2.3 SLEEP mode STw4810 goes into SLEEP mode by different ways. Whether VCORE, VIO\_VMEM and VAUX are programmed to SLEEP mode or not is indicated in *Table 26*. Taking in account the bit programming from *Table 26*, SLEEP mode is summarized with the following formula: SLEEP = (Vxxx\_SLEEP x \overline{PWREN}) + (Vxxx\_FORCE\_SLEEP) = 1, (Vxxx = VCORE or VIO\_VMEM or VAUX) #### 4.2.4 I2C Interface The device supports two I2C bus interfaces. One main interface (SDA,SCL) controls power management and all programmable functions, the second interface (USBSDA, USBSCL) is dedicated to USB control. STw4810 allows to work with only the main I2C interface to control all the functions, including the USB, via USB\_I2C\_CTRL bit of power control register (*Table 26*). I2C Interface is used to read status information from inside the device. Flags, interrupt and write registers are used to configure the device functions (threshold, clock division, output voltage, etc....). By default, the main I2C interface (SCL,SDA) controls the main registers and USB I2C interface (USBSCL, USBSDA) controls USB registers. Figure 6. I2C interface block diagram Both I2C are configured as slave serial interface compatible with I2C registered trademark of Phillips Inc. (version 2.1). #### **I2C** interface description STw4810 I2C is a slave serial interface with a serial data line (SDA or USBSDA) and a serial clock line (SCL or USBSCL): - SCL / USBSCL: input clock used to shift data - SDA / USBSDA: input/output bidirectional data transfers It is composed of: - One filter to reject spikes on the bus data line and preserve data integrity - Bidirectional data transfers up to 400kbit/s (Fast-mode) via SDA or USBSDA signal The SDA or USBSDA signal contains the input/output control and data signals that are shifted in the device, MSB first. The first bit must be high (START) followed by the Device ID (7 bits) and Read/Write bit control (1 indicates read access, a logical 0 indicates a write access). - Device ID in write mode: 5Ah (01011010) - Device ID in read mode: 5Bh (01011011) Then STw4810 sends an acknowledge at the end of an 8 bits transfer. The next 8 bits correspond to the register address followed by another acknowledge. The 8 bits data field is sent last, followed by a last acknowledge. | T- 1-1 | | D | | 1 | |--------|-------|-----|-----|---| | Tab | Iе з. | Dev | ıce | w | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | <b>b</b> 0 | |--------|--------|--------|--------|--------|--------|--------|------------| | AdrID6 | AdrID5 | AdrID4 | AdrID3 | AdrID2 | AdrID1 | AdrID0 | R/W | ### Table 4. Register address | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | |---------|---------|---------|---------|---------|---------|---------|---------| | RegADR7 | RegADR6 | RegADR5 | RegADR4 | RegADR3 | RegADR2 | RegADR1 | RegADR0 | #### Table 5. Register data | b7 | b6 | b5 | b4 | <b>b</b> 3 | b2 | b1 | b0 | |-------|-------|-------|-------|------------|-------|-------|-------| | DATA7 | DATA6 | DATA5 | DATA4 | DATA3 | DATA2 | DATA1 | DATA0 | #### **I2C** interface modes Figure 7. Control interface: I2C format Figure 8. Control interface: I2C timing # 4.2.5 Control registers Control registers have the following functions: - Select level of regulation for multimedia processor supply - Control the USB interface - Control the SD/MMC/SDIO interface - Control the state machine Table 6. Register general information | Address | Comment | I2C control | |------------|------------------------------------------------|------------------------------------------------| | 00h to 10h | USB Registers (Table 8 to Table 16) | USBSDA / USBSCL or<br>SDA / SCL <sup>(1)</sup> | | 11h | SD MMC Control register (Table 17) | SDA / SCL | | 12h to 1Dh | Test registers | | | 1Eh to 1Fh | Power control registers (Table 18 to Table 26) | SDA / SCL | | 20h | twarning register (Table 27) | SDA / SCL | <sup>1.</sup> Controlled by USB\_I2C\_CTRL bit of Power control register (Table 26) Table 7. Register summary | Register | Addr. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------|------------|---------------|------------------|---------------------------------------|------------------|-------------------|-----------------|---------------|----------------| | Vendor ID | 00h | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | veridor ib | 01h | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Product ID | 02h | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Floddelib | 03h | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | USB control register 1 | 04h<br>05h | Not used | uart_en | oe_int_<br>en | bdis_<br>acon_en | not used | dat_se0 | suspend | speed | | USB control register 2 | 06h<br>07h | vbus_<br>chrg | vbus_<br>dischrg | vbus_<br>drv | id_gnd | dn_<br>pulldown | dp_<br>pulldown | dn_<br>pullup | dp_<br>pullup | | USB interrupt source | 08h | cr_int | bdis_<br>acon | id_float | dn_hi | id_gnd_<br>forced | dp_hi | sess_vld | vbus_vld | | USB interrupt latch | 0Ah<br>0Bh | cr_int | bdis_<br>acon | id_float | dn_hi | id_gnd_<br>forced | dp_hi | sess_vld | vbus_vld | | USB interrupt mask false | 0Ch<br>0Dh | cr_int | bdis_<br>acon | id_float | dn_hi | id_gnd_<br>forced | dp_hi | sess_vld | vbus_vld | | USB interrupt mask true | 0Eh<br>0Fh | cr_int | bdis_<br>acon | id_float | dn_hi | id_gnd_<br>forced | dp_hi | sess_vld | vbus_vld | | USB EN | 10h | Not used | | | | | | usb_en | not used | | SD MMC control | 11h | pdn_<br>vaux | it_warn | monitori<br>ng_vio_<br>vmem_<br>vcore | gpo2 | gpo1 | sel_vmmc<1:0> | | pdn_<br>vmmc | | Twarning | 20h | Not used | Not used | | | | | | mask_<br>twarn | | Register | Addr. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-------|-----|-------------|------|----|------------|----|-----------|---| | Power control | 1Fh | | Not used | | | | | | | | Register | Addr. | 7 | 7 6 5 4 3 2 | | | | | 1 | 0 | | Power control | 1 Eh | reg | address 3 | bits | | data din/c | | ena write | | #### **REGISTERS CONTROLLED BY 12C USB BUS** The registers described in this chapter are controlled through the USB serial I2C interface, USBSCL and USBSDA balls. These registers could also be controlled through the main I2C interface, SCL and SDA balls by setting to "1" USB-I2C\_CTRL bit in Power control register (*Table 22*). Table 8. USB register address | Address | Register | Туре | |------------|--------------------------|------| | 00h - 01h | Vendor ID | R | | 02h - 03h | Product ID | R | | 04h set | USB Control Register 1 | R/W | | 05h clearh | USB Control Register 1 | R/W | | 06h set | USB Control Register 2 | R/W | | 07h clearh | USB Control Register 2 | R/W | | 08h | USB Interrupt Source | R | | 09h | Not used | | | 0Ah set | USB Interrupt Latch | R/W | | 0Bh clearh | USB Interrupt Latch | R/W | | 0Ch set | USB Interrupt Mask False | R/W | | 0Dh clearh | USB Interrupt Mask False | R/W | | 0Eh set | USB Interrupt Mask True | R/W | | 0Fh clearh | USB Interrupt Mask True | R/W | | 10h | USB_EN | R/W | Note: A bit of register 1 is set at "1" by writing a "1" at address 04h, is reset at "0" by writing a "1" at address 05h. This is also applicable for USB Control Register 2 (06h, 07h), USB Interrupt register (0Ah,0Bh), USB Interrupt Mask False register (0Ch, 0Dh) and USB Interrupt Mask True register (0Eh, 0Fh). Writing "0" at any address has not effect on the content of any register. Table 9. Vendor ID and Product ID: Read only | Name | Address | Register Value | | | |------------|---------|----------------|--|--| | Vendor ID | 00h | 83h | | | | vendor ib | 01h | 04h | | | | Product ID | 02h | 10h | | | | Flodderid | 03h | 40h | | | # **USB** control register 1 Table 10. USB control register 1 (address = 04h set and 05h clearh) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|---------|---------------|------------------|----------|---------|---------|-------| | Bit name | Not used | uart_en | oe_int_<br>en | bdis_<br>acon_en | not used | dat_se0 | suspend | speed | | Туре | - | R/W | R/W | R/W | - | R/W | R/W | R/W | | Bits | Name | Value | Settings | Default | |------|--------------|--------|--------------------------------------------------------------------------------|---------| | 6 | uart_en | 0<br>1 | Inactive UART logic buffers are enabled | 0 | | 5 | oe_int_en | 0<br>1 | Inactive Allow to send interruption through USBOEn | 0 | | 4 | bdis_acon_en | 0 | Inactive (default) Enable A-device to connect if B-device disconnect detected: | 0 | | 2 | dat_se0 | 0<br>1 | VP_VM USB mode DAT_SE0 USB mode | 0 | | 1 | suspend | 0<br>1 | Inactive (default) Put transceiver in low power mode | 0 | | 0 | speed | 0 | Set rise and fall times of transmit Low Speed Full Speed | 0 | # **USB** control register 2 Table 11. USB Control Register 2 (Address = 06h set and 07h clearh) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------|------------------|--------------|--------|-----------------|-----------------|---------------|---------------| | Bit name | vbus_<br>chrg | vbus_<br>dischrg | vbus_<br>drv | id_gnd | dn_<br>pulldown | dp_<br>pulldown | dn_<br>pullup | dp_<br>pullup | | Туре | R/W | Bits | Name | Value | Settings | Default | |------|--------------|--------|-------------------------------------------------------|---------| | 7 | vbus_chrg | 0<br>1 | Inactive<br>Charge VBUS through a resistor | 0 | | 6 | vbus_dischrg | 0<br>1 | Inactive Discharge VBUS through a resistor to ground. | 0 | | 5 | vbus_drv | 0<br>1 | Inactive Provide power to VBUS | 0 | | 4 | id_gnd | 0<br>1 | Inactive Connect ID ball to ground | 0 | | 3 | dn_pulldown | 0<br>1 | Inactive<br>Connect DN pull-down | 0 | | 2 | dp_pulldown | 0<br>1 | Inactive Connect DP pull-down | 0 | | 1 | dn_pullup | 0<br>1 | Inactive<br>Connect DN pull-up | 0 | | 0 | dp_pullup | 0<br>1 | Inactive Connect DP pull-up | 0 | # **USB** interrupt source register Table 12. USB Interrupt source register (address = 08h) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|--------|---------------|----------|-------|-------------------|-------|----------|----------| | Bit name | cr_int | bdis_<br>acon | id_float | dn_hi | id_gnd_<br>forced | dp_hi | sess_vld | vbus_vld | | Туре | R | R | R | R | R | R | R | R | | Bits | Name | Value | Settings | Default | |------|---------------|--------|---------------------------------------------------------------------------------------------------------------|---------| | 7 | cr_int | 0<br>1 | Inactive DP ball is above the carkit interrupt threshold | 0 | | 6 | bdis_acon | 0 | Inactive Set when bdis_acon_en is set, and transceiver asserts dp_pullup after detecting B-device disconnect. | 0 | | 5 | id_float | 0<br>1 | Inactive ID ball floating | 0 | | 4 | dn_hi | 0<br>1 | Inactive DN ball is high | 0 | | 3 | id_gnd_forced | 0<br>1 | Inactive ID ball grounded | 0 | | 2 | dp_hi | 0<br>1 | Inactive DP asserted during SRP, | 0 | | 1 | sess_vld | 0<br>1 | Session valid comparator threshold <0.8V or >4.4V 0.8V < Session valid comparator threshold < 4.4V | 0 | | 0 | vbus_vld | 0<br>1 | A-device VBUS valid comparator threshold <4.4V A-device VBUS valid comparator threshold >4.4V | 0 | # **USB** latch register Table 13. USB interrupt latch registers (address = 0Ah set and 0Bh clearh) | ······································ | | | | | | | | | | | |----------------------------------------|--------|---------------|----------|-------|-------------------|-------|----------|----------|--|--| | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Bit name | cr_int | bdis_<br>acon | id_float | dn_hi | id_gnd_<br>forced | dp_hi | sess_vld | vbus_vld | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Туре | R/W | | USB interrupt latch register bits indicate which sources have generate an interrupt. ### USB interrupt mask false register Table 14. USB interrupt mask false register (address = 0Ch and 0Dh) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|--------|---------------|----------|-------|-------------------|-------|----------|----------| | Bit name | cr_int | bdis_<br>acon | id_float | dn_hi | id_gnd_<br>forced | dp_hi | sess_vld | vbus_vld | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Туре | R/W USB interrupt mask false register bits enable transition from true to false. ### **USB** interrupt mask true register Table 15. USB interrupt mask true register (address = 0Eh and 0Fh) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|--------|---------------|----------|-------|-------------------|-------|----------|----------| | Bit name | cr_int | bdis_<br>acon | id_float | dn_hi | id_gnd_<br>forced | dp_hi | sess_vld | vbus_vld | | Туре | R/W USB interrupt mask true register bits enable interrupts on transition from false to true. ### **USB EN register** Table 16. USB EN register (address = 10h) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------|---|---|-----|------|---|---|--------|----------|--| | Bit name | | | Not | used | | | usb_en | not used | | | Туре | - | | | | | | | | | | Bits | Name | Value | Settings | Default | |------|--------|-------|----------------|---------| | 1 | usb en | 0 | Inactive | 0 | | ' | usb_en | 1 | Enable USB PHY | U | #### **REGISTERS CONTROLLED BY MAIN 12C BUS** I<sup>2</sup>C controlled registers are controlled through the main serial I2C interface, SCL and SDA balls. ### **SD MMC control register** Table 17. SD MMC control register (11h) | | | | <u> </u> | | | | | | |----------|--------------|------------------|---------------------------------------|------|------|---------|---------|--------------| | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit name | pdn_<br>vaux | it_warn | monitori<br>ng_vio_<br>vmem_<br>vcore | gpo2 | gpo1 | sel_vmr | mc<1:0> | pdn_<br>vmmc | | Туре | R/W | R <sup>(1)</sup> | R <sup>(1)</sup> | R/W | R/W | R/ | W | R/W | <sup>1.</sup> These bits are reset (0) after reading | Bits | Name | Value | Settings | Default | | |-------|-------------------|-----------------------------------|--------------------------------------------------|---------|--| | 7 | pdn_vaux | 0 | Inactive | 0 | | | | • | 1 | Enable LDO vaux | | | | 6 | it_warn | 0 | Below temperature threshold | 0 | | | | it_waiii | 1 | Above temperature threshold | O | | | 5 | monitoring_vio_ | 0 | Outputs in the good range | 0 | | | 5 | vmem_vcore | 1 | Outputs lower than expected on vio_vmem or vcore | U | | | 4 | an a? | 0 | Output GPO2 HZ | 0 | | | 4 | gpo2 | 1 | Output GPO2 Low | U | | | 3 | ano1 | 0 | Output GPO1 HZ | 0 | | | 3 | gpo1 | 1 | Output GPO1 low | U | | | | | 00 | 1.8V selection | | | | [2:1] | sel_vmmc<1:0> | 01 | 1.8V selection | 00 | | | [2.1] | 361_VIIIII10<1:0> | 10 | 2.85V selection | 00 | | | | | 11 | 3V selection | | | | 0 | pdn vmmc | 0 | Inactive | 0 | | | | pan_viiiiic | 1 Enable SD/MMC or SDIO function. | | | | In Flash OTP two registers allow to program STw4810 energy management part. These two registers are at address 1E and 1F and must be programmed with 1F register first followed by 1E register. # Power control register at address 1Eh Table 18. Power control register - General information (Address = 1Eh) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|--------------|---------|---|----|---|---|-----| | Bit name | reg add | dress 3 bits | s LSB's | | EN | | | | | Туре | | R/W | | | R/ | W | | R/W | | Bits | Name | Value | Settings | Default | |-------|--------------------------|--------|----------------------------------------|---------| | [7:5] | reg address 3 bits | | See Table 20 "Address" column (LSB's). | 0 | | [4:1] | data din/<br>dout 4 bits | | See Table 20 control register | 0 | | 0 | EN | 0<br>1 | Read enabled<br>Write enabled | 0 | # Power control register at address 1Fh Table 19. Power control register - General information (Address = 1Fh) | Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----------|----|----|-----|------|----|----|---|--------------------|--|--| | Bit name | | | Not | used | | | | ess 2 bits<br>SB's | | | | Туре | RA | | | | | | | | | | | Bits | Name | Value | Settings | Default | |-------|-----------------------------|-------|-----------------------------------------------|---------| | [9:8] | reg address 2 bits<br>MSB's | | See <i>Table 20</i> "Address" column (MSB's). | 0 | # Power control register mapping Table 20. Power control register mapping | | | Α | ddr | ess | 1Fh | | | Address 1Eh | | | | | | | | | |----|----------|----|-----|-----|-------------|-----------------|-------|-------------|-------------------------|---|---|---------|----|---|---|--------------------------| | | | | | | | ı | reg a | ddre | ess | | | | | | | Comment | | | Not used | | | | oits<br>B's | 3 bits<br>LSB's | | | data din/dout<br>4 bits | | | out | EN | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | 00h | to 0 | )4h | | | | | | | Test purpose | | | | | | | | | 05h | to 0 | Ah | | | Setting | | | | See Table 21 to Table 26 | | | | | | | | | 0Bh | to 1 | Е | | | | | | | Test purpose | Caution: Only the latest value written in register at address 1E/1F can be read. # Power control register at address 05h Table 21. Power control register at address 05h | | Address 1Fh | | | | | | | | Address 1Eh | | | | | | | |----|--------------|----|----|----|----|---|---|-----------------|-------------|---|--|--------|-----------|--|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 6 5 4 3 2 1 ( | | | | | | | | | | Not used 0 0 | | | | | | | 1 | 0 | 1 | | vcore_ | sel [3:0] | | EN | | Bits | Name | Value | Settings | Default | |-------|-----------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | [4:1] | vcore_sel [3:0] | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010<br>1101<br>1100<br>1111 | = 1.00V<br>= 1.05V<br>= 1.10V<br>= 1.15V<br>= 1.20V (default)<br>= 1.22V<br>= 1.24V<br>= 1.26V<br>= 1.28V<br>= 1.30V<br>= 1.32V<br>= 1.34V<br>= 1.36V<br>= 1.36V<br>= 1.38V<br>= 1.40V<br>= 1.50V | 0100 | # Power control register at address 06h Table 22. Power control register at address 06h | | | Α | ddre | ss 1F | h | | | | Address 1Eh | | | | | | | | |-----------------------|--------------|---|------|-------|---|--|--|---|-------------|---|-----------------|-------------|--------------|------------------|----|--| | 15 14 13 12 11 10 9 8 | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Not used 0 0 | | | | | | | 1 | 1 | 0 | vpll_sel<br>[0] | vaux<br><1: | c_sel<br>:0> | usb_<br>i2c_ctrl | EN | | | Bits | Name | Value | Settings | Default | |-------|--------------------------------------------|----------------------|------------------------------------------------------------------------------------|---------| | 4 | vpil_sel[1:0]<br>on 06h and 07h<br>address | 00<br>01<br>10<br>11 | = 1.05V<br>= 1.2V<br>= 1.3V<br>= 1.8V | 11 | | [3:2] | vaux_sel[1:0] | 00<br>01<br>10<br>11 | = 1.5V<br>= 1.8V<br>= 2.5V<br>= 2.8V | 00 | | 1 | usb_i2c_ctrl | 0<br>1 | USB I2C interface controls USB registers Main I2C interface controls USB registers | 0 | # Power control register at address 07h Table 23. Power control register at address 07h | | Address 1Fh | | | | | | | | Address 1Eh | | | | | | | |---------------------------------------|--------------|--|--|--|--|--|--|---|-------------|---|---------|-------------|--------------|-----------------|----| | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | | | Not used 0 0 | | | | | | | 1 | 1 | 1 | en_vpll | not<br>used | en_<br>vcore | vpll_sel<br>[1] | EN | | Bits | Name | Value | Settings | Default | |------|-------------|--------|------------------------------------------------------------|---------| | 4 | en_vpll | 0<br>1 | Disabled / VPLL = OFF Enabled / VPLL = ON <sup>(1)</sup> | 1 | | 2 | en_vcore | 0<br>1 | Disabled / VCORE = OFF Enabled / VCORE = ON <sup>(1)</sup> | 1 | | 1 | vpll_sel[1] | - | See Table 22 | - | <sup>1.</sup> No soft start feature at supply enabled after a disabled/enabled sequence # Power control register at address 08h Table 24. Power control register at address 08h | | | Α | ddre | ss 1F | h | | | | Address 1Eh | | | | | | | |----|--------------|----|------|-------|----|---|---|-----------------|-------------|-------------------|-------------------|-------------|-------------|----|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 6 5 4 3 2 1 0 | | | | | | | | | | Not used 0 1 | | | | | | 0 | 0 | 0 | en_clk<br>squarer | en_mo<br>nitoring | en_<br>vana | not<br>used | EN | | | Bits | Name | Value | Settings | Default | |------|------------------|--------|------------------------------------------------------------------------|---------| | 4 | en_clock_squarer | 0<br>1 | Disabled Enabled (sine wave signal input) | 0 | | 3 | en_monitoring | 0<br>1 | Disabled / MONITORING = OFF Enabled / VCORE & VIO_VMEM monitoring = ON | 1 | | 2 | en_vana | 0<br>1 | Disabled / VANA = OFF Enabled / VANA = ON | 1 | # Power control register at address 09h Table 25. Power control register at address 09h | | Address 1Fh | | | | | | | | Address 1Eh | | | | | | | | |----|-----------------------|--|--|--|--|---|---|---|----------------|-------------|------------------------|-----------------|----|--|---|--| | 15 | 15 14 13 12 11 10 9 8 | | | | | | | 7 | 7 6 5 4 3 2 1 | | | | | | 0 | | | | Not used 0 1 | | | | | 0 | 0 | 1 | vaux_<br>sleep | not<br>used | vio_<br>vmem_<br>sleep | vcore_<br>sleep | EN | | | | | Bits | Name | Value | Settings | Default | |------|----------------|--------|--------------------------------------------------------------------------------|---------| | 4 | vaux_sleep | 0<br>1 | When PWREN is low: VAUX stays in normal mode VAUX goes in sleep mode (default) | 1 | | 2 | vio_vmem_sleep | 0 | When PWREN is low: VIO_VMEM stays in normal mode VIO_VMEM goes in sleep mode | 1 | | 1 | vcore_sleep | 0 | When PWREN is low: VCORE stays in normal mode VCORE goes in sleep mode | 1 | # Power control register at address 0Ah Table 26. Power control register at address 0Ah | | | Α | ddre | ss 1F | h | | | | Address 1Eh | | | | | | | | |----|-----------------------|---|------|-------|---|---|---|---|--------------------------|-------------|----------------------------------|---------------------------|----|---|---|--| | 15 | 15 14 13 12 11 10 9 8 | | | | | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Not used 0 1 | | | | | 0 | 1 | 0 | vaux_<br>force_<br>sleep | not<br>used | vio_<br>vmem_<br>force_<br>sleep | vcore_<br>force_<br>sleep | EN | | | | | Bits | Name | Value | Settings | Default | |------|--------------------------|--------|---------------------------------------------------------------------------------|---------| | 4 | vaux_force_sleep | 0<br>1 | 0: VAUX in normal mode 1: VAUX goes in sleep mode (for any PWREN level) | 0 | | 2 | vio_vmem_force_<br>sleep | 0<br>1 | 0: VIO_VMEM in normal mode 1: VIO_VMEM goes in sleep mode (for any PWREN level) | 0 | | 1 | vcore_force_slee<br>p | 0<br>1 | 0: VCORE stays in normal mode 1: VCORE goes in sleep mode (for any PWREN level) | 0 | # **Twarning register** Table 27. Twarning register (Address = 20h) | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|----------|---|---|---|----------------| | Bit name | | | | Not used | | | | mask_<br>twarn | | Туре | | | | - | | | | R/W | | Bits | Name | Value | Settings | Default | |------|------------|--------|----------------------------------------------------------------|---------| | 0 | mask_twarn | 0<br>1 | Inactive Mask TWARN interruption (it_twarn bit) through VDDOK | 0 | ### 4.2.6 IT generation STw4810 has three interrupt balls: **IT\_WAKE\_UP**: with only VBAT supply, no other supply available, when a USB cable is plugged this interrupt is activated to wake up the host or the modem, depends of application (active low). USBINTn: This interrupt ball is dedicated to USB protocol and sent to multimedia processor **VDDOK**: This ball has two functions: - When high, it indicates that VIO\_VMEM and VCORE output voltages are within the right range and that the device internal temperature is below the maximum allowed temperature. - When low, it indicates that output regulators (VCORE or VIO\_VMEM) are not regulated properly or PWREN = "0", or that the temperature is above the allowed threshold (see *Thermal shut-down* section). The interruption source in the application register (address 11h) needs to be checked. # 4.2.7 Clock switching and control This block generates the clock used by the DC/DC converter (USB charge pump, step-down VIO\_VMEM and step-down VCORE). STw4810 is able to sustain the master clock frequencies of 26 MHz, 19.2MHz and 13 MHz. It can also sustain dedicated MASTER\_CLK signal in the frequency range of 750KHz to 1MHz. If the clock is not detected the internal oscillator is automatically selected. Note: When present the Master clock should remain connected up to Sleep mode. Figure 9. Clock switching between master and internal clock (1) # 4.3 Power management module STw4810 includes several regulators that supply the multimedia processor and its peripherals. All regulators can work in different modes depending on the processor needs. When the STw4810 is in 'Low Current Mode'", the output current is reduced to save energy via the lower quiescent current. The nominal mode is called high power mode (HPM). The mode is selected by PWREN signal according to both multimedia processor and STw4810 state. When PWREN = "0", sleep mode is selected. HPM is selected as default when PWREN = "1". Each regulator has a dedicated battery power supply. It can be powered down by a signal called PDN\_regulator\_name as shown in the *Figure 2: STw4810 block diagram*. In this mode, the regulator is switched off and only a leakage current is present (max. 1µA). VCORE, VAUX and VPLL output voltages are programmable, through main I2C interface, using the "Regulator"\_SEL[x:0] bits of the POWER CONTROL registers (*Table 21* to *Table 26*). In addition, an output current limitation prevents high current delivery in case of output short circuit. All multimedia processor power supplies have the same soft start to prevent leakage in the multimedia processor device during the start-up phase. There is an exception with VAUX which can be started independently. ### 4.3.1 Bandgap, biasing and references Figure 10. Block diagram of biasing and references of the device ### 4.3.2 VCORE regulator: DC/DC STEP- DOWN regulator This regulator drives the core of the multimedia processor. VCORE is a DC/DC step-down regulator that generates the regulated power supply with very high efficiency. The 15 voltage levels enable dynamic voltage and frequency scaling suitable for any supply voltage of CMOS process, they also follow the processor process roadmap. The regulated output voltage levels are adjustable by the power control registers (*Table 21*), via the main I2C interface (SDA, SCL). The master clock (13, 19.2 or 26 MHz) is automatically detected, squared and divided to generate the switching clock of the SMPS. When this clock is not available, regulators run the internal RC oscillator. #### Main features: - Programmable output voltage, 15 levels from 1.0 V to 1.5 V (VCORE\_SEL [3:0] bits of Power control register - Table 21) - 3 power domains: - 'Normal mode' when multimedia processor is in run mode, 600 mA full load - 'Low current mode' when multimedia processor is in sleep mode, 5 mA current capability. Fast switching from low current to normal mode. The regulator is in 'low current mode' when multimedia processor is in sleep mode. PWREN signal indicates that the multimedia processor is about to switch to run mode. VDDOK signal indicates to the multimedia processor that all supplies are in the specified range. Note: The definition of SLEEP mode is given in section 4.2.3: SLEEP mode. - 'Power Down mode' or 'Standby Mode' when regulator is switched off, no consumption (EN\_VCORE bit of Power control register - Table 27) - Soft start circuitry at start up, from power off to normal mode, when PON ball changes from "0" to "1". - Default setting defined by start-up configuration. ### 4.3.3 VIO\_VMEM regulator: DC/DC step- down regulator VIO VMEM step-down regulator has the same structure than VCORE. The VIO\_VMEM regulator supplies the IOs of the multimedia processor and its peripherals. This regulator can be used to supply the memories working with the multimedia processor, such as DDR-SDRAM. A switched mode power supply - voltage down converter is used to generate the 1.8 V regulated power supply with very high efficiency. The master clock (13, 19.2 or 26 MHz) is automatically detected, squared and divided to generate the SMPS switching clock. When this clock is not available, regulators can run the internal RC oscillator. #### Main features - Fixed 1.8 V output voltage - Two power domains: - 'Normal mode' when multimedia processor is in run mode 600 mA full load - 'Low current mode' when multimedia processor is in sleep mode, 5 mA current capability. Fast switching from low current to normal mode. The regulator is in 'low current mode' when multimedia processor is in sleep mode. PWREN signal indicates that the multimedia processor is about to switch to run mode. VDDOK signal indicates to the multimedia processor that all supplies are in the specified range. Note: The definition of SLEEP mode is given in 4.2.3: SLEEP mode section. - Soft start circuitry at start up, from power off to normal mode, when PON ball changes from "0" to "1". - Default setting defined by start-up configuration. #### 4.3.4 VPLL This LDO is dedicated to the multimedia processor PLL (1.05 V, 1.2 V, 1.3 V, 1.8 V) power supply with 10 mA max full load (Power Control Registers - *Table 26* and *Table 27*). #### Main features - Programmable output voltage, (VPLL\_SEL[1:0] bits of power control register Table 26 and Table 27) - Two power domains: - 'Normal mode' 10 mA full load - 'Power Down mode' or 'Standby Mode' when regulators are switched off and there is no power consumption (EN VPLL bit of power control register - Table 27) - Soft start circuitry at start up, from power off to normal mode, when PON ball changes from "0" to "1". - Default setting defined by start-up configuration. #### 4.3.5 VANA This LDO is dedicated to the multimedia processor analogue function (2.5 V) power supply with 10 mA full load. #### Main features: - 2.5 V output voltage, - Two power domains - 'Normal mode' 10 mA full load - 'Power Down mode' or 'Standby Mode' when regulators are switched off and there is no power consumption (EN\_VANA bit of Power control register - Table 28), - Default setting defined by start-up configuration. #### 4.3.6 **VAUX** This LDO is dedicated either to the multimedia processor input/output signals or to the auxiliary devices. Power supply values are 1.5 V,1.8 V, 2.5 V, 2.8 V with 150 mA full load and 0.5 mA in SLEEP mode. In case of 1.5 V on the output, this LDO can be supplied by using VIO\_VMEM DC/DC converter (1.8 V). One pad feed-back is used. #### Main features: - Programmable output voltage, 4 levels (VAUX\_SEL[1:0] bits of Power control register - Table 26) - Three power domains: - 'Normal mode' when multimedia processor is in run mode, 150 mA full load - 'Low current mode' when multimedia processor is in sleep mode, 0.5 mA current capability. Fast switching from low current to normal mode. Note: Definition of SLEEP mode is given in 4.2.3: SLEEP mode section. - 'Power down mode' or 'standby mode' when regulator is switched off, no power consumption (PDN\_VAUX bit of SD MMC control register - Table 17) - Default setting defined by start-up configuration ### 4.3.7 Power supply monitoring This block monitors the VCORE and VIO\_VMEM output voltage. If VCORE or VIO\_VMEM drop below the threshold, the multimedia processor is reset. This feature can be desactivated by setting EN\_MONITORING bit of Power control register (*Table 28*) to "0". # 4.3.8 Power supply domains *Table 28* lists the register bits that control the different STw4810 supply domains for each supply. Table 28. Power supply domains | Supply | Description | Supply domains | | | | |----------|-------------|-----------------------------|----------------------------------------|------------|--| | name | Description | Normal | Sleep | Power down | | | VCORE | STEP-DOWN | 15 values<br>VCORE_SEL[3:0] | VCORE_SLEEP<br>VCORE_FORCE_SLEEP | EN_VCORE | | | VIO_VMEM | STEP-DOWN | 1.8 V | VIO_VMEM_SLEEP<br>VIO_VMEM_FORCE_SLEEP | | | | VPLL | LDO | 4 values<br>VPLL_SEL[1:0] | | EN_VPLL | | | VANA | LDO | 2.5 V | | EN_VANA | | | VAUX | LDO | 4 values<br>VAUX_SEL[1:0] | VAUX_SLEEP<br>VAUX_FORCE_SLEEP | PDN_VAUX | | | VMMC | LDO | 3 values<br>SEL_VMMC[1:0] | | PDN_VMMC | | Note: More details on VMMC supply are given in Section 4.5 #### 4.3.9 Thermal shut-down A thermal sensor is used to monitor the die temperature. - As soon as the die temperature exceeds the thermal warning rising threshold 1, VDDOK ball goes to "0" and 'it\_warn' bit is set to "1" (SD MMC control register Table 17). The IC turns back VDDOK ball to "1" and 'it\_warn' bit to "0" when the device temperature drops below the thermal warning falling threshold 1 of the thermal sensor. - A second thermal detection level, thermal shutdown rising threshold 2, puts all STw4810 supplies OFF, the supplies goes back to ON state when the temperature reaches the thermal shutdown falling threshold 2. Table 29. Thermal threshold values | Description | Min | Тур | Max | Unit | | | |-----------------------------|-----|-----|-----|------|--|--| | Thermal Warning Threshold 1 | | | | | | | | Rising threshold | 134 | 140 | 149 | °C | | | | Falling threshold | 117 | 123 | 131 | °C | | | Table 29. Thermal threshold values | Description | Min | Тур | Max | Unit | |------------------------------|-----|-----|-----|------| | Thermal Shutdown Threshold 2 | | | | | | Rising threshold | 149 | 155 | 164 | °C | | Falling threshold | 129 | 135 | 143 | °C | Figure 11. Thermal threshold temperatures for 'it\_warn' bit and VDDOK ball ### 4.4 USB OTG module This transceiver complies with the USB specification: - Universal Serial Bus Specification Rev 2.0 - On the Go supplement to the USB specification Rev 1.0-a - Car kit Interface Specification (see: OTG transceiver specification rev0.92) The USB OTG Transceiver has two modes: USB mode and UART mode. #### It includes: - Full and low speed transceiver (12 Mbit/s and 1.5 Mbit/s data rate) - Support data line and VBUS pulsing session request - Contains Host Negotiation Protocol (HNP) command and status register - Charge pump regulator (5 V at 100 mA) to supply VBUS line of the USB cable - VBUS Pull-up and pull-down resistors as defined by Session Request Protocol (SRP) - VBUS threshold comparators - VUSB LDO internal regulator which provides power supply for the bus driver and receiver. - ID line detector and interrupt generator - Dedicated I<sup>2</sup>C serial control interface # 4.4.1 Block diagram Figure 12. USB OTG transceiver block diagram ### **VBUS** monitoring These comparators monitor the VBUS voltage. They detect the current status of the VBUS line: - VBUS > 4.4 V means VBUS VALID - 2 V<VBUS<4.4 V means SESSION VALID</li> - VBUS<0.8 V means SESSION END</li> These three bits generate an interrupt when active (see USB interrupt registers). VUSB LDO: Internal regulator which provides power supply for the bus driver and receiver. **ID detector:** This block detects the status of the ID line. It is capable of detecting three different states of line: ball is floating ID\_FLOAT high, ball is tied to ground ID\_GND high and ball ID is grounded via resistor. This detection generates interrupts (see USB interrupt registers). **Transceiver:** The driver can operate in several different modes. It can act as a classical low-speed and full-speed differential driver, as two independent single-ended drivers or as a single-ended driver in UART mode. This block contains one differential receiver for the USB mode of operation and two single-ended receivers for USB signaling and UART mode. **DP monitor**: This block is used to detect car kit peripheral (0.6 V on DP). **Pull up and pull down resistor:** Configurable integrated pull-up and pull-down resistor of data line and VBUS. ### 4.4.2 Modes and operations #### Power modes The transceiver power modes are: - Active power mode - Suspended power mode - Power down mode In suspended power mode the differential transmitter and receiver are turned off to save power but the USB interface is still active (pull-up and pull-down on, VBUS on). In power down mode, only the serial interface is active and the transceiver is able to detect SRP. In power down mode, ID ball sensing can be turned on/off via a control bit in the control registers. #### **USB** modes The two transceiver modes are: - DAT\_SEO mode (dat\_se0 = 1 in USB control register 1 Table 10) - VP\_VM mode (dat\_se0 = 0 in USB control register 1 Table 10) **Data transmission** The transceiver transmits USB data in the following conditions for USB control register 1 (*Table 30*, *Table 31*): uart\_en=0; oe\_int\_en=0 Table 30. Data transmission via USB control register 1 (DAT\_SE0 mode) - Suspend = 0 | USB mode | Inputs | | Outputs | | | Comments | | |------------------|--------|-------|---------|----|----------|-------------------------------|--| | (DAT_SE0) | USBVP | USBVM | DP | DN | USBRCV | Comments | | | 1 (DAT_SE0 mode) | 0 | 0 | 0 | 1 | Not used | Single ended data (zero sent) | | | 1 (DAT_SE0 mode) | 1 | 0 | 1 | 0 | Not used | Single ended data (1 sent) | | | 1 (DAT_SE0 mode) | х | 1 | 0 | 0 | Not used | Force single ended zero | | | 0 (VP_VM mode) | 0 | 0 | 0 | 0 | DIFF_RX | | | | 0 (VP_VM mode) | 1 | 0 | 1 | 0 | DIFF_RX | DAT_VP drives the level of DP | | | 0 (VP_VM mode) | 0 | 1 | 0 | 1 | DIFF_RX | SE0_VM drives the level of DN | | | 0 (VP_VM mode) | 1 | 1 | 1 | 1 | DIFF_RX | | | Table 31. Data transmission via USB control register 1 (DAT\_SE0 mode) - Suspend = 1 | USB mode | Inputs | | Outputs | | | Comments | | |------------------|--------|-------|---------|----|----------|-------------------------------|--| | (dat_se0) | USBVP | USBVM | DP | DN | USBRCV | Comments | | | 1 (DAT_SE0 mode) | 0 | 0 | 0 | 1 | not used | single ended data (zero sent) | | | 1 (DAT_SE0 mode) | 1 | 0 | 1 | 0 | not used | single ended data (1 sent) | | | 1 (DAT_SE0 mode) | х | 1 | 0 | 0 | not used | Force single ended zero | | | 0 (VP_VM mode) | 0 | 0 | 0 | 0 | 0 (off) | | | | 0 (VP_VM mode) | 1 | 0 | 1 | 0 | 0 (off) | Driver ere evenended | | | 0 (VP_VM mode) | 0 | 1 | 0 | 1 | 0 (off) | Driver are suspended | | | 0 (VP_VM mode) | 1 | 1 | 1 | 1 | 0 (off) | | | If oe\_int\_en = 1 and suspend=1 (USB control register 1 - *Table 10*), the USBOEn ball becomes an output used to generate an IT to multimedia processor. 4 Functional description STw4810 The transceiver receives USB data in the following conditions: uart\_en = 0 (USB control register 1); oe\_int\_en = 1 Table 32. Data receiver via USB control register 1 | USB mode | Suspend | Inp | uts | | Outputs | | Comments | |------------------|---------|-----|-----|------------|---------|------------|----------| | (dat_se0) | Juspenu | DP | DN | USBVP | USBVM | USBRCV | Comments | | 1 (DAT_SE0 mode) | 0 | 0 | 0 | Diff rcv 1 | 1 | not used | | | 1 (DAT_SE0 mode) | 0 | 1 | 0 | 1 | 0 | not used | | | 1 (DAT_SE0 mode) | 0 | 0 | 1 | 0 | 0 | not used | | | 1 (DAT_SE0 mode) | 0 | 1 | 1 | Diff rcv 1 | 0 | not used | | | 1 (DAT_SE0 mode) | 1 | 0 | 0 | 0 | 1 | not used | | | 1 (DAT_SE0 mode) | 1 | 1 | 0 | 1 | 0 | not used | | | 1 (DAT_SE0 mode) | 1 | 0 | 1 | 0 | 0 | not used | | | 1 (DAT_SE0 mode) | 1 | 1 | 1 | 1 | 0 | not used | | | 0 (VP_VM mode) | 0 | 0 | 0 | 0 | 0 | diff rcv 1 | | | 0 (VP_VM mode) | 0 | 1 | 0 | 1 | 0 | 1 | | | 0 (VP_VM mode) | 0 | 0 | 1 | 0 | 1 | 0 | | | 0 (VP_VM mode) | 0 | 1 | 1 | 1 | 1 | diff rcv 1 | | | 0 (VP_VM mode) | 1 | 0 | 0 | 0 | 0 | not used | | | 0 (VP_VM mode) | 1 | 1 | 0 | 1 | 0 | not used | | | 0 (VP_VM mode) | 1 | 0 | 1 | 0 | 1 | not used | | | 0 (VP_VM mode) | 1 | 1 | 1 | 1 | 1 | not used | | #### **UART** mode UART mode is entered by setting the 'uart\_en' bit to 1 (USB control register 1 - *Table 10*). The transceiver contains two digital logic level translators between the following balls: - TXD signal: from USBVM to DN - RXD signal: from DP to USBVP When not in UART mode the level translators are disabled. #### **VBUS** monitoring and control The monitoring is made of three comparators that determine if the VBUS voltage is at a valid level for operation: - VBUS VALID: It corresponds to the minimum level on VBUS. Any voltage on VBUS below the threshold is considered to be a fault. During power-up, it is expected that this comparator output is ignored. - VBUS SESSION VALID: This threshold is necessary for session request protocol to detect the VBUS pulsing. - VBUS SESSION END: Session is ended. In this USB block, a B-device Session End threshold is defined within the range [0.2; 0.8] V. The reason for a low 0.2 V limit is that the leakage current could charge the VBUS up to 0.2 V (maximum). When the A-device (default master) is power supplied and does not supply VBUS, it presents an input impedance RA\_BUS\_IN on VBUS of no more than 100 k $\Omega$ If the A-device responds to the VBUS pulsing method of SRP, then the input impedance RA\_BUS\_IN may not be lower than 40 k $\Omega$ When the A-device supplies power, the rise time TA\_VBUS\_RISE on VBUS to go from 0 to 4.4 V is less than 100 ms when driving 100 mA and with an external load capacitance of 10 $\mu F$ (in addition to VBUS decoupling capacitance). If VBUS does not reach this voltage within TA\_VBUS\_RISE maximum time, it indicates that the B-device is drawing more current that the A-device is capable of providing and an over-current condition exists. In this case, the A-device turns VBUS off and terminates the session. #### **VBUS** capacitance A dual-role device must have a VBUS capacitance CDRD\_VBUS value comprised between 1 $\mu$ F and 6.5 $\mu$ F (see charge pump specification). The limit on the decoupling capacitance allows a B-device to differentiate between a powered-down dual-role device and a powered-down standard host. The capacitance on a host is higher than 96 $\mu$ F. #### Data line pull-down resistance When an A-device is idle or acting as host, it activates the pull-down resistors RPD on both DP and DN lines. When an A-device is acting as peripheral, it disables RPD on DP, not DN. The A-device can disable both pull-down resistors during the interval of a packet transmission when acting as either host or peripheral. The two bits of USB control register, dn\_pulldown and dp\_pulldown (*Table 11*) are used to connect/disconnect the pull-down resistors. When the line is not used, the pull-down is activated and the maximum level on this ball should not exceed 0.342 V. #### Data line pull-up resistance Full-speed and low-speed devices are differentiated by the position of the pull-up resistor from the peripheral device. A pull-up resistor is connected to DP line for a full-speed device and a pull-up resistor is connected to DN line for a low-speed device. The pull-up resistor value is in the range of 900 $\Omega$ to 1600 $\Omega$ when the bus is idle and 1425 $\Omega$ to 3100 $\Omega$ when the upstream device is transmitting. 4 Functional description STw4810 The two bits of USB control register dp\_pullup and dn\_pullup (*Table 11*) are used to connect/disconnect pull-up resistors. #### **Session Request Protocol (SRP)** To save power, the OTG supplement allows an A-device to leave the VBUS turned off when the bus is not being used. If the B-device wants to use the bus when VBUS is turned off, then it requires the A-device to supply power on VBUS using the Session Request Protocol (SRP). #### Initial conditions The B-device does not attempt to start a new session until it has determined if the A-device has detected the end of the previous session. The B-device must ensure that VBUS is below VBUS\_SESSION\_END before requesting a new session. Additionally, the B-device switches a pull-down resistor (R\_VBUS\_PD) from VBUS to ground in order to quicken the discharge process as long as the B-device does not draw more than 8 mA from VBUS. R\_VBUS\_PD is activated by bit 'vbus\_dischrg' of USB control register 2, (*Table 11*). When the B-device detects that VBUS is below the VBUS\_SESSION\_END and that both DP and DN have been low (SEO) for at least 2 ms, then any previous session on the A-device is over and a new session can start. #### Data-line pulsing To indicate a request for a new session using the data line pulsing, the B-device turns on the DP pull-up resistor for 5 ms to 10 ms (only at full speed, no DN pulsing). The DP pull-up resistor is connected to VUSB (regulator output voltage). Timing is controlled by the USB digital control. #### VBUS pulsing To indicate a request for a new session using the VBUS pulsing method, the B-device waits for the initial conditions and then drives VBUS. VBUS is driven for a long enough period for a capacitance on VBUS that is smaller than 2x6.5 $\mu$ F to be charged to 2.1 V while a capacitance on VBUS higher than 97 $\mu$ F is not charged above 2.0 V. In this USB block, the VBUS\_SESSION\_VALID threshold is used to determine if an A-device is DRD (dual role device) or a standard host. The B-device VBUS pulsing block is designed so that the maximum drawn current does not exceed 8 mA. In this USB block, the pull-up is $600 \Omega + 1.30\%$ . If a B-device is attached to a standard device, the pull-up must be disconnected after the defined timing to prevent damage of standard hosts not designed to withstand a voltage externally applied to VBUS. #### Session Request Protocol (SRP) If the B-device is in correct condition to start a new session, it first performs data line pulsing, followed by VBUS pulsing. When VBUS next crosses the SESSION VALID threshold, the B-device considers a session to be in progress and asserts the DP or DN data line within 100 ms. After SRP initialization, the B-device is set up to wait for at least 5 seconds for the A-device to respond before informing the user that the consumption attempt has failed. #### Host Negotiation Protocol (HNP) At the start of a session, the A-device has the role of host as default. During a session, the host role can be transferred back and forth between the A-device and the B-device any number of times using the Host Negotiation Protocol (HNP). The process for this exchange of host role is described in the "On the Go Supplement to the USB 2.0 Specification" (rev 1.0). #### **ID** detector In either active or suspended power mode, the ID detector detects the condition of the ID line and differentiates between the following three conditions: - ID ball floating: (e.g. with USB B-device connected) - ID ball shorted to ground: (e.g. with USB A-device connected) - ID ball connected to ground through resistor RACC ID: (e.g.with an accessory). The transceiver pulls the ID ball to VID\_HI (VBAT) through a resistance of RID\_PU when an accessory is plugged in. In this case, the ID ball is externally connected to ground via Racc\_ID resistor. Two comparators are used to detect the ID voltage: VID\_GND and VID\_FLOAT. The ID detector also has a switch that can be used to ground the ID ball. This switch is controlled by id\_gnd bit of USB control register 2 (*Table 11*); This pull-down is used for CEA\_KARKIT purposes. #### Car kit interrupt detector The transceiver is able to detect when the DP line is below the Carkit Interrupt threshold 'cr\_int', (see USB interrupt register) (refer to OTG specifications, Rev 0.92, §2.7, p13). #### Charge pump From VBAT\_USB, the charge pump supplies VBUS, 'vbus\_drv' bit of USB control register 2 (*Table 11*) is used to enable/disable the charge pump. #### **LDO USB** From VBAT\_USB, a LDO provides VUSB supply, 'usb\_en' bit of USB\_EN register (*Table 16*) is used to enable/disable the VUSB LDO. 4 Functional description STw4810 #### 4.4.3 USB enable control #### **STw4810 OFF** In this state, the overall system is able to detect USB connection through IT\_WAKE\_UP ball and with VBUS session valid comparator and ID detection ON. IT\_WAKE\_UP is activated (low level) in either of the two following cases: - When Mini A connector cable is connected and ID goes low - When activity on VBUS, i.e. a mini B is connected and is able to communicate. This mode is used to wake-up the modem platform. In this configuration, USBINTn ball is not enabled. #### STw4810 ON, USB driver not enabled The USBINTn is now enabled. If the USB cable is already connected while STw4810 is starting, the USB driver will be enabled when power management is ready. - Wake-up USB driver conditions - A plug-in on a mini A-device and active ID detector - B device is connected and ready to start data transfer, VBUS is driven high (session valid high) - Activity on USB registers (00h to 0Fh Table 8 to Table 15). Multimedia processor ready to wake-up and set-up USB PHY. - Possibility to force PHY high (enable) when writing usb\_en = 1 in USB EN register (*Table 16*) - Set condition: one among the following possibilities - External it\_wake\_up =0 - usb en = 1 by writing to I<sup>2</sup>C USB interface - Access to any other USB register (00h to 0Fh) - Power down USB driver conditions in order to set the USB driver to power down mode: - it\_wake\_up = 1, and only then - Set usb en bit of USB EN register (Table 16) to "0" #### 4.5 SD/MMC/SDIO module This block provides the power supply (1.8 V, 2.85 V or 3 V) and signal shifting functions required to connect any of the following peripherals to the multimedia processor: - SD card - MMC cards, low and 52 MHz high speed - SDIO cards (except SDIO card version 1.0 / Vsupply range: [3.1; 3.6] V Cards detection is automatically done by the multimedia processor system. Following a card detection, the multimedia processor starts the SD/MMC application by writing in the SD MMC control register (*Table 17*) to start LDO VMMC and then starts the protocol initialization. The module includes: - 1.8 V, 2.85 V or 3 V voltage regulators (150 mA) - Five bidirectional level shifter channels compatible with 1.8 V, 2.85 V or 3 V - Two unidirectional lines for clock: multimedia processor to card and feedback clock to multimedia processor for synchronization. - Four control signals for channel direction Figure 13. SD MMC block diagram ## 5 Electrical and timing characteristics Otherwise specified parameters are defined for T = 25°C. / VBAT = 3.6 V ### 5.1 Absolute maximum rating Table 33. Stw4810 absolute maximum ratings | Symbol | Description | Min. | Тур. | Max. | Units | |--------|---------------------------------------|------|------|------|-------| | | Maximum power supply | -0.5 | | 7 | V | | Та | Maximum operating ambient temperature | -30 | | 85 | °C | | Tj | Maximum junction temperature | -30 | | 125 | °C | | | Maximum power dissipation | | | 0.92 | W | | | ESD performance <sup>(1)</sup> | 2 | | | kV | <sup>1. :</sup> HBM Mil-Std-883 Method 3015 ### 5.2 Package dissipation Table 34. Package dissipation | | g | | | | | |--------------------|----------------------------------------|--|------|------|-------| | Symbol | Description Min. | | Тур. | Max. | Units | | TFBGA 84 | 6x6x1.2mm 0.5mm ball pitch | | | | | | RTH <sub>J-A</sub> | Thermal resistance Junction to Ambient | | 70 | | °C/W | | VFBGA84 | l.6x4.6x1.0mm 0.4mm ball pitch | | | | | | RTH <sub>J-A</sub> | Thermal resistance Junction to Ambient | | 76 | | °C/W | ## 5.3 Power supply Note: STw4810 has different ways to go in SLEEP mode. The different possibilities for VCORE, VIO\_VMEM and VAUX to be programmed to SLEEP mode are given in *Table 29* and *Table 26*. Taking into account the bit programming of *Table 29* and *Table 26* related to SLEEP mode, SLEEP mode is summarized with the following formula: SLEEP = (Vxxx\_SLEEP x PWREN) + (Vxxx\_FORCE\_SLEEP) = 1 (Vxxx = VCORE or VIO\_VMEM or VAUX) In all the following tables: - "Normal mode" is defined as "SLEEP = '0" - "SLEEP mode" is defined as "SLEEP = '1" Use *Table 26* to refer to each Vxxx supply (VCORE or VIO\_VMEM or VAUX). ### 5.3.1 Operating conditions Table 35. Operating conditions (Temp range: -30 to +85 °C) | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |---------------------|-------------------|-----------------|------|------|------|-------| | V <sub>BAT</sub> | Power supply | | 2.7 | | 5.5 | V | | I <sub>QSLEEP</sub> | 0 | Sleep mode | | 170 | 250 | μΑ | | I <sub>QSTDBY</sub> | Quiescent Current | Off mode | | | 4 | μΑ | ### 5.3.2 VREF18 Table 36. VREF18 | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |---------------------|------------------------------|---------------------------|------|------|------|-------| | V <sub>BAT</sub> | Supply voltage | | 2.7 | | 4.8 | V | | V <sub>REF_18</sub> | Output voltage | | 1.78 | 1.8 | 1.84 | V | | PSRR | Power supply rejection ratio | Vpp = 0.3 V<br>f ≤100 kHz | | 60 | | dB | | | Noise | 100 Hz ≰ ≤100 kHz | | 30 | | μV | | t <sub>S</sub> | Settling time | | | 7.77 | 9.46 | ms | ### 5.3.3 VCORE DC/DC step-down converter Table 37. VCORE DC/DC step-down converter | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |--------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|-------| | VCORE Re | gulator in Normal M | ode (SLEEP = '0') / O | therwise spe | ecified; VCC | )RE = 1.2 V | | | V <sub>BAT</sub> | Input power supply | Battery voltage | 2.7 | 3.6 | 4.8 | V | | V <sub>RIPPLE</sub> | Output voltage ripple | | | 10 | | m∨pp | | V <sub>OUT</sub> | Programmable output voltage | VCORE_SEL[3:0] 1111 1110 1101 1100 1011 1000 1011 1000 0111 0110 0101 0100 (default) 0011 0010 0001 | -3.7%<br>-4.25% | 1.50<br>1.40<br>1.38<br>1.36<br>1.34<br>1.32<br>1.30<br>1.28<br>1.26<br>1.24<br>1.22<br>1.20<br>1.15<br>1.10<br>1.05<br>1.00 | +3.7%<br>+4.25%<br>+5% | V | | I <sub>OUT</sub> | Output current | | | | 600 | mA | | P <sub>EFF</sub> | Power efficiency | V <sub>BAT</sub> = 3.6 V<br>I <sub>OUT</sub> = 200 mA | | 86 | | % | | L <sub>IR</sub> | Line regulation | V <sub>BAT</sub> : [2.7; 4.8]V | | | 10 | mV | | L <sub>DR</sub> <sup>(1)</sup> | Load regulation | I <sub>OUT</sub> : [0.1; 600] mA | | | 10 | mV | | I <sub>SHORT</sub> | Short circuit current limitation | | 0.9 | 1.2 | 1.4 | А | | IQ | Quiescent current | I <sub>OUT</sub> = 0 mA | | 130 | 250 | μA | | I <sub>LKG</sub> | Power-down current | 'en_vcore' = 0 | | | 1 | μA | | PSRR <sup>(1)</sup> | Power supply rejection | Vpp = 0.3 V<br>[0; 20] kHz | 40 | | | dB | | L <sub>IRT</sub> | Transient line regulation | $\Delta V_{BAT} = 300 \text{ mV}$<br>$t_R = t_F = 10 \mu\text{s}$ | | 7 | | mV | | L <sub>DRT</sub> | Transient load regulation | $I_{OUT} = [1; 600] \text{ mA}$<br>$t_R = t_F = 100 \text{ ns}$ | | 70 | | mV | Table 37. VCORE DC/DC step-down converter | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | | | | |---------------------|--------------------------------------------|-------------------------------------------------------------------------------|------|------|------|-------|--|--|--|--| | VCORE Re | VCORE Regulator in Sleep Mode (SLEEP= '1') | | | | | | | | | | | V <sub>BAT</sub> | Input power supply | Battery voltage | 2.7 | 3.6 | 4.8 | V | | | | | | V <sub>RIPPLE</sub> | VCORE output voltage ripple | | | 10 | | m∨pp | | | | | | L <sub>IR</sub> | Line regulation | V <sub>BAT</sub> : [2.7; 4.8]V | | | 10 | mV | | | | | | L <sub>DR</sub> | Load regulation | I <sub>OUT</sub> : [0.1; 5] mA | | | 10 | mV | | | | | | I <sub>OUT</sub> | VCORE output current | | | | 5 | mA | | | | | | P <sub>EFF</sub> | Power efficiency | V <sub>BAT</sub> = 3.6 V<br>I <sub>OUT</sub> : [0.1; 5] mA | | 85 | | % | | | | | | I <sub>Q</sub> | Quiescent current | I <sub>OUT</sub> = 0 mA | | 20 | 30 | μA | | | | | | L <sub>IRT</sub> | Transient line regulation | $\Delta$ V <sub>BAT</sub> = 300 mV<br>t <sub>R</sub> = t <sub>F</sub> = 10 µs | | 7 | | mV | | | | | <sup>1.</sup> Guaranteed by design ### 5.3.4 VIO\_VMEM DC/DC step-down converter Table 38. VIO\_VMEM DC/DC step-down converter | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |--------------------------------|----------------------------------|-------------------------------------------------------------------|------|------|------|-------| | VIO_VMEN | l Regulator in Norma | I Mode (SLEEP = '0') | | | | | | V <sub>BAT</sub> | Input power supply | Battery voltage | 2.7 | 3.6 | 4.8 | V | | V <sub>OUT</sub> | Output voltage (1) | | -3% | 1.8 | +3% | V | | V <sub>RIPPLE</sub> | Output ripple | | | 10 | | mVpp | | L <sub>IR</sub> | Line regulation | V <sub>BAT</sub> : [2.7; 4.8]V | | | 10 | mV | | L <sub>DR</sub> <sup>(2)</sup> | Load regulation | I <sub>OUT</sub> : [0.1; 600] mA | | | 10 | mV | | I <sub>OUT</sub> | Output current | | | | 600 | mA | | P <sub>EFF</sub> | Power efficiency | VBAT = 3.6 V,<br>VIO = 1.8 V<br>I <sub>OUT</sub> = 100 mA | | 90 | | % | | I <sub>SHORT</sub> | Short circuit current limitation | | 0.9 | 1.2 | 1.4 | А | | IQ | Quiescent current | I <sub>OUT</sub> = 0 mA | | 130 | 250 | μA | | PSRR <sup>(2)</sup> | Power supply rejection | Vpp = 0.3 V<br>[0; 20] kHz | 40 | | | dB | | L <sub>IRT</sub> | Transient line regulation | $\Delta V_{BAT} = 300 \text{ mV}$<br>$t_R = t_F = 10 \mu\text{s}$ | | 7 | | mV | Table 38. VIO\_VMEM DC/DC step-down converter | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |---------------------|---------------------------|-------------------------------------------------------------------|------|------|------|-------| | L <sub>DRT</sub> | Transient load regulation | $I_{OUT}$ = [1; 600] mA<br>$t_R = t_F = 100 \text{ ns}$ | | 70 | | mV | | VIO_VMEN | Regulator in Sleep | Mode (SLEEP='1') | | | | · | | V <sub>BAT</sub> | Input power supply | Battery voltage | 2.7 | 3.6 | 4.8 | V | | V <sub>RIPPLE</sub> | Output ripple | | | 10 | | mVpp | | L <sub>IR</sub> | Line regulation | V <sub>BAT</sub> : [2.7; 4.8]V | | | 10 | mV | | L <sub>DR</sub> | Load regulation | I <sub>OUT</sub> : [0.1; 5] mA | | | 10 | mV | | I <sub>OUT</sub> | Output current | | | | 5 | mA | | P <sub>EFF</sub> | Power efficiency | $V_{BAT} = 3.6 \text{ V}$<br>$I_{OUT} = [0.1; 5] \text{ mA}$ | | 85 | | % | | IQ | Quiescent current | I <sub>OUT</sub> = 0 mA | | | 15 | μA | | L <sub>IRT</sub> | Transient line regulation | $\Delta V_{BAT} = 300 \text{ mV}$<br>$t_R = t_F = 10 \mu\text{s}$ | | 7 | | mV | Including output voltage temperature coefficient, DC line and load regulations, voltage reference accuracy, industrial manufacturing tolerances and ripple voltage due to switching <sup>2.</sup> Guaranteed by design ### 5.3.5 LDO regulators ### **VPLL** Table 39. LDO regulators - VPLL | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |---------------------|---------------------------|--------------------------------------------------------------------|------------|---------------------------|------|---------------------------------------------------| | VPLL Regi | ulator in Normal Mod | le / Otherwise specific | ed, VPLL = | 1.8 V | 1 | | | V <sub>BAT</sub> | Input power supply | Battery voltage | 2.7 | 3.6 | 4.8 | V | | V <sub>OUT</sub> | Output voltage | VPLL_SEL[1:0] 11 (default) 10 01 00 | -3% | 1.8<br>1.3<br>1.2<br>1.05 | +3% | V | | I <sub>OUT</sub> | Output current | | | 3.5 | 10 | mA | | I <sub>SHORT</sub> | Short-circuit limitation | | 95 | 130 | 165 | mA | | IQ | Quiescent current | I <sub>OUT</sub> = 0 mA | | 30 | 40 | μΑ | | I <sub>LKG</sub> | Power-down current | EN_VPLL = 0 | | | 1 | μА | | PSRR <sup>(1)</sup> | Power supply rejection | Vpp = 0.3 V<br>f < 10 kHz<br>10 kHz < f <100 kHz | 55<br>45 | | | dB<br>dB | | L <sub>IR</sub> | Line regulation | V <sub>BAT</sub> : [2.7; 4.8]V | | | 5 | mV | | L <sub>DR</sub> | Load regulation | I <sub>OUT</sub> : [0.1; 10] mA | | | 10 | mV | | L <sub>IRT</sub> | Transient line regulation | $\Delta V_{BAT} = 300 \text{ mV}$<br>$t_R = t_F = 10 \mu\text{s}$ | | 1 | | mV | | L <sub>DRT</sub> | Transient load regulation | $I_{OUT} = [0.1; 10] \text{ mA}$<br>$t_R = t_F = 1 \mu\text{s}$ | | 1 | | mV | | En <sup>(1)</sup> | Noise density | at 1 KHz<br>BW = 100 Hz | | | 250 | $\frac{\text{nV}_{\text{rms}}}{\sqrt{\text{Hz}}}$ | <sup>1.</sup> Guaranteed by design ### **VANA** Table 40. LDO regulators - VANA | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |---------------------|---------------------------|-------------------------------------------------------------------|------|------|------|-------| | VANA regu | ılator in normal mod | е | | ı | | | | $V_{BAT}$ | Input power supply | Battery voltage | 2.7 | 3.6 | 4.8 | V | | V <sub>OUT</sub> | Output voltage | | -5% | 2.5 | +5% | V | | I <sub>OUT</sub> | Output current | | | | 10 | mA | | I <sub>SHORT</sub> | Short-circuit limitation | | 39 | 51 | 64 | mA | | IQ | Quiescent current | I <sub>OUT</sub> = 0 mA | | | 30 | μA | | I <sub>LKG</sub> | Power-down current | EN_VANA = 0 | | | 1 | μА | | PSRR <sup>(1)</sup> | Power supply rejection | Vpp = 0.3 V<br>f < 10 kHz | 45 | | | dB | | L <sub>IR</sub> | Line regulation | V <sub>BAT</sub> : [2.7; 4.8] V | | | 5 | mV | | L <sub>DR</sub> | Load regulation | I <sub>OUT</sub> : [0.1; 10] mA | | | 5 | mV | | L <sub>IRT</sub> | Transient line regulation | $\Delta V_{BAT} = 300 \text{ mV}$<br>$t_R = t_F = 10 \mu\text{s}$ | | 3 | | mV | | L <sub>DRT</sub> | Transient load regulation | $I_{OUT} = [0.1; 10] \text{ mA}$<br>$t_R = t_F = 1 \mu\text{s}$ | | 15 | | mV | <sup>1.</sup> Guaranteed by design #### **VAUX** Table 41. LDO regulators - VAUX | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | | | |---------------------------------------------------------|--------------------------|-------------------------------------------------|------|--------------------------|------|-------|--|--|--| | VAUX Regulator in Normal Mode (PDN_VAUX= 1, SLEEP= '0') | | | | | | | | | | | | | V <sub>OUT</sub> = 1.5V | 1.7 | | 4.8 | V | | | | | $V_{BAT}$ | Input power supply | V <sub>OUT</sub> = 1.8/2.5 V | 2.7 | 3.6 | 4.8 | V | | | | | | | V <sub>OUT</sub> = 2.8 V | 3 | 3.6 | 4.8 | | | | | | V <sub>OUT</sub> | Output voltage | VAUX_SEL[1:0]<br>00 (default)<br>01<br>10<br>11 | -3% | 1.5<br>1.8<br>2.5<br>2.8 | +3% | V | | | | | I <sub>OUT</sub> | Output current | | | | 150 | mA | | | | | I <sub>SHORT</sub> | Short-circuit limitation | | 500 | 700 | 900 | mA | | | | | IQ | Quiescent current | I <sub>OUT</sub> = 0 mA | | | 30 | μΑ | | | | Table 41. LDO regulators - VAUX | Table 41. LDO regulators - VAUX | | | | | | | | |---------------------------------|---------------------------|-------------------------------------------------------------------|---------|--------------------------|------|-------|--| | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | | I <sub>LKG</sub> | Power-down current | PDN_VAUX = 0 | | | 1 | μА | | | PSRR <sup>(1)</sup> | Power supply rejection | V <sub>OUT</sub> =1.5 V<br>Vpp = 0.3 V<br>f < 10 kHz | 32 | | | dB | | | L <sub>IR</sub> | Line regulation | V <sub>OUT</sub> =1.5 V<br>V <sub>BAT</sub> : [2.7; 4.8]V | | | 5 | mV | | | L <sub>DR</sub> <sup>(1)</sup> | Load regulation | V <sub>OUT</sub> =1.5 V<br>I <sub>OUT</sub> = [0.1; 150] mA | | | 10 | mV | | | L <sub>IRT</sub> | Transient line regulation | $\Delta V_{BAT} = 300 \text{ mV}$<br>$t_R = t_F = 10 \mu\text{s}$ | | 2 | | mV | | | L <sub>DRT</sub> | Transient load regulation | $I_{OUT} = [10; 90\%] \text{ mA}$<br>$t_R = t_F = 1 \mu\text{s}$ | | 35 | | mV | | | t <sub>S</sub> | Settling time | | | 100 | | μs | | | VAUX Reg | ulator in Sleep Mode | (PDN_VAUX= 1, SLEI | EP='1') | | | | | | | | V <sub>OUT</sub> = 1.5V<br>VIO_VMEM supply | 1.7 | | 4.8 | V | | | $V_{BAT}$ | Input power supply | V <sub>OUT</sub> = 1.8/2.5 V | 2.7 | 3.6 | 4.8 | V | | | | | V <sub>OUT</sub> = 2.8 V | 3 | 3.6 | 4.8 | | | | V <sub>OUT</sub> | Output voltage | VAUX_SEL[1:0]<br>00 (default)<br>01<br>10<br>11 | -3% | 1.5<br>1.8<br>2.5<br>2.8 | +3% | V | | | I <sub>OUT</sub> | Output current | | | | 500 | μA | | | IQ | Quiescent current | I <sub>OUT</sub> = 0 mA | | | 15 | μA | | | PSRR <sup>(1)</sup> | Power supply rejection | V <sub>OUT</sub> =1.5 V<br>Vpp = 0.3 V<br>f < 10 kHz | 38 | | | dB | | | L <sub>IR</sub> | Line regulation | V <sub>OUT</sub> =1.5 V<br>V <sub>BAT</sub> : [2.7; 4.8]V | | | 5 | mV | | | L <sub>DR</sub> | Load regulation | V <sub>OUT</sub> =1.5 V<br>I <sub>OUT</sub> = [10; 90%] μA | | | 10 | mV | | | L <sub>IRT</sub> | Transient line regulation | $\Delta V_{BAT} = 300 \text{ mV}$<br>$t_R = t_F = 10 \mu\text{s}$ | | 2 | | mV | | | L <sub>DRT</sub> | Transient load regulation | $I_{OUT} = [10; 90\%] \mu A$<br>$t_R = t_F = 1 \mu s$ | | 35 | | mV | | | | | | | | | | | <sup>1.</sup> Guaranteed by design ### 5.3.6 Power supply monitoring This block monitors the VCORE and VIO\_VMEM output voltage. If VCORE or VIO\_VMEM drops below the threshold, the multimedia processor is reset. Table 42. Power supply monitoring | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |-----------------------------------|------------------------------------|-----------------|------|-----------|------|-------| | Threshold | | | | | | 1 | | T <sub>HCORE</sub> <sup>(1)</sup> | Threshold VCORE | | -3% | VCORE-150 | +3% | mV | | T <sub>HVIO</sub> <sup>(1)</sup> | Threshold VIO_VMEM | | -3% | 1.65 | +3% | V | | Comparato | ors | | | | | | | V <sub>BAT</sub> | Supply voltage | | 2.7 | 3.6 | 4.8 | V | | t <sub>RES</sub> | Response time | | | 100 | | ns | | H <sub>YFALL</sub> | Hysteresis (input voltage falling) | | | 26 | | mV | | H <sub>YRIS</sub> | Hysteresis (input voltage rising) | | | +4 | | mV | <sup>1.</sup> Guaranteed by design ## 5.4 Digital specifications ### 5.4.1 CMOS input/output static characteristics: I2C interface Table 43. CMOS input/output static characteristics: I<sup>2</sup>C interface | | omeo mpageatpat etatie enaracteriotical i o interiace | | | | | | | | |---------------------------|-------------------------------------------------------|-----------------------------------------------------|---------------------|------|---------------------|-------|--|--| | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | | | I <sup>2</sup> C interfac | ce <sup>(1)</sup> | | | | | I | | | | V <sub>IL</sub> | Low level input voltage | | | | 0.3*V <sub>IO</sub> | V | | | | V <sub>IH</sub> | High level input voltage | | 0.7*V <sub>IO</sub> | | | V | | | | I <sub>IL</sub> | Low level input current | | -1.0 | | 1.0 | μΑ | | | | I <sub>IH</sub> | High level input current | | -1.0 | | 1.0 | μΑ | | | | V <sub>OL</sub> | Low level output voltage | IOL = 3mA<br>(with open drain or<br>open collector) | | | 0.2*V <sub>IO</sub> | V | | | | V <sub>OH</sub> | High level output voltage | IOL = 3mA<br>(with open drain or<br>open collector) | 0.8*V <sub>IO</sub> | | | V | | | <sup>1.</sup> Vio is for VIO\_VMEM ### 5.4.2 CMOS input/output dynamic characteristics: I2C interface Table 44. CMOS input/output dynamic characteristics: I<sup>2</sup>C interface | Symbol | Description | Min. | Тур. | Max. | Units | | | | | |---------------------------|------------------------------------------------|--------------------------|------|------|-------|--|--|--|--| | I <sup>2</sup> C interfac | I <sup>2</sup> C interface ( <i>Figure 8</i> ) | | | | | | | | | | Fscl | Clock frequency | | | 400 | Khz | | | | | | thigh | Clock pulse width high | 600 | | | ns | | | | | | tlow | Clock pulse width low | 1300 | | | ns | | | | | | tr | SDA, SCL, USBSDA, USBSCL rise time | 20+0.1*Cb <sup>(1)</sup> | | 300 | ns | | | | | | tf | SDA, SCL, USBSDA, USBSCL fall time | 20+0.1*Cb | | 300 | ns | | | | | | thd_sta | Start condition hold time | 600 | | | ns | | | | | | tsu_sta | Start condition set up time | 600 | | | ns | | | | | | thd_dat | Data input hold time | 0 | | | ns | | | | | | tsu_dat | Data input set up time | 250 | | | ns | | | | | | tsu_sto | Stop condition set up time | 600 | | | ns | | | | | | tbuf | Bus free time | 1300 | | | ns | | | | | | Cb | Capacitive load for each bus line | | | 400 | pF | | | | | <sup>1.</sup> Cb = total capacitance of one bus line in pF ### 5.4.3 CMOS input/output static characteristics: VIO level ### **USB** and control I/Os Table 45. VIO level: USB and control I/Os | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | | | | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------|---------|------|---------|-------|--|--|--|--| | | SW_RESETn, VDDOK, PORN, PWREN, TCXO_EN, REQUEST_MC, CLK32K, CLK32K_IN, USBOEN, USBVP, USBVM, USBRCV, USBINTn, MASTER_CLK | | | | | | | | | | | V <sub>IL</sub> <sup>(1)</sup> | Low level input voltage | | | | 0.3*Vio | V | | | | | | V <sub>IH</sub> | High level input voltage | | 0.7*Vio | | | V | | | | | | I <sub>IL</sub> | Low level input current | | -1.0 | | 1.5 | μΑ | | | | | | I <sub>IH</sub> | High level input current | | -1.0 | | 1.5 | μΑ | | | | | | C <sub>IN</sub> | Input capacitance | | | | 10 | pF | | | | | | V <sub>OL</sub> | Low level output voltage | IOL = TBD | | | 0.2*Vio | V | | | | | | V <sub>OH</sub> | High level output voltage | IOL = TBD | 0.8*Vio | | | V | | | | | | t <sub>OF</sub> | Output fall time | Capacitance 10pF | | | TBD | ns | | | | | | t <sub>OR</sub> | Output rise time | Capacitance 10pF | | | TBD | ns | | | | | | C <sub>I/O</sub> | Driving capability | | | | 100 | pF | | | | | <sup>1.</sup> Vio for VIO\_VMEM ### **MMC Interface** Table 46. VIO level: MMC interface | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | | | |--------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------|---------|------|---------|-------|--|--|--| | MMC Interface: MCCLK, MCFBCLK, MCCMDDIR, MCCMD, MCDATA2DIR, MCDAT2, MCDATA0DIR, MCDAT0, MCDAT31DIR, MCDAT3, MCDAT1 | | | | | | | | | | | V <sub>IL</sub> <sup>(1)</sup> | Low level input voltage | | | | 0.3*Vio | V | | | | | V <sub>IH</sub> | High level input voltage | | 0.7*Vio | | | V | | | | | I <sub>IL</sub> | Low level input current | | -1.0 | | 1.5 | μΑ | | | | | I <sub>IH</sub> | High level input current | | -1.0 | | 1.5 | μΑ | | | | | C <sub>IN</sub> | Input capacitance | | | | 10 | pF | | | | | V <sub>OL</sub> | Low level output voltage | IOL = TBD | | | 0.2*Vio | V | | | | | V <sub>OH</sub> | High level output voltage | IOL = TBD | 0.8*Vio | | | V | | | | | C <sub>I/O</sub> | Driving capability at 52 MHz | | | | 30 | pF | | | | <sup>1.</sup> Vio for VIO\_VMEM ### 5.4.4 CMOS input/output static characteristics: VBAT level Table 47. CMOS input/output static characteristics: VBAT level | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | | | |-----------------------------|---------------------------|----------------------------------------|----------|------|----------|-------|--|--|--| | IT_WAKE_UP, PON, GPO1, GPO2 | | | | | | | | | | | V <sub>IL</sub> | Low level input voltage | PON | | | 0.3*Vbat | V | | | | | V <sub>IH</sub> | High level input voltage | PON | 0.7*Vbat | | | V | | | | | I <sub>IL</sub> | Low level input current | PON | -1.0 | | 1.5 | μΑ | | | | | I <sub>IH</sub> | High level input current | PON | -1.0 | | 1.5 | μΑ | | | | | C <sub>IN</sub> | Input capacitance | | | | 10 | pF | | | | | V <sub>OL</sub> | Low level output voltage | IT_WAKE_UP,<br>GPO1, GPO2<br>IOL = TBD | | | 0.2*Vbat | V | | | | | V <sub>OH</sub> | High level output voltage | IT_WAKE_UP,<br>GPO1, GPO2<br>IOL = TBD | 0.8*Vbat | | | V | | | | | t <sub>OF</sub> | Output fall time | Capacitance 10pF | | | TBD | ns | | | | | t <sub>OR</sub> | Output rise time | Capacitance 10pF | | | TBD | ns | | | | | C <sub>I/O</sub> | Driving capability | | | | 100 | pF | | | | ### 5.4.5 CMOS input/output static characteristics: VMMC level Table 48. CMOS input/output static characteristics VMMC level | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | | | |------------------------------------------------------------------|---------------------------|-----------------------|----------|------|----------|-------|--|--|--| | DATAOUT0, DATAOUT1, DATAOUT2, DATAOUT3, CMDOUT, LATCHCLK, CLKOUT | | | | | | | | | | | V <sub>IL</sub> | Low level input voltage | | | | 0.3*VMMC | | | | | | V <sub>IH</sub> | High level input voltage | | 0.7*VMMC | | | | | | | | I <sub>IL</sub> | Low level input current | | -1.0 | | 1.5 | μA | | | | | I <sub>IH</sub> | High level input current | | -1.0 | | 1.5 | μA | | | | | C <sub>IN</sub> | Input capacitance | | | | 10 | pF | | | | | V <sub>OL</sub> | Low level output voltage | I <sub>OL</sub> = TBD | | | 0.2*VMMC | | | | | | V <sub>OH</sub> | High level output voltage | I <sub>OL</sub> = TBD | 0.8*VMMC | | | | | | | | C <sub>I/O</sub> | Driving capability | | | | 40 | pF | | | | ### 5.5 USB OTG transceiver Table 49. USB OTG transceiver | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |-------------------|-----------------------------------------|--------------------------------------------------------------------------------------|------|------|------|-------| | UART Mod | le | | | | | | | t <sub>R</sub> | Rise time | C <sub>LOAD</sub> = [50;100] pF<br>[10; 90] % of<br>V <sub>OH</sub> -V <sub>OL</sub> | | | 100 | ns | | t <sub>F</sub> | Fall time | C <sub>LOAD</sub> = [50;100] pF<br>1090% of<br>V <sub>OH</sub> -V <sub>OL</sub> | | | 100 | ns | | t <sub>PLH</sub> | Drive propagation delay low => high | C <sub>LOAD</sub> = [50;100] pF<br>50% of V <sub>OH</sub> -V <sub>OL</sub> | | | 100 | ns | | t <sub>PHL</sub> | Drive propagation delay high => low | C <sub>LOAD</sub> = [50;100] pF<br>50% of V <sub>OH</sub> -V <sub>OL</sub> | | | 100 | ns | | USB Full S | Speed Mode (DP & DN | l signals) | | l | ı | | | t <sub>R</sub> | Rise time | | 4 | | 20 | ns | | t <sub>F</sub> | Fall time | | 4 | | 20 | ns | | D <sub>RFM</sub> | Differential rise an fall time matching | USBVP & USBVM :<br>- Trise & Tfall < 1 ns<br>- Skew < 0.66 ns | 90 | | 111 | % | | OS <sub>CV</sub> | Output signal crossover voltage | - Skew < 0.00115 | 1.3 | | 2 | V | | P <sub>DEL</sub> | Propagation delay | | | | 18 | ns | | USB Low | Speed Mode (DP & DI | N signals) | | | | | | t <sub>R</sub> | Rise time | | 75 | | 300 | ns | | t <sub>F</sub> | Fall time | | 75 | | 300 | ns | | D <sub>RFM</sub> | Differential rise an fall time matching | | 80 | | 125 | % | | os <sub>cv</sub> | Output signal crossover voltage | | 1.3 | | 2 | V | | VBUS Con | nparators | | | | | | | $V_{BAT}$ | Input power supply | Battery voltage | 3.1 | 3.6 | 4.8 | V | | t <sub>RR</sub> | Rising reacting time | | | 1.7 | | μs | | t <sub>FR</sub> | Fall reacting time | | | 2.1 | | μs | | Threshold | VBUS Monitoring | | | | | | | V <sub>Bval</sub> | VBUS valid | | 4.4 | 4.5 | 4.6 | V | | V <sub>Bses</sub> | VBUS session valid | | 1.8 | | 2 | V | Table 49. USB OTG transceiver | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |-------------------------------------------|-------------------------------------|-------------------------------------------------------------|-------------|-----------------------|--------------|-------| | VBUS | | | | | | 1 | | R <sub>A_BUS_</sub> | | | 40 | | 100 | ΚΩ | | T <sub>A_VBUS_</sub> | | $V_{BUS} = [0; 4.4] V$ $I_{LOAD} = 100mA$ External cap 10µF | | | 100 | ms | | Data Line F | Pull-down Resistanc | ee | | | | | | R <sub>PD_DPDN</sub> | | | 14 | 19 | 25 | ΚΩ | | Data Line F | Pull-up Resistance | | | • | | • | | R <sub>PU_DP</sub> | | Bus idle<br>Bus driven | 900<br>1425 | 1200<br>2300 | 1600<br>3100 | Ω | | R <sub>PU_DN</sub> | | Bus idle<br>Bus driven | 900<br>1425 | 1200<br>2300 | 1600<br>3100 | Ω | | PULL-DOW | /N on VBUS | | | | | | | R <sub>VBUS_PD</sub> | | | 650 | 925 | 1200 | Ω | | PULL-UP o | n VBUS | | | | | | | R <sub>VBUS_SRP</sub> | | | 420 | 600 | 780 | Ω | | ID | | | | | | | | V <sub>ID_GND</sub> | ID_GND<br>comparator<br>threshold | 2.7 V < V <sub>BAT</sub> < 4.8 V | | 0.15*V <sub>BAT</sub> | | V | | V <sub>ID_HI</sub><br>(V <sub>BAT</sub> ) | Battery level | | 2.7 | 3.6 | 4.8 | V | | V <sub>ID_FLOAT</sub> | ID_FLOAT<br>comparator<br>threshold | | | 0.85*V <sub>BAT</sub> | | V | | R <sub>PU_ID</sub> | | | 70 | 100 | 130 | ΚΩ | | R <sub>PD_ID</sub> | | | | | 10 | ΚΩ | Table 49. USB OTG transceiver | OSB OTG transcerver | | | | | | | | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--| | Description | Test conditions | Min. | Тур. | Max. | Units | | | | Carkit Threshold Detection | | | | | | | | | Carkit interrupt threshold | | 0.4 | | 0.6 | V | | | | r | | | | | | | | | TXD output high on DN | I <sub>SOURCE</sub> = 500 μA | 2.4 | | 3.6 | V | | | | TXD output low on DN | I <sub>SINK</sub> = 2mA | | | 0.4 | V | | | | RXD input high on DP | | 2 | | | V | | | | RXD input low on DP | | | | 0.8 | V | | | | mp | | | | | | | | | Input power supply | Battery voltage | VUSB+0.1 | 3.6 | 4.8 | V | | | | Output voltage | Current load up to 100 mA | 4.75 | 5 | 5.25 | V | | | | Settling time | [0;4.8] V)<br>Ext. load: 100 mA +<br>External cap = 10µF | | 1.2 | | ms | | | | Quiescent current | No Load | | 2.7 | | mA | | | | Amplitude output ripple on VBUS | Current load 8 mA<br>Current load 100mA | | 25<br>40 | | mV<br>mV | | | | Output current | | | | 100 | mA | | | | Efficiency | V <sub>BAT</sub> = 3.0V<br>I <sub>OUT</sub> =100mA<br>VBAT= 3.6V.<br>I <sub>OUT</sub> = 8 mA. | | 85<br>60 | | % | | | | ılator | | | | | 1 | | | | Input voltage | Battery voltage:<br>V <sub>BAT</sub> min =<br>V <sub>OUT</sub> + 0.1V | VUSB+0.1 | 3.6 | 5.5 | V | | | | Output voltage | V <sub>BAT</sub> min=<br>V <sub>OUT</sub> + 0.1V | 3.0 | 3.1 | 3.2 | V | | | | Short circuit current limitation | | | | 320 | mA | | | | Quiescent current | No load | | | 70 | μA | | | | Power supply rejection | V <sub>BAT</sub> = V <sub>OUT</sub> +0.2V<br>f < 20 kHz | 45 | | | dB | | | | | Eshold Detection Carkit interrupt threshold TXD output high on DN TXD output low on DN RXD input high on DP RXD input low on DP Input power supply Output voltage Settling time Quiescent current Amplitude output ripple on VBUS Output current Efficiency Ilator Input voltage Short circuit current limitation Quiescent current Power supply | Sehold Detection Carkit interrupt threshold TXD output high on DN TXD output low on DN RXD input high on DP RXD input low on DP Input power supply Input power supply Settling time Current load up to 100 mA Current load: 100 mA + External cap = 10μF Quiescent current Amplitude output ripple on VBUS Output current Ffficiency VBAT = 3.0V IOUT = 100mA VBAT = 3.6V. IOUT = 8 mA. Ilator Input voltage Battery voltage: VBAT min = VOUT + 0.1V Output voltage VBAT min= VOUT + 0.1V Short circuit current Ilimitation Quiescent current No load Power supply VBAT = VOUT + 0.2V | Carkit interrupt threshold TXD output high on DN TXD output low on DN RXD input high on DP RXD input low on DP Input power supply Input power supply Settling time [0;4.8] V) Ext. load: 100 mA + External cap = 10μF Quiescent current Amplitude output ripple on VBUS Output current Fficiency Current load 8 mA Current load 100mA Current load 100mA Current load 100mA Current load 8 mA Current load 100mA Current load 100mA Output current VBAT = 3.0V IOUT = 100mA VBAT = 3.6V. IOUT = 8 mA. Input voltage VBAT min = VOUT + 0.1V Output voltage VBAT min = VOUT + 0.1V Short circuit current limitation Quiescent current No load Power supply VBAT = VOUT + 0.2V A5 | Carkit interrupt threshold D.4 TXD output high on DN I <sub>SOURCE</sub> = 500 μA DN DN I <sub>SINK</sub> = 2mA DN DN DN DN DN DN DN D | Carkit interrupt threshold 0.4 0.6 | | | Table 49. USB OTG transceiver | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |-------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | N <sub>VOUT</sub> | Output noise voltage | V <sub>BAT</sub> = V <sub>OUT</sub> +0.2V<br>10Hz <f< 100khz<="" td=""><td></td><td>100</td><td></td><td>μVrms</td></f<> | | 100 | | μVrms | | L <sub>IRT</sub> | Transient line regulation | $\Delta V_{BAT} = 300 \text{ mV}$<br>$t_R = t_F = 10 \mu \text{s}.$ | | 5 | | mV | | t <sub>S</sub> | Settling time<br>OFF->ON | I <sub>OUT</sub> = 0mA | | 25 | | μs | | t <sub>D</sub> | Discharge time<br>ON>OFF | I <sub>OUT</sub> = 0mA | | 400 | | μs | <sup>1.</sup> From 4.8 V to 5.5 V, charge pump is "Off" and no OTG feature is provided <sup>2.</sup> Guaranteed by design ### 5.6 SD/MMC card interface Table 50. SD/MMC card interface | Table 50. | SD/MING Card Interface | | | | | | |--------------------------------|-------------------------------------|---------------------------------------------------------------------------------|--------------------|------------------|------|-------| | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | | VMMC reg | ulator specifications | (PDN_VMMC = 1) | | 1 | 1 | | | V <sub>BAT</sub> | Input voltage | V <sub>OUT</sub> = 3 V<br>V <sub>OUT</sub> = 2.85 V<br>V <sub>OUT</sub> = 1.8 V | 3.25<br>3.1<br>2.7 | 3.6 | 4.8 | V | | V <sub>OUT</sub> | Output voltage | | -3% | 3<br>2.85<br>1.8 | +3% | V | | I <sub>OUT</sub> | Output current | | | | 150 | mA | | I <sub>SHORT</sub> | Short circuit current limitation | | 240 | 360 | 600 | mA | | IQ | Quiescent current | I <sub>OUT</sub> = 0 mA | | | 30 | μΑ | | I <sub>LKG</sub> | Power-down current | PDN_VMMC = 0 | | | 1 | μА | | PSRR <sup>(1)</sup> | Power supply rejection | I <sub>OUT</sub> = 150 mA<br>Vpp = 0.3 V<br>f < 20 kHz | 45 | | | dB | | L <sub>IR</sub> <sup>(1)</sup> | Line regulation | V <sub>OUT</sub> =2.85 V<br>V <sub>BAT</sub> : [3.1; 4.8]V | | | 5 | mV | | L <sub>DR</sub> <sup>(1)</sup> | Load regulation | V <sub>OUT</sub> =2.85 V<br>I <sub>OUT</sub> = [1; 150] mA | | | 10 | mV | | L <sub>IRT</sub> | Transient line regulation | $V_{OUT}$ =2.85 V $V_{BAT}$ : 3.1 to 3.4V $t_R = t_F = 10 \ \mu s$ . | | 2 | | mV | | L <sub>DRT</sub> | Transient load regulation | $I_{OUT} = [1; 150] \text{ mA}$<br>$t_R = t_F = 1 \mu\text{s}$ | | 25 | | mV | | t <sub>S</sub> | Settling time<br>OFF->ON | I <sub>OUT</sub> = 0 mA | | | 100 | μs | | t <sub>D</sub> | Discharge time<br>ON>OFF | I <sub>OUT</sub> = 0 mA | | | 1 | ms | | Bus line s | pecifications | | | | | | | RA <sup>(2)</sup> | Pull-up resistor | To prevent bus floating | | 1.5 | | МΩ | | RB | Pull-down resistor | To prevent bus floating | | 1.5 | | ΜΩ | | f <sub>DT</sub> | Clock frequency data transfert mode | With CL = 30pF | | | 52 | MHz | | f <sub>ID</sub> | Clock frequency identification mode | With CL = 30pF | | | 400 | KHz | Table 50. SD/MMC card interface | Symbol | Description | Test conditions | Min. | Тур. | Max. | Units | |--------------------|-------------------------------------------------|---------------------------------------|------|---------|------------------------|-------| | T <sub>PHC</sub> | Propagation time from Host to card | Figure 14 | | 7 | | ns | | T <sub>PCH</sub> | Propagation time from card to host | Figure 14 | | 7 | | ns | | T <sub>SHC</sub> | Clock /data skew<br>time from host to<br>card | Figure 14 Reference is CLKOUT | | +/- 0.5 | | ns | | T <sub>SCH</sub> | Clock /data skew<br>time from card to<br>host | Figure 14 Reference is MMCLK | | +/- 0.5 | | ns | | T <sub>R</sub> | Rise time | | | | 3 | ns | | T <sub>F</sub> | Fall time | | | | 3 | ns | | C1 <sub>LINE</sub> | Between<br>multimedia<br>processor &<br>STw4810 | Bus line<br>capacitance<br>f < 52 Mhz | | | 20 <sup>(3)</sup> | pF | | C2 <sub>LINE</sub> | Between STw4810<br>& MMC card | Bus line<br>capacitance<br>f < 52 MHz | | | 20 + 20 <sup>(4)</sup> | pF | - 1. Guaranteed by design - 2. MMC interface pull up resistors are in EMIF06-HCM01F2 device (7 K $\Omega$ for CMD; 75 K $\Omega$ for Data wires) - 3. 20 pF for equivalent board parasitic capacitance. - 4. 20 pF for EMIF06 protection + 20 pF for board parasitic capacitance. Figure 14. Propagation and clock/data skew times 6 Application information STw4810 # 6 Application information # 6.1 Components list Table 51. Components list | Name | Typical value | Comments | Function | |-------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | C1 | 22µF | | VIO_VMEM output filter | | C4 | ΖΖμΓ | | VCORE output filter | | C2 | | | VBAT_VIOVMEM decoupling | | C3 | 10µF | | VBAT_ANA decoupling | | C5 | | In the complete system application, the | VBAT_VCORE decoupling | | C6 | | sum of the capacitors connected on each STw4810 ball must never be less than | VPLL output filter | | C7 | | <ul> <li>30% of the value indicated in the typical value column of this table. This includes all capacitor parameters: <ul> <li>production dispersion</li> <li>DC bias voltage applied</li> </ul> </li> </ul> | VANA output filter | | C8 | 1µF | | VREF output filter | | C10 | | | VUSB output filter | | C13 | | | VAUX output filter | | C9 | 470nF | <ul> <li>temperature range of the complete<br/>system application</li> </ul> | Flying capacitor for charge pump | | C11 | 4.7μF | - aging | VBUS output filter (tank charge pump capacitor) | | C12 | 2.2µF | | VSD_MMC output filter | | C13, C14,<br>C15, C16,<br>C17 | 1 µF | | Vbattery input voltage decoupling capacitors | | L1 | 4.7µH | See <i>Table 52</i> , for recommended coils | Coil VIOVMEM DC/DC | | L2 | 4./µ⊓ | See Table 32. for recommended cons | Coil VCORE DC/DC | Table 52. List of 4.7 µH coils | Supplier | Part Number | DCR (Ω) | Irms <sup>(1)</sup> (A) | L x l x h (mm * mm * mm) | |-----------|-------------------|---------|-------------------------|--------------------------| | | VLF3010AT-4R7MR70 | 0.28 | 0.7 | 2.8 * 2.6 * 1.0 | | TDK | VLF3012AT-4R7MR74 | 0.16 | 0.74 | 2.8 * 2.6 * 1.2 | | | VLF4012AT-4R7M1R1 | 0.14 | 1.1 | 3.7 * 3.5 * 1.2 | | | DO1605T-472MX | 0.15 | 1.1 | 5.5 * 4.2 * 1.8 | | Coilcraft | DO3314-472ML | 0.32 | 1.1 | 3.3 * 3.3 * 1.4 | | | ME3320-472MX | 0.19 | 1.1 | 3.2 * 2.5 * 2.0 | <sup>1.</sup> Irms: 30% decrease of initial value Table 53. Other ST components | Name | Order code | Function | |--------|----------------|----------------------------------| | EMIF02 | EMIF02USB05 | USB ESD/EMI Protection | | EMIF06 | EMIF06-HMC01F2 | MMC Interface ESD/EMI Protection | 6 Application information STw4810 ### 6.2 Application schematics Figure 15. STw4810 application schematics # 7 Package mechanical data ### 7.1 TFBGA 84 balls See Figure 16: TFBGA 84 balls 6x6x1.2mm body size / 0.5 ball pitch drawing. Table 54. TFBGA 84 balls 6x6x1.2mm body size / 0.5 ball pitch drawing dimensions<sup>(1)</sup> | Drawing dimensions (mm) | Min. | Тур. | Max. | |-------------------------|------|------|------| | A | | | 1.16 | | A1 | 0.20 | 0.25 | 0.30 | | A2 | | 0.82 | | | b | 0.25 | 0.30 | 0.35 | | D | 5.90 | 6.00 | 6.10 | | D1 | | 4.50 | | | E | 5.90 | 6.00 | 6.10 | | E1 | | 4.50 | | | е | 0.45 | 0.50 | 0.55 | | f | 0.65 | 0.75 | 0.85 | | ddd | | | 0.08 | <sup>1.</sup> These measurements conform to JEDEC standards Figure 16. TFBGA 84 balls 6x6x1.2mm body size / 0.5 ball pitch drawing Note: The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metallized markings, or other feature of package body or integral heatslug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional. ### 7.2 VFBGA 84 balls See Figure 17: VFBGA 84 balls 4.6x4.6x1.0 mm body size / mm ball pitch drawing. Table 55. VFBGA 84 balls / 4.6x4.6x1.0 mm body size / 0.4 mm ball pitch<sup>(1)</sup> | Drawing dimensions (mm) | Min. | Тур. | Max. | |-------------------------|------|-------|-------| | A | | | 0.864 | | A1 | 0.15 | 0.19 | 0.23 | | A2 | | 0.615 | | | A3 | | 0.18 | | | A4 | | 0.435 | | | b | 0.21 | 0.25 | 0.29 | | D | 4.55 | 4.60 | 4.65 | | D1 | | 3.60 | | | Е | 4.55 | 4.60 | 4.65 | | E1 | | 3.60 | | | е | | 0.40 | | | f | | 0.50 | | | ddd | | | 0.08 | | eee | | | 0.13 | | fff | | | 0.04 | <sup>1.</sup> These measurements conform to JEDEC standards Figure 17. VFBGA 84 balls 4.6x4.6x1.0 mm body size / mm ball pitch drawing Note: The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metallized markings, or other feature of package body or integral heatslug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional. STw4810 8 Revision history # 8 Revision history | Date | Revision | Changes | | |-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 24-Jan-06 | 1 | Initial release. | | | 7-Feb-06 | 2 | Modified document title. Reviewed list of applications on cover page. Replaced APE with multimedia processor. Replaced fuse with analogue function. Renamed VFUSE as VANA. Modified figure 6 - Control interface - I2C format | | | 9-Feb-06 | 3 | Correction of Figure 13: SD MMC block diagram. Correction of Figure 15: STw4810 application schematics. | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com Rev3