119-Bump BGA Commercial Temp Industrial Temp # 512K x 18, 256K x 36 8Mb S/DCD Sync Burst SRAMs 200 MHz–133 MHz 3.3 V V<sub>DD</sub> 3.3 V and 2.5 V I/O #### **Features** - FT pin for user-configurable flow through or pipelined operation - Single/Dual Cycle Deselect Selectable - ZQ mode pin for user-selectable high/low output drive strength - 3.3 V + 10%/-5% core power supply - 2.5 V or 3.3 V I/O supply - LBO pin for Linear or Interleaved Burst mode - Internal input resistors on mode pins allow floating mode pins - Default to SCD x18/x36 Interleaved Pipeline mode - Byte Write (BW) and/or Global Write (GW) operation - Common data inputs and data outputs - Clock Control, registered, address, data, and control - Internal self-timed write cycle - Automatic power-down for portable applications - 119-bump BGA package | | | -200 | -180 | -166 | -150 | -133 | Unit | |----------|-----------------|------|------|------|------|------|------| | Pipeline | tCycle | 5.0 | 5. 5 | 6.0 | 6.7 | 7.5 | ns | | 3-1-1-1 | $t_{KQ}$ | 3.0 | 3.2 | 3.5 | 3.8 | 4.0 | ns | | | $I_{DD}$ | 450 | 410 | 380 | 350 | 340 | mA | | Flow | t <sub>KQ</sub> | 7.5 | 8 | 8.5 | 9.0 | 9.5 | ns | | Through | tCycle | 10 | 10 | 10 | 10 | 10 | ns | | 2-1-1-1 | $I_{DD}$ | 270 | 270 | 250 | 240 | 220 | mΑ | ## **Functional Description** ### **Applications** The GS88418/36B is a 9,437,184-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support. #### Controls Addresses, data I/Os, chip enables $(\overline{E1}, \text{ in } x18 \text{ version}, \overline{E1} \text{ and } \underline{E2} \text{ in } x36 \text{ version})$ , address burst control inputs $(\overline{ADSP}, \overline{ADSC}, \overline{ADV})$ , and write control inputs $(\overline{Bx}, \overline{BW}, \overline{GW})$ are synchronous and are controlled by a positive-edge-triggered clock input (CK). Output enable $(\overline{G})$ and power-down control (ZZ) are asynchronous inputs. Burst cycles can be initiated with either $\overline{ADSP}$ or $\overline{ADSC}$ inputs. In Burst mode, subsequent burst addresses are generated internally and are controlled by $\overline{ADV}$ . The burst address counter may be configured to count in either linear or interleave order with the Linear Burst Order $(\overline{LBO})$ input. The Burst function need not be used. New addresses can be loaded on every cycle with no degradation of chip performance. ### Flow Through/Pipeline Reads The function of the Data Output register can be controlled by the user via the $\overline{FT}$ mode bump (Bump 5R). Holding the $\overline{FT}$ mode pin low places the RAM in Flow Through mode, causing output data to bypass the Data Output Register. Holding $\overline{FT}$ high places the RAM in Pipeline mode, activating the rising-edge-triggered Data Output Register. ### SCD and DCD Pipelined Reads The GS88436B is a SCD (Single Cycle Deselect) and DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD SRAMs pipeline disable commands to the same degree as read commands. SCD SRAMs pipeline deselect commands one stage less than read commands. SCD RAMs begin turning off their outputs immediately after the deselect command has been captured in the input registers. DCD RAMs hold the deselect command for one full cycle and then begin turning off their outputs just after the second rising edge of clock. The user may configure this SRAM for either mode of operation using the SCD mode input on Bump 4L. #### **Byte Write and Global Write** $\underline{Byte}$ write operation is performed by using Byte Write enable $(\overline{BW})$ input combined with one or more individual byte write signals (Bx). In addition, Global Write $(\overline{GW})$ is available for writing all bytes at one time, regardless of the Byte Write control inputs. #### **FLXDrive**<sup>™</sup> The ZQ pin allows selection between high drive strength (ZQ low) for multi-drop bus applications and normal drive strength (ZQ floating or high) point-to-point applications. See the Output Driver Characteristics chart for details. ### Sleep Mode Low power (Sleep mode) is attained through the assertion (High) of the ZZ signal, or by stopping the clock (CK). Memory data is retained during Sleep mode. #### Core and Interface Voltages The GS884B operates on a 3.3 V power supply and all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate output power ( $V_{DDQ}$ ) pins are used to decouple output noise from the internal circuit. Rev: 1.05 10/2001 1/25 © 2000, Giga Semiconductor, Inc. GS88436 Pad Out ## 119-Bump BGA—Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|--------------------|------------------|-------------|-------------|-------------|------------------|--------------------| | A | $V_{DDQ}$ | A6 | <b>A</b> 7 | ADSP | <b>A</b> 8 | <b>A</b> 9 | $V_{\mathrm{DDQ}}$ | | В | NC | E2 | A4 | ADSC | <b>A</b> 15 | <b>A</b> 17 | NC | | С | NC | <b>A</b> 5 | Аз | $V_{DD}$ | A14 | <b>A</b> 16 | NC | | D | DQc4 | DQPC9 | $V_{SS}$ | ZQ | $V_{SS}$ | DQPB9 | DQB4 | | E | DQc3 | DQc8 | $V_{SS}$ | —<br>E1 | $V_{SS}$ | DQB8 | DQ <sub>B</sub> 3 | | F | $V_{DDQ}$ | DQc7 | $V_{SS}$ | G | $V_{SS}$ | DQ <sub>B7</sub> | $V_{\mathrm{DDQ}}$ | | G | DQc2 | DQc6 | Bc | ADV | Вв | DQB6 | DQB2 | | Н | DQc1 | DQc5 | $V_{SS}$ | GW | $V_{SS}$ | DQ <sub>B5</sub> | DQ <sub>B</sub> 1 | | J | $V_{\rm DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | DQ <sub>D1</sub> | DQ <sub>D5</sub> | $V_{SS}$ | CK | $V_{SS}$ | DQA5 | DQA1 | | L | DQ <sub>D2</sub> | DQD6 | BD | SCD | BA | DQA6 | DQA2 | | M | $V_{\rm DDQ}$ | DQ <sub>D7</sub> | $V_{SS}$ | BW | $V_{SS}$ | DQ <sub>A7</sub> | $V_{DDQ}$ | | N | DQ <sub>D3</sub> | DQD8 | $V_{SS}$ | <b>A</b> 1 | $V_{SS}$ | DQA8 | DQA3 | | P | DQ <sub>D4</sub> | DQPD9 | $V_{SS}$ | <b>A</b> 0 | $V_{SS}$ | DQPA9 | DQA4 | | R | NC | <b>A</b> 2 | LBO | $V_{DD}$ | FT | <b>A</b> 13 | NC | | T | NC | NC | <b>A</b> 10 | <b>A</b> 11 | A12 | NC | ZZ | | U | $V_{\mathrm{DDQ}}$ | NC | NC | NC | NC | NC | $V_{DDQ}$ | GS88418 Pad Out ## 119-Bump BGA—Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|--------------------|------------------|-------------|----------------|-------------|-------------|--------------------| | Α | $V_{DDQ}$ | A6 | <b>A</b> 7 | ADSP | <b>A</b> 8 | <b>A</b> 9 | $V_{\mathrm{DDQ}}$ | | В | NC | NC | A4 | ADSC | <b>A</b> 15 | <b>A</b> 17 | NC | | С | NC | <b>A</b> 5 | Аз | $V_{DD}$ | <b>A</b> 14 | <b>A</b> 16 | NC | | D | DQ <sub>B1</sub> | NC | $V_{SS}$ | ZQ | $V_{SS}$ | DQA9 | NC | | E | NC | DQ <sub>B2</sub> | $V_{SS}$ | <u>-</u><br>E1 | $V_{SS}$ | NC | DQA8 | | F | $V_{DDQ}$ | NC | $V_{SS}$ | G | $V_{SS}$ | DQA7 | $V_{\mathrm{DDQ}}$ | | G | NC | DQ <sub>B3</sub> | BB | ADV | NC | NC | DQA6 | | Н | DQ <sub>B4</sub> | NC | $V_{SS}$ | GW | $V_{SS}$ | DQA5 | NC | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | | K | NC | DQ <sub>B5</sub> | $V_{SS}$ | CK | $V_{SS}$ | NC | DQA4 | | L | DQB6 | NC | NC | SCD | BA | DQA3 | NC | | M | $V_{\rm DDQ}$ | DQ <sub>B7</sub> | $V_{SS}$ | BW | $V_{SS}$ | NC | $V_{\mathrm{DDQ}}$ | | N | DQB8 | NC | $V_{SS}$ | <b>A</b> 1 | $V_{SS}$ | DQA2 | NC | | P | NC | DQB9 | $V_{SS}$ | <b>A</b> 0 | $V_{SS}$ | NC | DQA1 | | R | NC | <b>A</b> 2 | LBO | $V_{DD}$ | FT | <b>A</b> 13 | NC | | T | NC | <b>A</b> 10 | <b>A</b> 11 | NC | A12 | <b>A</b> 18 | ZZ | | U | $V_{\mathrm{DDQ}}$ | NC | NC | NC | NC | NC | $V_{DDQ}$ | ## GS88418/36 BGA Pin Description | Pin Location | Symbol | Туре | Description | |------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------| | P4, N4 | A0, A1 | I | Address field LSBs and Address Counter Preset Inputs | | A2, A3, A5, A6, B3, B5, C2, C3, C5,<br>C6, G4, R2, R6, T3, T5 | An | I | Address Inputs | | T4 | An | I | Address Inputs (x36 Version) | | T2, T6 | NC | _ | No Connect (x36 Version) | | T2, T6 | An | I | Address Inputs (x18 Version) | | K7, L7, N7, P7, K6, L6, M6, N6, P6<br>H7, G7, E7, D7, H6, G6, F6, E6, D6<br>H1, G1, E1, D1, H2, G2, F2, E2, D2<br>K1, L1, N1, P1, K2, L2, M2, N2, P2 | DQA1-DQPA9<br>DQB1-DQPB9<br>DQC1-DQPC9<br>DQD1-DQPD9 | I/O | Data Input and Output pins (x36 Version) | | L5, G5, G3, L3 | $\overline{B}$ A, $\overline{B}$ B, $\overline{B}$ C, $\overline{B}$ D | I | Byte Write Enable for DQA, DQB, DQc, DQD I/Os; active low ( x36 Version) | | P7, N6, L6, K7, H6, G7, F6, E7, D6<br>D1, E2, G2, H1, K2, L1, M2, N1, P2 | DQA1–DQA9<br>DQB1–DQB9 | I/O | Data Input and Output pins (x18 Version) | | L5, G3 | Ва, Вв | | Byte Write Enable for DQA, DQB Data I/Os; active low ( x18 Version) | | P6, N7, M6, L7, K6, H7, G6, E6, D7, D2, E1, F2, G1, H2, K1, L2, N2, P1, G5, L3, T4 | NC | _ | No Connect (x18 Version) | | K4 | CK | I | Clock Input Signal; active high | | E4 | E <sub>1</sub> | I | Chip Enable; active low | | B2 | E <sub>2</sub> | I | Chip Enable; active high | | F4 | G | I | Output Enable; active low | | T7 | ZZ | I | Sleep Mode control; active high | | R5 | FT | I | Flow Through or Pipeline mode; active low | | R3 | LBO | I | Linear Burst Order mode; active low | | L4 | SCD | I | Single Cycle Deselect/Dual Cycle Deselect Mode Control | | D4 | ZQ | I | FLXDrive Output Impedance Control (Low = Low Impedance [High Drive], High = High Impedance [Low Drive]) | | B1, C1, R1, T1, L4, B7, C7, U6, R7, J3,J5, U2, U3, U4, U5 | NC | _ | No Connect | | J2, C4, J4, R4, J6 | $V_{DD}$ | I | Core power supply | | D3, E3, F3, H3, K3, M3, N3, P3, D5,<br>E5, F5, H5, K5, M5, N5, P5 | V <sub>SS</sub> | I | I/O and Core Ground | | A1, F1, J1, M1, U1, A7, F7, J7, M7,<br>U7 | $V_{\mathrm{DDQ}}$ | I | Output driver power supply | BPR2000.002.14 ## GS88418/36 Block Diagram Note: Only x18 version shown for simplicity. ### **Mode Pin Functions** | Mode Name | Pin Name | State | Function | |------------------------------------|----------|---------|--------------------------------------------| | Burst Order Control | LBO | L | Linear Burst | | Buist Order Control | LBO | H or NC | Interleaved Burst | | Output Register Control | FT | L | Flow Through | | Output Register Control | F1 | H or NC | Pipeline | | Dawer Dawe Cantrol | 77 | L or NC | Active | | Power Down Control | ZZ | Н | Standby, I <sub>DD</sub> = I <sub>SB</sub> | | Single/Duel Cycle Decelect Control | SCD | L | Dual Cycle Deselect | | Single/Dual Cycle Deselect Control | SCD | H or NC | Single Cycle Deselect | | FLXDrive Output Impedance Control | ZQ | L | High Drive (Low Impedance) | | FEADING Output Impedance Control | ZQ | Н | Low Drive (High Impedance) | Note There are pull-up devices on the $\overline{\text{LBO}}$ , ZQ, SCD, and $\overline{\text{FT}}$ pins and a pull down device on the ZZ pin, so those input pins can be unconnected and the chip will operate in the default states as specified in the above table. ### Enable / Disable Parity I/O Pins This SRAM allows the user to configure the device to operate in Parity I/O active (x18 or x36) or in Parity I/O inactive (x16 or x32) mode. Holding the $\overline{PE}$ bump low or letting it float will activate the 9th I/O on each byte of the RAM. Tying $\overline{PE}$ high deactivates the 9th I/O of each byte, although the bit in each byte of the memory array remains active to store and recall parity bits generated and read into the ByteSafe parity circuits. ### Burst Counter Sequences Linear Burst Sequence | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 10 | 11 | 00 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 00 | 01 | 10 | Note: The burst counter wraps to initial state on the 5th clock. ### **Interleaved Burst Sequence** | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 00 | 11 | 10 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 10 | 01 | 00 | Note: The burst counter wraps to initial state on the 5th clock. BPR 1999.05.18 Byte Write Truth Table | Function | GW | BW | BA | Вв | Bc | Bo | Notes | |-----------------|----|----|----|----|----|----|---------| | Read | Н | Н | Х | Х | Х | Х | 1 | | Read | Н | L | Н | Н | Н | Н | 1 | | Write byte a | Н | L | L | Н | Н | Н | 2, 3 | | Write byte b | Н | L | Н | L | Н | Н | 2, 3 | | Write byte c | Н | L | Н | Н | L | Н | 2, 3, 4 | | Write byte d | Н | L | Н | Н | Н | L | 2, 3, 4 | | Write all bytes | Н | L | L | L | L | L | 2, 3, 4 | | Write all bytes | L | Х | Х | Х | Х | Х | | - 1. All byte outputs are active in read cycles regardless of the state of Byte Write Enable inputs. - 2. Byte Write Enable inputs BA, BB, Bc, and/or BD may be used in any combination with BW to write single or multiple bytes. - 3. All byte I/Os remain High-Z during all write operations regardless of the state of Byte Write Enable inputs. - 4. Bytes "c" and "D" are only available on the x36 version. ## **Synchronous Truth Table** | Operation | Address<br>Used | State<br>Diagram<br>Key <sup>5</sup> | E1 | <b>E2<sup>2</sup></b> (x36only) | ADSP | ADSC | ADV | W <sup>3</sup> | DQ <sup>4</sup> | |-----------------------------|-----------------|--------------------------------------|----|---------------------------------|------|------|-----|----------------|-----------------| | Deselect Cycle, Power Down | None | Х | Н | Х | Х | L | Х | Х | High-Z | | Deselect Cycle, Power Down | None | Х | L | F | L | Х | Х | Х | High-Z | | Deselect Cycle, Power Down | None | Х | L | F | Н | L | Х | Х | High-Z | | Read Cycle, Begin Burst | External | R | L | T | L | Х | Х | Χ | Q | | Read Cycle, Begin Burst | External | R | L | T | Н | L | X | F | Q | | Write Cycle, Begin Burst | External | W | L | T | Н | L | X | T | D | | Read Cycle, Continue Burst | Next | CR | Χ | Χ | Н | Н | L | F | Q | | Read Cycle, Continue Burst | Next | CR | Н | X | Χ | Н | L | F | Q | | Write Cycle, Continue Burst | Next | CW | Χ | Χ | Н | Н | L | T | D | | Write Cycle, Continue Burst | Next | CW | Н | Χ | Χ | Н | L | T | D | | Read Cycle, Suspend Burst | Current | | Χ | Х | Н | Н | Н | F | Q | | Read Cycle, Suspend Burst | Current | | Н | Х | Х | Н | Н | F | Q | | Write Cycle, Suspend Burst | Current | | Х | Х | Н | Н | Н | T | D | | Write Cycle, Suspend Burst | Current | | Н | Х | Х | Н | Н | T | D | - X = Don't Care, H = High, L = Low. - 2. For x36 Version, E = T (True) if E2 = 1; E = F (False) if E2 = 0. - 3. W = T (True) and F (False) is defined in the Byte Write Truth Table preceding. - 4. $\overline{G}$ is an asynchronous input. $\overline{G}$ can be driven high at any time to disable active output drivers. $\overline{G}$ low can only enable active drivers (shown as "Q" in the Truth Table above). - 5. All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish basic synchronous or synchronous burst operations and may be avoided for simplicity. - 6. Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See BOLD items above. - 7. Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See *ITALIC* items above. ## **Simplified State Diagram** ### Notes: - 1. The diagram shows only supported (tested) synchronous state transitions. The diagram presumes $\overline{G}$ is tied low. - 2. The upper portion of the diagram assumes active use of only the Enable (E1 and E2) and Write (BA, BB, Bc, BD, BW, and GW) control inputs, and that ADSP is tied high and ADSC is tied low. - 3. The upper and lower portions of the diagram together assume active use of only the Enable, Write, and ADSC control inputs, and assumes ADSP is tied high and ADV is tied low. Rev: 1.05 10/2001 9/25 © 2000, Giga Semiconductor, Inc. ## Simplified State Diagram with $\overline{G}$ - 1. The diagram shows supported (tested) synchronous state transitions plus supported transitions that depend upon the use of G. - 2. Use of "Dummy Reads" (Read Cycles with G High) may be used to make the transition from read cycles to write cycles without passing through a Deselect cycle. Dummy Read cycles increment the address counter just like normal read cycles. - 3. Transitions shown in gray tone assume $\overline{G}$ has been pulsed high long enough to turn the RAM's drivers off and for incoming data to meet Data Input Set Up Time. ### **Absolute Maximum Ratings** (All voltages reference to V<sub>SS</sub>) | Symbol | Description | Value | Unit | |-------------------|----------------------------------|-----------------------------------------------------------|------| | V <sub>DD</sub> | Voltage on V <sub>DD</sub> Pins | -0.5 to 4.6 | V | | V <sub>DDQ</sub> | Voltage in V <sub>DDQ</sub> Pins | –0.5 to V <sub>DD</sub> | V | | V <sub>CK</sub> | Voltage on Clock Input Pin | -0.5 to 6 | V | | V <sub>I/O</sub> | Voltage on I/O Pins | $-0.5$ to $V_{DDQ}$ +0.5 ( $\leq$ 4.6 V max.) | V | | V <sub>IN</sub> | Voltage on Other Input Pins | $-0.5 \text{ to V}_{DD} + 0.5 \ (\le 4.6 \text{ V max.})$ | V | | I <sub>IN</sub> | Input Current on Any Pin | +/–20 | mA | | l <sub>OUT</sub> | Output Current on Any I/O Pin | +/–20 | mA | | $P_{D}$ | Package Power Dissipation | 1.5 | W | | T <sub>STG</sub> | Storage Temperature | -55 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -55 to 125 | °C | #### Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component. ## **Recommended Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------------------------------|--------------------|------------|------|----------------------|------|-------| | Supply Voltage | $V_{DD}$ | 3.135 | 3.3 | 3.6 | V | | | I/O Supply Voltage | $V_{\mathrm{DDQ}}$ | 2.375 | 2.5 | $V_{DD}$ | V | 1 | | Input High Voltage | V <sub>IH</sub> | 1.7 | _ | V <sub>DD</sub> +0.3 | V | 2 | | Input Low Voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | 2 | | Ambient Temperature (Commercial Range Versions) | T <sub>A</sub> | 0 | 25 | 70 | °C | 3 | | Ambient Temperature (Industrial Range Versions) | T <sub>A</sub> | <b>-40</b> | 25 | 85 | °C | 3 | - Unless otherwise noted, all performance specifications quoted are evaluated for worst case at both 2.75 V ≤ V<sub>DDQ</sub> ≤ 2.375 V (i.e., 2.5 V I/O) and 3.6 V ≤ V<sub>DDQ</sub> ≤ 3.135 V (i.e., 3.3 V I/O), and quoted at whichever condition is worst case. - 2. This device features input buffers compatible with both 3.3 V and 2.5 V I/O drivers. - 3. Most speed grades and configurations of this device are offered in both Commercial and Industrial Temperature ranges. The part number of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. - Input Under/overshoot voltage must be -2 V > Vi < V<sub>DD</sub> +2 V with a pulse width not to exceed 20% tKC. ### **Undershoot Measurement and Timing** ### **Overshoot Measurement and Timing** ### Capacitance $$(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 3.3 \text{ V})$$ | Parameter | Symbol | Test conditions | Тур. | Max. | Unit | |--------------------------|------------------|------------------------|------|------|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | 4 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | V <sub>OUT</sub> = 0 V | 6 | 7 | pF | Note: These parameters are sample tested. ## **Package Thermal Characteristics** | Rating | Layer Board | Symbol | Max | Unit | Notes | |----------------------------------|-------------|-----------------|-----|------|-------| | Junction to Ambient (at 200 lfm) | single | $R_{\ThetaJA}$ | 40 | °C/W | 1,2 | | Junction to Ambient (at 200 lfm) | four | $R_{\Theta JA}$ | 24 | °C/W | 1,2 | | Junction to Case (TOP) | _ | $R_{\Theta JC}$ | 9 | °C/W | 3 | - Junction temperature is a function of SRAM power dissipation, package thermal resistance, mounting board temperature, ambient. Temperature air flow, board density, and PCB thermal resistance. - 2. SCMI G-38-87 - 3. Average thermal resistance between die and top surface, MIL SPEC-883, Method 1012.1 ### **AC Test Conditions** | Parameter | Conditions | | | |------------------------|------------|--|--| | Input high level | 2.3 V | | | | Input low level | 0.2 V | | | | Input slew rate | 1 V/ns | | | | Input reference level | 1.25 V | | | | Output reference level | 1.25 V | | | | Output load | Fig. 1& 2 | | | #### Notes: - 1. Include scope and jig capacitance. - 2. Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted. - 3. Output Load 2 for $t_{LZ}$ , $t_{HZ}$ , $t_{OLZ}$ and $t_{OHZ}$ - 4. Device is deselected as defined by the Truth Table. ### **DC Electrical Characteristics** | Parameter | Symbol | Test Conditions | Min | Max | |------------------------------------------|-------------------|-------------------------------------------------------------------------------|------------------|----------------| | Input Leakage Current (except mode pins) | I <sub>IL</sub> | V <sub>IN</sub> = 0 to V <sub>DD</sub> | –1 uA | 1 uA | | ZZ Input Current | I <sub>INZZ</sub> | $I_{INZZ} \qquad V_{DD} \ge V_{IN} \ge V_{IH} $ $0 \ V \le V_{IN} \le V_{IH}$ | | 1 uA<br>300 uA | | Mode Pin Input Current | I <sub>INM</sub> | $V_{DD} \ge V_{IN} \ge V_{IL}$ $0 \ V \le V_{IN} \le V_{IL}$ | −300 uA<br>−1 uA | 1 uA<br>1 uA | | Output Leakage Current | l <sub>OL</sub> | Output Disable,<br>V <sub>OUT</sub> = 0 to V <sub>DD</sub> | –1 uA | 1 uA | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -4 \text{ mA}, V_{DDQ} = 2.375 \text{ V}$ | 1.7 V | _ | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -4 \text{ mA}, V_{DDQ} = 3.135 \text{ V}$ | 2.4 V | _ | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 4 mA | _ | 0.4 V | ## **Operating Currents** | | | | | 00 | -180 | | -166 | | -150 | | -133 | | | |---------------------------------------|---------------------------------------|---------------------------------|-----------------|-------------------|-----------------|-------------------|-----------------|-------------------|-----------------|-------------------|-----------------|-------------------|------| | Parameter | meter Test Conditions Symbol | | 0<br>to<br>70°C | -40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | Unit | | Operating | Device Selected; All other inputs | I <sub>DD</sub><br>Pipeline | 450 | 470 | 410 | 430 | 380 | 400 | 350 | 370 | 340 | 360 | mA | | Current | >V <sub>11</sub> Or < V <sub>11</sub> | I <sub>DD</sub><br>Flow Through | 270 | 290 | 270 | 290 | 250 | 270 | 240 | 250 | 220 | 240 | mA | | Standby | ZZ ≥ V <sub>DD</sub> – 0.2 V | I <sub>SB</sub><br>Pipeline | 40 | 60 | 40 | 60 | 40 | 60 | 40 | 60 | 40 | 60 | mA | | Current | VDD | I <sub>SB</sub><br>Flow Through | 40 | 60 | 40 | 60 | 40 | 60 | 40 | 60 | 40 | 60 | mA | | Deselect Deselected; All other inputs | I <sub>DD</sub><br>Pipeline | 120 | 140 | 110 | 130 | 100 | 120 | 100 | 120 | 90 | 110 | mA | | | Current | $\geq V_{IH}$ or $\leq V_{IL}$ | I <sub>DD</sub><br>Flow Through | 90 | 110 | 80 | 100 | 80 | 100 | 70 | 90 | 70 | 90 | mA | ## **AC Electrical Characteristics** | | Parameter | Symbol | -2 | 00 | -1 | 80 | -1 | 66 | -1 | 50 | -1 | 33 | Unit | |----------|---------------------------|-------------------|------|-----|------|-----|------|-----|------|-----|------|-----|-------| | | Faraillelei | Syllibol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Offic | | | Clock Cycle Time | tKC | 5.0 | _ | 5.5 | _ | 6.0 | _ | 6.7 | _ | 7.5 | _ | ns | | Dinalina | Clock to Output Valid | tKQ | _ | 3.0 | _ | 3.2 | _ | 3.5 | _ | 3.8 | _ | 4.0 | ns | | Pipeline | Clock to Output Invalid | tKQX | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock to Output in Low-Z | tLZ <sup>1</sup> | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock Cycle Time | tKC | 10.0 | _ | 10.0 | _ | 10.0 | _ | 10.0 | _ | 10.0 | _ | ns | | Flow | Clock to Output Valid | tKQ | _ | 7.5 | _ | 8.0 | _ | 8.5 | _ | 9.0 | _ | 9.5 | ns | | Through | Clock to Output Invalid | tKQX | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | ns | | | Clock to Output in Low-Z | tLZ <sup>1</sup> | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | ns | | | Clock HIGH Time | tKH | 1.3 | _ | 1.3 | _ | 1.3 | _ | 1.3 | _ | 1.3 | _ | ns | | | Clock LOW Time | tKL | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock to Output in High-Z | tHZ <sup>1</sup> | 1.5 | 3.0 | 1.5 | 3.2 | 1.5 | 3.5 | 1.5 | 3.8 | 1.5 | 4.0 | ns | | | G to Output Valid | tOE | _ | 3.2 | _ | 3.2 | _ | 3.5 | _ | 3.8 | _ | 4.0 | ns | | | G to output in Low-Z | tOLZ <sup>1</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | G to output in High-Z | tOHZ <sup>1</sup> | _ | 3.0 | _ | 3.2 | _ | 3.5 | _ | 3.8 | _ | 4.0 | ns | | | Setup time | tS | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Hold time | tH | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | | ZZ setup time | tZZS <sup>2</sup> | 5 | _ | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | | ZZ hold time | tZZH <sup>2</sup> | 1 | _ | 1 | _ | 1 | _ | 1 | _ | 1 | _ | ns | | | ZZ recovery | tZZR | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | - 1. These parameters are sampled and are not 100% tested. - 2. ZZ is an asynchronous signal. However, in order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold times as specified above. ## **Write Cycle Timing** <sup>\*</sup> Only in 88436B ## Flow Through Read Cycle Timing ## Flow Through Read-Write Cycle Timing <sup>\*</sup> Only in 88436B ## **Pipelined SCD Read Cycle Timing** <sup>\*</sup> Only in 88436B ## **Pipelined DCD Read-Write Cycle Timing** <sup>\*</sup> Only in 88436B ## **Sleep Mode Timing Diagram** ## **Application Tips** ### Single and Dual Cycle Deselect SCD devices force the use of "dummy read cycles" (read cycles that are launched normally, but that are ended with the output drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance, but their use usually assures there will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste bandwidth on dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at bank address boundary crossings), but greater care must be exercised to avoid excessive bus contention. ## **FLXDrive Output Driver Characteristics** ## Package Dimensions—119-Pin BGA Top View **Bottom View** Side View ## Package Dimensions—119-Pin BGA | Symbol | Description | Min. | Nom. | Max | |--------|----------------------------------|------|-------|------| | Α | Width | 13.8 | 14.0 | 14.2 | | В | Length | 21.8 | 22.0 | 22.2 | | С | Package Height (including ball) | - | | 2.40 | | D | Ball Size | 0.60 | 0.75 | 0.90 | | E | Ball Height | 0.50 | 0.60 | 0.70 | | F | Package Height (excluding balls) | | 1.46 | 1.70 | | G | Width between Balls | | 1.27 | | | K | Package Height above board | 0.80 | 0.90 | 1.00 | | N | Cut-out Package Width | | 12.00 | | | Р | Foot Length | | 19.50 | | | R | Width of package between balls | | 7.62 | | | S | Length of package between balls | | 20.32 | | | Т | Variance of Ball Height | | 0.15 | | Unit: mm ## **Ordering Information for GSI Synchronous Burst RAMs** | Org | Part Number <sup>1</sup> | Туре | Package | Speed <sup>2</sup><br>(MHz/ns) | T <sub>A</sub> <sup>3</sup> | Status | |-----------|--------------------------|-----------------------------|---------|--------------------------------|-----------------------------|---------------| | 512K x 18 | GS88418B-200 | S/DCD Pipeline/Flow Through | BGA | 200/7.5 | С | | | 512K x 18 | GS88418B-180 | S/DCD Pipeline/Flow Through | BGA | 180/8 | С | | | 512K x 18 | GS88418B-166 | S/DCD Pipeline/Flow Through | BGA | 166/8.5 | С | | | 512K x 18 | GS88418B-150 | S/DCD Pipeline/Flow Through | BGA | 150/9 | С | | | 512K x 18 | GS88418B-133 | S/DCD Pipeline/Flow Through | BGA | 133/9.5 | С | | | 256K x 36 | GS88436B-200 | S/DCD Pipeline/Flow Through | BGA | 200/7.5 | С | | | 256K x 36 | GS88436B-180 | S/DCD Pipeline/Flow Through | BGA | 180/8 | С | | | 256K x 36 | GS88436B-166 | S/DCD Pipeline/Flow Through | BGA | 166/8.5 | С | | | 256K x 36 | GS88436B-150 | S/DCD Pipeline/Flow Through | BGA | 150/9 | С | | | 256K x 36 | GS88436B-133 | S/DCD Pipeline/Flow Through | BGA | 133/9.5 | С | | | 512K x 18 | GS88418B-200I | S/DCD Pipeline/Flow Through | BGA | 200/7.5 | I | Not Available | | 512K x 18 | GS88418B-180I | S/DCD Pipeline/Flow Through | BGA | 180/8 | I | | | 512K x 18 | GS88418B-166I | S/DCD Pipeline/Flow Through | BGA | 166/8.5 | I | | | 512K x 18 | GS88418B-150I | S/DCD Pipeline/Flow Through | BGA | 150/9 | I | | | 512K x 18 | GS88418B-133I | S/DCD Pipeline/Flow Through | BGA | 133/9.5 | I | | | 512K x 36 | GS88418B-200I | S/DCD Pipeline/Flow Through | BGA | 200/7.5 | I | Not Available | | 512K x 36 | GS88418B-180I | S/DCD Pipeline/Flow Through | BGA | 180/8 | I | | | 256K x 36 | GS88436B-166I | S/DCD Pipeline/Flow Through | BGA | 166/8.5 | I | | | 256K x 36 | GS88436B-150I | S/DCD Pipeline/Flow Through | BGA | 150/9 | I | | | 256K x 36 | GS88436B-133I | S/DCD Pipeline/Flow Through | BGA | 133/9.5 | I | | - 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS88418BT. - 2. The speed column indicates the cycle frequency (MHz) of the device in Pipeline mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow Through mode-selectable by the user. - 3. $T_A = C = Commercial Temperature Range. T_A = I = Industrial Temperature Range.$ - 4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (<a href="www.gsitechnology.com">www.gsitechnology.com</a>) for a complete listing of current offerings. ## **Revision History** | DS/DateRev. Code: Old;<br>New | Types of Changes Format or Content | Page;Revisions;Reason | |-------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GS8841836B Rev 1.00 | First Release | • | | 88418_r1; 88418_r1_01 | Content | Updated BGA pinout to meet JEDEC standards | | 88418_r1_01; 88418_r1_02 | Format | Updated format to comply with Technical Publications standards | | 88418_r1_02; 88418_r1_03 | Content | Updated Capitance table—removed Input row and changed<br>Output row to I/O | | 88418_r1_03; 88418_r1_04 | Content | <ul> <li>Updated speed bin table on page 1 (Added 150 MHz and 133 MHz)</li> <li>Updated pinouts on pages 2 &amp; 3 (U2–U5 should all be NC)</li> <li>Removed PE, DP, and QE from Pin Description table on page 4; added R7, J3, J5, U2, U3, U4, U5 to NC row</li> <li>Added 150 MHz and 133 MHz to Operating Currents table on page 14</li> <li>Added 150 MHz and 133 MHz to Electrical Characteristics table on page 15</li> <li>Deleted BSR table on page 22</li> </ul> | | 88418_r1_04; 88418_r1_05 | Content | Added references to 150 MHz and 133 MHz speed bins to<br>headers and ordering information table |