# 14-Bit 100 KSPS Complete Sampling ADC AD1779 # **FEATURES** AC Characterized and Specified 100k Conversions per Second 1 MHz Full Power Bandwidth 500 kHz Full Linear Bandwidth 80 dB S/N+D (K Grade) Twos Complement Data Format (Bipolar Mode) Straight Binary Data Format (Unipolar Mode) 10 MΩ Input Impedance 16-Bit Bus Interface (See AD1679 for 8-Bit Interface) On-Board Reference and Clock 10 V Unipolar or Bipolar Input Range AD1779 FUNCTIONAL BLOCK DIAGRAM # PRODUCT DESCRIPTION The AD1779 is a complete, 14-bit monolithic analog-to-digital converter consisting of a sample-hold amplifier (SHA), a microprocessor compatible bus interface, a voltage reference and clock generation circuitry. The 14 data bits are accessed by a 16-bit bus in a single read operation. Data format is straight binary for unipolar mode and twos complement binary for bipolar mode. The input has a full-scale range of 10 V with a full power bandwidth of 1 MHz and a full linear bandwidth of 500 kHz. High input impedance (10 M $\Omega$ ) allows direct connection to unbuffered sources without signal degradation. This product is fabricated on Analog Devices' BiMOS process, combining low power CMOS logic with high precision, low noise bipolar circuits; laser-trimmed thin-film resistors provide high accuracy. The converter utilizes a recursive subranging algorithm, which includes error correction and flash converter circuitry to achieve high speed and resolution. The AD1779 operates from +5 V and $\pm 12$ V supplies and dissipates 720 mW. A 28-pin plastic DIP and a 0.6'' wide ceramic DIP are available. Contact factory for surface-mount package options. # PRODUCT HIGHLIGHTS - COMPLETE INTEGRATION: The AD1779 minimizes external component requirements by combining a high speed sample-hold amplifier (SHA), ADC, 5 V reference, clock and digital interface on a single chip. This provides a fully specified sampling A/D function unattainable with discrete designs. - PERFORMANCE: The AD1779 provides a throughput of 100k conversions per second. S/N+D is 80 dB (K grade) at 10 kHz and remains flat beyond the Nyquist frequency. - SPECIFICATIONS: The AD1779 is specified for ac (or "dynamic") parameters such as S/N+D ratio, THD and IMD. These parameters are important in signal processing applications as they indicate the AD1779's effect on the spectral content of the input signal. - 4. EASE OF USE: The pinout is designed for easy board layout, and the single read output provides compatibility with 16-bit buses. Factory trimming eliminates the need for calibration modes or external trimming to achieve rated performance. - RELIABILITY: The AD1779 utilizes Analog Devices' monolithic BiMOS technology. This ensures long term reliability compared to multichip and hybrid designs. # **SPECIFICATIONS** # AC SPECIFICATIONS $(T_{min}$ to $T_{max}$ , $V_{cc}=+12$ V $\pm5\%$ , $V_{ee}=-12$ V $\pm5\%$ , $V_{DD}=+5$ V $\pm10\%$ , $f_{SAMPLe}=100$ KSPS, $f_{IN}=10.009$ kHz unless otherwise noted)<sup>3</sup> | | AD1779J | | | | AD1779K | | | |-----------------------------------------------------------|---------|------------|-------|-----|---------|-------|-------| | Parameter | Min | in Typ Max | | Min | Typ | Max | Units | | SIGNAL-TO-NOISE AND DISTORTION (S/N+D) RATIO <sup>2</sup> | | | | T | | | 1 | | -0.5 dB Input (Referred to −0 dB Input) | 78 | 79 | | 80 | 81 | | dB | | -20 dB Input (Referred to -20 dB Input) | 58 | 59 | | 60 | 61 | | dB | | -60 dB Input (Referred to −60 dB Input) | 18 | 19 | | 20 | 21 | | dB | | TOTAL HARMONIC DISTORTION (THD) <sup>3</sup> | 1 | | | - | | | 1 | | @ +25°C | 1 | -90 | -84 | ł | -90 | -84 | dB | | | | 0.003 | 0.006 | l | 0.003 | 0.006 | % | | $T_{\min}$ to $T_{\max}$ | | -88 | -82 | | -88 | -82 | dB | | | | 0.004 | 0.008 | i | 0.004 | 0.008 | % | | PEAK SPURIOUS OR PEAK HARMONIC COMPONENT | | -90 | -84 | | -90 | -84 | dB | | FULL POWER BANDWIDTH | | 1 | | | 1 | | MHz | | FULL LINEAR BANDWIDTH | 500 | | | 500 | | | kHz | | INTERMODULATION DISTORTION (IMD)4 | | | | | | | | | 2nd Order Products | ] | -90 | -84 | 1 | -90 | -84 | dB | | 3rd Order Products | l | -90 | -84 | ļ | -90 | -84 | dB | # NOTES (9.997 V p-p) input signal unless otherwise noted. # DIGITAL SPECIFICATIONS (All device types $T_{min}$ to $T_{max}$ , $V_{CC} = +12$ V $\pm 5\%$ , $V_{EE} = -12$ V $\pm 5\%$ , $V_{DD} = +5$ V $\pm 10\%$ ) | Param | eter | Test Conditions | Min | Max | Units | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------|-----------------|--------------------------| | LOGI | C INPUTS | | | | | | $V_{IH}$ $V_{IL}$ $I_{IH}$ $I_{IL}$ $C_{IN}$ | High Level Input Voltage Low Level Input Voltage High Level Input Current Low Level Input Current Input Capacitance | V <sub>IN</sub> = 5 V<br>V <sub>IN</sub> = 0 V | 2.4 | 0.8<br>10<br>10 | V<br>V<br>μA<br>μA<br>pF | | LOGIC | COUTPUTS | | · | | | | V <sub>OH</sub> | High Level Output Voltage | $I_{OH} = 0.1 \text{ mA}$<br>$I_{OH} = 0.5 \text{ mA}$ | 4.0<br>2.4 | | v | | V <sub>OL</sub><br>I <sub>OZ</sub><br>C <sub>Oz</sub> | Low Level Output Voltage High Z Leakage Current High Z Output Capacitance | $I_{OL} = 1.6 \text{ mA}$ $V_{IN} = 0 \text{ or } 5 \text{ V}$ | | 0.4<br>10<br>10 | V<br>μA<br>pF | # NOTES Specifications shown in boldface are tested on all devices at final electrical test with worst case supply voltages at 0°C, +25°C and +70°C. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested. Specifications subject to change without notice. # 3-216 ANALOG-TO-DIGITAL CONVERTERS <sup>&</sup>lt;sup>1</sup>f<sub>IN</sub> amplitude = -0.5 dB (9.44 V p-p) bipolar mode full-scale unless otherwise indicated. All measurements referred to a -0 dB <sup>&</sup>lt;sup>2</sup>See Figure 7 for higher frequencies and other input amplitudes. <sup>&</sup>lt;sup>3</sup>See Figures 5 and 6 for other conditions. $<sup>^{4}</sup>f_{A} = 9.08$ kHz, $f_{B} = 9.58$ kHz, with $f_{SAMPLE} = 100$ KSPS. See Figure 9 and Definition of Specifications section. Specifications subject to change without notice. DC SPECIFICATIONS (@ +25°C, $V_{CC}$ = +12 V ±5%, $V_{EE}$ = -12 V ±5%, $V_{DD}$ = +5 V ±10% unless otherwise indicated) | | | AD1779J | | | AD1779 | K | - | |---------------------------------------------------------|----------|----------|-------|---------|---------|------------------------------------------------|-------------| | Parameter | Min | Тур | Max | Min | Тур | Max | Units | | ACCURACY | | | | | | | | | Resolution | 14 | | | 14 | | | Bits | | Integral Linearity Error | | ±1 | | | ±1 | | LSB | | Differential Linearity | | | | i | | | | | T <sub>min</sub> to T <sub>max</sub> (No Missing Codes) | 14 | | | 14 | | | Bits | | Unipolar Zero Error <sup>1</sup> | | ±10 | | | ±10 | | LSB | | Bipolar Zero Error <sup>1</sup> | | ±10 | | 1 | ±10 | | LSB | | Unipolar Gain Error <sup>1,2</sup> | 1. | ±12 | | ŀ | ±12 | | LSB | | Bipolar Gain Error <sup>1,2</sup> | | ±12 | | | ±12 | | LSB | | Temperature Drift (Coefficients) <sup>3</sup> | ŀ | | | 1 | | | | | Unipolar Zero | ł | ±8 (10) | | i | ±8 (10) | | LSB (ppm/°C | | Bipolar Zero | 1 | ±8 (10) | | | ±8 (10) | | LSB (ppm/°C | | Unipolar Gain | i | ±16 (20) | | | ±16 (20 | | LSB (ppm/°C | | Bipolar Gain | | ±16 (20) | | | ±16 (20 | • | LSB (ppm/°C | | ANALOG INPUT | | | | 1 | | <u>- </u> | † · · · · · | | Input Ranges | | | | | | | | | Unipolar Mode | 0 | | +10 | 0 | | +10 | l v | | Bipolar Mode | -5 | | +5 | -5 | | +5 | l v | | Input Resistance | - | 10 | 1.5 | | 10 | , , | MΩ | | Input Capacitance | | 10 | | | 10 | | pF | | Input Settling Time | | 10 | 1 | 1 | 10 | 1 | μs | | Aperture Delay | .5 | | 20 | 5 | | 20 | ns | | Aperture Jitter | | 150 | 20 | 1 | 150 | 20 | ps | | INTERNAL VOLTAGE REFERENCE | | 150 | | + | 150 | | Ps | | | 4.95 | | 5.05 | 4.05 | | 5.05 | 1 | | Output Voltage <sup>4</sup> External Load | 4.95 | | 5.05 | 4.95 | | 5.05 | V | | | | | . 1 5 | i | | | | | Unipolar Mode | | | +1.5 | | | +1.5 | mA. | | Bipolar Mode | i | , | +0.5 | | | +0.5 | mA | | Power Supply Rejection | <u> </u> | 1 | | <b></b> | 1 | | mV/V | | POWER SUPPLIES (T <sub>min</sub> to T <sub>max</sub> ) | İ | | | | | | | | Operating Voltages | ] | | | | | | | | $V_{cc}$ | +11.4 | +12 | +12.6 | +11.4 | +12 | +12.6 | v | | $V_{EE}$ | -12.6 | -12 | -11.4 | -12.6 | -12 | -11.4 | v | | $V_{DD}$ | +4.5 | +5 | +5.5 | +4.5 | +5 | +5.5 | V | | Operating Current | | | | | | | | | $I_{CC}$ | | 18 | 20 | | 18 | 20 | mA | | I <sub>EE</sub> | | 25 | 32 | | 25 | 32 | mA | | $I_{DD}$ | | 8 | 12 | | 8 | 12 | mA | | Power Consumption | 1 | 560 | 720 | | 560 | 720 | mW | # NOTES Specifications shown in **boldface** are tested on all devices at final electrical test with worst case supply voltages at 0°C, +25°C and +70°C. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested. Specifications subject to change without notice. Adjustable to zero; see Figures 11 and 12. <sup>&</sup>lt;sup>2</sup>Includes internal voltage reference error. <sup>&</sup>lt;sup>3</sup>Includes internal voltage reference drift. <sup>4</sup>With maximum external load applied. # TIMING SPECIFICATIONS (All device types $T_{min}$ to $T_{max}$ , $Y_{cc} = +12$ V $\pm 5\%$ , $Y_{EE} = -12$ V $\pm 5\%$ , $Y_{DD} = +5$ V $\pm 10\%$ ) | Parameter | Symbol | Min | Max | Units | | |------------------------------|-----------------|-----|-----|-------|--| | Conversion Rate <sup>1</sup> | t <sub>CR</sub> | | 10 | μѕ | | | Convert Pulse Width | t <sub>CP</sub> | 150 | | ns | | | Aperture Delay | t <sub>AD</sub> | 5 | 20 | ns | | | Conversion Time | t <sub>C</sub> | ļ | 8.5 | μs | | | Status Delay | t <sub>SD</sub> | 0 | 400 | ns | | | Access Time <sup>2</sup> | t <sub>BA</sub> | | 100 | ns . | | | Float Delay <sup>3</sup> | t <sub>FD</sub> | 10 | 80 | ns | | | Update Delay | t <sub>UD</sub> | | 200 | ns | | | OE Delay | t <sub>OE</sub> | 20 | | ns | | | Read Pulse Width | t <sub>RP</sub> | 150 | | ns | | | Conversion Delay | t <sub>CD</sub> | 400 | | ns | | # NOTES <sup>1</sup>Includes Acquisition Time. Specifications subject to change without notice. Figure 1. Conversion Timing Figure 2. Output Timing Figure 3. EOC Timing | TEST | V <sub>CP</sub> | Cout | |------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------| | ACCESS TIME HIGH Z TO LOGIC LOW<br>FLOAT TIME LOGIC HIGH TO HIGH Z<br>ACCESS TIME HIGH Z TO LOGIC HIGH<br>FLOAT TIME LOGIC LOW TO HIGH Z | 5 V | 100 pF | Figure 4. Load Circuit for Bus Timing Specifications <sup>&</sup>lt;sup>2</sup>Measured from the falling edge of OE/EOCEN (0.8 V) to the time at which the data lines/EOC cross 2.0 V or 0.8 V. See Figure 4; $C_{OUT} = 100 \text{ pF}$ . 3Measured from the rising edge of OE/EOCEN (2.0 V) to the time at which the output voltage changes by 0.5 V. See Figure 4; C<sub>OUT</sub> = 10 pF. Figure 5. Harmonic Distortion vs. Input Frequency (-0.5 dB Input) Figure 7. S/N+D vs. Input Frequency and Amplitude Figure 9. Nonaveraged IMD Plot for $f_{\rm IN}=9.08~{\rm kHz}~(f_{\rm a}), 9.58~{\rm kHz}~(f_{\rm b})$ at 100 KSPS Figure 6. Harmonic Distortion vs. Input Frequency (-20 dB Input) Figure 8. 5-Plot Averaged 2048 Point FFT at 100 KSPS, $f_{\rm IN} = 10.009~{\rm kHz}$ Figure 10. Power Supply Rejection ( $f_{IN} = 10 \text{ kHz}$ , $f_{SAMPLE} = 100 \text{ KSPS}$ , $V_{RIPPLE} = 0.1 \text{ V p-p}$ ) # CONVERSION CONTROL Before a conversion is started, End Of Convert (EOC) is HIGH and the sample-hold is in track mode. A conversion is started by bringing $\overline{SC}$ LOW, regardless of the state of $\overline{CS}$ . After a conversion is started, the sample-hold goes into hold mode and EOC goes LOW, signifying that a conversion is in progress. During the conversion, the sample-hold will go back into track mode and start acquiring the next sample. In track mode, the sample-hold will settle to $\pm 0.003\%$ (14 bits) in 1.5 $\mu s$ maximum. The acquisition time does not affect the throughput rate as the AD1779 goes back into track mode more than 2 $\mu s$ before the next conversion. In multichannel systems, the input channel can be switched as soon as EOC goes LOW if the maximum throughput rate is needed. When the conversion is finished, EOC goes HIGH and the result'is loaded into the output register after a period of time $t_{\rm UD}.$ Bringing $\overline{\rm OE}$ LOW makes the output register contents available on the output data bits (DB13–DB0). A period of time $t_{\rm CD}$ is required after $\overline{\rm OE}$ is brought HIGH before the next $\overline{\rm SC}$ instruction is issued. This is to allow internal logic states to reset and guarantees minimum aperture jitter for the next conversion. If $\overline{SC}$ is held LOW, conversions will occur continuously. EOC will go HIGH for approximately 1.5 $\mu$ s between conversions. # END-OF-CONVERT End-of-Convert (EOC) is a three-state output which is enabled by End-of-Convert ENable $\overline{EOCEN}$ . # **OUTPUT ENABLE OPERATION** The data bits (DB13–DB0) are three-state outputs that are enabled by Chip Select ( $\overline{CS}$ ) and Output Enable ( $\overline{OE}$ ). $\overline{CS}$ should be LOW $t_{OE}$ before $\overline{OE}$ is brought LOW. $\overline{OE}$ must be toggled to update the output register. The output is read in a single cycle as a 14-bit word. In unipolar mode (BIPOFF tied to AGND), the output coding is straight binary. In bipolar mode (BIPOFF tied to REFOUT), output coding is twos complement binary. # POWER-UP A conversion sequence, consisting of one $\overline{SC}$ instruction, is required after power-up to reset internal logic. # 14-BIT MODE CODING FORMAT (1 LSB = 0.61 mV) | Unipolar C<br>(Straight Bi | • | Bipolar Coding<br>(Twos Complement) | | | | | |----------------------------|-------------|-------------------------------------|-------------|--|--|--| | V <sub>IN</sub> | Output Code | V <sub>IN</sub> | Output Code | | | | | 0 | 000 0 | -5.00000 V | 100 0 | | | | | 5.00000 V | 100 0 | -0.00061 V | 111 1 | | | | | 9.99939 V | 111 1 | 0 | 000 0 | | | | | | | +2.50000 V | 010 0 | | | | | | 1 | +4.99939 V | 011 1 | | | | # **CONVERSION TRUTH TABLE** | | INPUTS | | | | <u> </u> | DUTPUTS | | |-------------------|-------------|-------------|-------------|-------------|------------------|-----------------------------|------------------------------------------------------------| | Mode | SC | EOCEN | CS | ŌĒ | EOC | DB13 DB0 | Status | | Start Conversion | 1<br>1<br>0 | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | | | No Conversion<br>Start Conversion<br>Continuous Conversion | | Conversion Status | X<br>X<br>X | 0<br>0<br>1 | X<br>X<br>X | X<br>X<br>X | 0<br>1<br>High Z | | Converting Not Converting Either | | Data Access | X<br>X<br>X | X<br>X<br>X | X<br>1<br>0 | 1<br>X<br>0 | | High Z<br>High Z<br>MSB LSB | Three-State<br>Three-State<br>Data Out | # NOTES U = Logical OR. 1 = HIGH voltage level. 0 = LOW voltage level. X = Don't care. THE HIGH to LOW transition. Must stay LOW for t = t<sub>CP</sub>. # ABSOLUTE MAXIMUM RATINGS\* | | With<br>Respect | | | 1 | |------------------------|-----------------|----------|-------------------------------------|-------| | Specification | To | Min | Max | Units | | V <sub>CC</sub> | AGND | -0.3 | +18 | v | | V <sub>EE</sub> | AGND | -18 | +0.3 | v | | $V_{cc}^{-}$ | VEE | -0.3 | +26.4 | v | | $V_{DD}$ | DGND | 0 | +7 | v | | AGND | DGND | -1 | +1 | v | | AIN, REF <sub>IN</sub> | AGND | -12 | +12 | v | | REFIN | VEE | 0 | $\mathbf{v}_{\mathbf{c}\mathbf{c}}$ | v | | REFIN | $v_{cc}$ | $V_{EE}$ | 0 | v | | Digital Inputs | DGND | -0.5 | +7 | V | | Digital Outputs | DGND | -0.5 | $V_{DD} + 0.3$ | v | | Max Junction | | | | | | Temperature | | | 175 | °C | | Operating Temperature | | 0 | +70 | °C | | Storage Temperature | | -65 | +150 | °C | | Lead Temperature | | | | | | (10 sec max) | | | +300 | °C | | *Stresses above those listed under "Absolute Maximum Ratings" may cause | |--------------------------------------------------------------------------------| | permanent damage to the device. This is a stress rating only and functional | | operation of the device at these or any other conditions above those indicated | | in the operational sections of this specification is not implied. Exposure to | | absolute maximum rating conditions for extended periods may affect device | | reliability. | # PIN CONFIGURATION # ESD SENSITIVITY The AD1779 features input protection circuitry consisting of large "distributed" diodes and polysilicon series resistors to dissipate both high energy discharges (Human Body Model) and fast, low energy pulses (Charged Device Model). Per Method 3015.2 of MIL-STD-883C, the AD1779 has been classified as a Category A device. Proper ESD precautions are strongly recommended to avoid functional damage or performance degradation. Charges as high as 4000 volts readily accumulate on the human body and test equipment and discharge without detection. Unused devices must be stored in conductive foam or shunts, and the foam should be discharged to the destination socket before devices are removed. For further information on ESD precautions, refer to Analog Devices' ESD Prevention Manual. # **ORDERING GUIDE** | Model | Package | S/N+D1 | Temperature<br>Range | Digital Interface<br>Format <sup>2</sup> | Package<br>Options <sup>3</sup> | |----------|--------------------|--------|----------------------|------------------------------------------|---------------------------------| | AD1779JN | 28-Pin Plastic DIP | 79 dB | 0 to +70°C | 1 Cycle Read (14 Bits) | N-28A | | AD1779KN | 28-Pin Plastic DIP | 81 dB | 0 to +70°C | 1 Cycle Read (14 Bits) | N-28A | | AD1779JD | 28-Pin Ceramic DIP | 79 dB | 0 to +70°C | 1 Cycle Read (14 Bits) | D-28A | | AD1779KD | 28-Pin Ceramic DIP | 81 dB | 0 to +70°C | 1 Cycle Read (14 Bits) | D-28A | # NOTES <sup>1</sup>Typical @ 10 kHz, -0.5 dB input. <sup>3</sup>See Section 14 for package outline information. <sup>&</sup>lt;sup>2</sup>For 2 cycle read (8+6 bits) interface to 8-bit buses, see AD1679. # **AD1779 PIN DESCRIPTION** | Symbol | Pin No. | Type | Name and Function | |--------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AGND | 7 | P | Analog Ground. This is the ground return for AIN only. | | AIN | 6 | A1 | Analog Signal Input. | | BIPOFF | 10 | Al | Bipolar Offset. Connect to AGND for $+10~V$ input unipolar mode and straight binary output coding. Connect to REF <sub>OUT</sub> for $\pm 5~V$ input bipolar mode and twos complement binary output coding. | | CS | 12 | D1 | Chip Select. Active LOW. | | DGND | 14 | P | Digital Ground. | | DB13-DB0 | 28-15 | DO | Data Bits. These pins provide all 14 bits in one 14 bit parallel output. Active HIGH. | | EOC | 2 | DO | End-of-Convert. EOC goes LOW when a conversion starts and goes HIGH when the conversion is finished. EOC is a three-state output. See <u>EOCEN</u> pin for information on EOC gating. | | EOCEN | 13 | DI | End-of-Convert Enable. Enables EOC pin. Active LOW. | | <del>OE</del> | 3 | DI | Output Enable. A down-going transition on $\overline{OE}$ enables data bits. Active LOW. | | REF <sub>IN</sub> | 9 | ΑI | Reference Input. +5 V input gives 10 V full scale range. | | REF <sub>OUT</sub> | 8 | AO | +5 V Reference Output. Tied to REF <sub>IN</sub> for normal operation. | | SC | 4 | DI | Start Convert. Active LOW. | | $V_{CC}$ | 11 | P | +12 V Analog Power. | | $V_{EE}$ | 5 | P | -12 V Analog Power. | | $V_{DD}$ | 1 | P | +5 V Digital Power. | Type: AI = Analog Input. AO = Analog Output. DI = Digital Input (TTL and 5 V CMOS compatible). DO = Digital Output (TTL and 5 V CMOS compatible). All DO pins are tri-state drivers. P = Power. # **Definition of Specifications - AD1779** # FREQUENCY DOMAIN TESTING The AD1779 is tested dynamically using a sine wave input and a 2048 point Fast Fourier Transform (FFT) to analyze the resulting output. Coherent sampling is used, wherein the ADC sampling frequency and the analog input frequency are related to each other by a ratio of integers. This ensures that an integral number of input cycles is captured, allowing direct FFT processing without windowing or digital filtering which could mask some of the dynamic characteristics of the device. In addition, the frequencies are chosen to be "relatively prime" (no common factors) to maximize the number of different ADC codes that are present in a sample sequence. The result, called Prime Coherent Sampling, is a highly accurate and repeatable measure of the actual frequency domain response of the converter. # NYQUIST FREQUENCY An implication of the Nyquist sampling theorem, the "Nyquist Frequency" of a converter is that input frequency which is one-half the sampling frequency of the converter. # SIGNAL-TO-NOISE AND DISTORTION (S/N+D) RATIO S/N+D is the ratio of the rms value of a full-scale input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. # TOTAL HARMONIC DISTORTION (THD) THD is the ratio of the rms sum of the first six harmonic components to the rms value of a full-scale input signal and is expressed as a percentage or in decibels. For input signals or harmonics that are above the Nyquist frequency, the aliased components are used. # PEAK SPURIOUS OR PEAK HARMONIC COMPONENT The peak spurious or peak harmonic component is the largest spectral component excluding the input signal and dc. This value is expressed in decibels relative to the rms value of a full-scale input signal. # INTERMODULATION DISTORTION (IMD) With inputs consisting of sine waves at two frequencies, fa and fb, any device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of $mfa \pm nfb$ , where $m, n=0,1,2,3\ldots$ Intermodulation terms are those for which m or n is not equal to zero. For example, the second order terms are (fa+fb) and (fa-fb) and the third order terms are (2 fa+fb), (2 fa-fb), (fa+2 fb) and (fa-2 fb). The IMD products are expressed as the decibel ratio of the rms sum of the measured input signals to the rms sum of the distortion terms. The two signals applied to the converter are of equal amplitude and the peak value of their sum is -0.5 dB from full scale (9.44 V p-p). The IMD products are normalized to a-0 dB input signal. # BANDWIDTH The full-power bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3 dB for a full-scale input. The full-linear bandwidth is the input frequency at which the slew rate limit of the sample-hold-amplifier (SHA) is reached. At this point, the amplitude of the reconstructed fundamental has degraded by less than -0.1 dB. Beyond this frequency, distortion of the sampled input signal increases significantly. The AD1779 has been designed to optimize input bandwidth, allowing it to undersample input signal frequencies significantly above the converter's Nyquist frequency. If the input signal is suitably band-limited, the spectral content of the input signal can be recovered. # APERTURE DELAY Aperture delay is a measure of the SHA's performance and is measured from the falling edge of Start Convert $(\overline{SC})$ to when the input signal is held for conversion. In synchronous mode, Chip Select $(\overline{CS})$ should be LOW before $\overline{SC}$ to minimize aperture delay. # APERTURE JITTER Aperture jitter is the variation in aperture delay for successive samples and is manifested as noise on the input to the A/D. # INPUT SETTLING TIME Settling time is a function of the SHA's ability to track fast slewing signals. This is specified as the maximum time required in track mode after a full-scale step input to guarantee rated conversion accuracy. # DIFFERENTIAL NONLINEARITY (DNL) In an ideal ADC, code transitions are 1 LSB apart. Differential nonlinearity is the deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed. For the AD1779, this specification is 14 bits from $T_{\rm min}$ to $T_{\rm max}$ , which guarantees that all 16,384 codes are present over temperature. # UNIPOLAR ZERO ERROR In unipolar mode, the first transition should occur at a level 1/2 LSB above analog ground. Unipolar zero error is the deviation of the actual transition from that point. This error can be adjusted as discussed in the Input Connections and Calibration section. # **BIPOLAR ZERO ERROR** In the bipolar mode, the major carry transition (11 1111 1111 1111 to 00 0000 0000 0000 ) should occur at an analog value 1/2 LSB below analog ground. Bipolar zero error is the deviation of the actual transition from that point. This error can be adjusted as discussed in the Input Connections and Calibration section. # **GAIN ERROR** The full-scale transition should occur at an analog value 1 1/2 LSB below the nominal full scale (9.9991 volts for a 0–10 V range, 4.9991 volts for a $\pm 5$ V range). The gain error is the deviation of the actual level at the last transition from the ideal level with the zero error trimmed out. This error can be adjusted as shown in the Input Connections and Calibration section. # **Application Information** # INPUT CONNECTIONS AND CALIBRATION The high (10 M $\Omega$ ) input impedance of the AD1779 eases the task of interfacing to high source impedances or multiplexer channel-to-channel mismatches of up to 300 $\Omega$ . The 10 V p-p full scale input range accepts the majority of signal voltages without the need for voltage divider networks which could deteriorate the accuracy of the ADC. In some applications, offset and gain errors need to be more precisely trimmed. The following sections describe the correct procedure for these various situations. # **BIPOLAR RANGE INPUTS** The connections for the bipolar mode are shown in Figure 11. In this mode, data output coding will be twos complement binary. This circuit will allow approximately $\pm 25$ mV of offset trim range ( $\pm 40$ LSB) and $\pm 0.5\%$ of gain trim range ( $\pm 80$ LSB). Either or both of the trim pots can be replaced with 50 $\Omega$ ±1% fixed resistors if the specified AD1779 accuracy limits are sufficient for the application. If the pins are shorted together, the additional offset and gain errors will be approximately 80 LSB. To trim bipolar zero to its nominal value, apply a signal 1/2 LSB below midrange (-0.305 mV for a $\pm 5$ V range) and adjust R1 until the major carry transition is located (11 1111 1111 1111 to 00 0000 0000 0000). To trim the gain, apply a signal 1 1/2 LSB below full scale (+4.9997 V for a $\pm 5$ V range) and adjust R2 to give the last positive transition (01 1111 1111 1110 to 01 1111 1111 1111). These trims are interactive so several iterations may be necessary for convergence. A single pass calibration can be done by substituting a bipolar offset trim (error at minus full scale) for the bipolar zero trim (error at midscale), using the same circuit. First, apply a signal 1/2 LSB above minus full scale (-4.9997 V for a $\pm 5$ V range) and adjust R1 until the minus full scale transition is located (10 0000 0000 0000 to 10 0000 0000). Then perform the gain error trim as outlined above. Figure 11. Bipolar Input Connections with Gain and Offset Trims # UNIPOLAR RANGE INPUTS Offset and gain errors can be trimmed out by using the configuration shown in Figure 12. This circuit allows approximately $\pm 25$ mV of offset trim range ( $\pm 40$ LSB) and $\pm 0.5\%$ of gain trim range ( $\pm 80$ LSB). +1/2 LSB (0.305 mV above ground for a 10 V range). To trim unipolar zero to this nominal value, apply a 0.305 mV signal to AIN and adjust R1 until the first transition is located. The gain trim is done by adjusting R2. If the nominal value is required, apply a signal 1 1/2 LSB below full scale (9.9997 V for a 10 V range) and adjust R2 until the last transition is located (11 1111 1111 1110 to 11 1111 1111 1111). If offset adjustment is not required, BIPOFF should be connected directly to AGND. If gain adjustment is not required, R2 should be replaced with a fixed 50 $\Omega$ ±1% metal film resistor. If REF<sub>OUT</sub> is connected directly to REF<sub>IN</sub>, the additional gain error will be approximately 1%. Figure 12. Unipolar Input Connections with Gain and Offset Trims # REFERENCE DECOUPLING It is recommended that a 10 $\mu$ F tantalum capacitor be connected between REF<sub>IN</sub> (Pin 9) and ground. This has the effect of improving the S/N+D ratio through filtering possible broad-band noise contributions from the voltage reference. # **BOARD LAYOUT** Designing with high resolution data converters requires careful attention to board layout. Trace impedance is the first issue. A 1.22 mA current through a 0.5 $\Omega$ trace will develop a voltage drop of 0.6 mV, which is 1 LSB at the 14-bit level for a 10 V full scale span. In addition to ground drops, inductive and capacitive coupling need to be considered, especially when high accuracy analog signals share the same board with digital signals. Finally, power supplies need to be decoupled in order to filter out ac noise. Analog and digital signals should not share a common path. Each signal should have an appropriate analog or digital return routed close to it. Using this approach, signal loops enclose a small area, minimizing the inductive coupling of noise. Wide PC tracks, large gauge wire, and ground planes are highly recommended to provide low impedance signal paths. Separate analog and digital ground planes are also desirable, with a single interconnection point to minimize ground loops. Analog signals should be routed as far as possible from digital signals and should cross them at right angles. The AD1779 incorporates several features to help the user's layout. Analog pins $(V_{\rm EE}, {\rm AIN}, {\rm AGND}, {\rm REF}_{\rm OUT}, {\rm REF}_{\rm IN}, {\rm BIPOFF}, V_{\rm CC})$ are adjacent to help isolate analog from digital signals. In addition, the 10 M $\Omega$ input impedance of AIN minimizes input trace impedance errors. Finally, ground currents have been minimized by careful circuit architecture. Current through AGND is 200 $\mu{\rm A},$ with no code dependent variation. The current through DGND is dominated by the return current for DB13–DB0 and EOC. 3-224 ANALOG-TO-DIGITAL CONVERTERS # SUPPLY DECOUPLING The AD1779 power supplies should be well filtered, well regulated, and free from high frequency noise. Switching power supplies are not recommended due to their tendency to generate spikes which can induce noise in the analog system. Decoupling capacitors should be used in very close layout proximity between all power supply pins and ground. A 10 $\mu F$ tantalum capacitor in parallel with a 0.1 $\mu F$ ceramic capacitor provides adequate decoupling . An effort should be made to minimize the trace length between the capacitor leads and the respective converter power supply and common pins. The circuit layout should attempt to locate the AD1779, associated analog input circuitry and interconnections as far as possible from logic circuitry. A solid analog ground plane around the AD1779 will isolate large switching ground currents. For these reasons, the use of wire wrap circuit construction is not recommended; careful printed circuit construction is preferred. # **GROUNDING** If a single AD1779 is used with separate analog and digital ground planes, connect the analog ground plane to AGND and the digital ground plane to DGND keeping lead lengths as short as possible. Then connect AGND and DGND together at the AD1779. If multiple AD1779s are used or the AD1779 shares analog supplies with other components, connect the analog and digital returns together once at the power supplies rather than at each chip. This single interconnection of grounds prevents large ground loops and consequently prevents digital currents from flowing through the analog ground. # INTERFACING THE AD1779 TO MICROPROCESSORS The I/O capabilities of the AD1779 allow direct interfacing to general purpose and DSP microprocessor buses. The asynchronous conversion control feature allows complete flexibility and control with minimal external hardware. The following examples illustrate typical AD1779 interface configurations. # AD1779 TO TMS320C25 In Figure 13 the AD1779 is mapped into the TMS320C25 I/O space. AD1779 conversions are initiated by issuing an OUT instruction to Port 8. EOC status and the conversion result are read in with an IN instruction to Port 8. A single wait state is inserted by generating the processor READY input from IS, Port 8 and MSC. This configuration supports processor clock speeds of 20 MHz and is capable of supporting processor clock speeds of 40 MHz if a NOP instruction follows each AD1779 read instruction. Figure 13. AD1779 to TMS320C25 Interface # AD1779 TO 80186 Figure 14 shows the AD1779 interfaced to the 80186 microprocessor. This interface allows the 80186's built-in DMA controller to transfer the AD1779 output into a RAM based FIFO buffer of any length, with no microprocessor intervention. The AD1779 is asynchronous which allows conversions to be initiated by an external trigger source independent of the microprocessor clock. After each conversion, the AD1779 EOC signal generates a DMA request to Channel 1 (DRQ1). The subsequent DMA READ sequences the high and low byte AD1779 data and resets the interrupt latch. The system designer must assign a sufficient priority to the DMA channel to ensure that the DMA request will be serviced before the completion of the next conversion. This configuration can be used with 6 MHz and 8 MHz 80186 processors. Figure 14. AD1779 to 80186 DMA Interface # AD1779 TO Z80 The AD1779 can be interfaced to the Z80 processor in an I/O or memory mapped configuration. Figure 15 illustrates an I/O configuration, where the AD1779 occupies several port addresses to allow separate polling of the EOC status and reading of the data. A useful feature of the Z80 is that a single wait state is automatically inserted during I/O operations, allowing the AD1779 to be used with Z80 processors having clock speeds up to 8 MHz. Figure 15. AD1779 to Z80 Interface # **AD1779 TO ANALOG DEVICES ADSP-2100A** Figure 16 demonstrates the AD1779 interfaced to an ADSP-2100A. With a clock frequency of 1.25 MHz, and instruction execution in one 80 ns cycle, the digital signal processor will support the AD1779 data memory interface with two wait states. The converter runs asychronously using a sampling clock. The EOC output of the AD1779 gets asserted at the end of each conversion and causes an interrupt. Upon interrupt, the ADSP-2100A starts a data memory read by providing an address on the DMA bus. The decoded address generates $\overline{\text{OE}}$ for the converter. $\overline{\text{OE}}$ , together with logic and latches, is used to force the ADSP-2100A into a two cycle wait state by generating DMACK. The read operation is thus started and completed within three processor cycles (240 ns). Figure 16. AD1779 to ADSP-2100A Interface