DSP56F827/D Rev. 9.0, 02/2004 # 56F827 ### Technical Data # 56F827 16-bit Hybrid Controller - Up to 40 MIPS at 80MHz core frequency - DSP and MCU functionality in a unified, C-efficient architecture - Hardware DO and REP loops - 64K × 16-bit words Program Flash - 1K × 16-bit words Program RAM - 4K × 16-bit words Data Flash - 4K × 16-bit words Data RAM - Up to 64K × 16-bit words external memory expansion each for Program and Data memory - JTAG/OnCE<sup>TM</sup> for debugging - General Purpose Quad Timer - MCU-friendly instruction set supports both DSP and controller functions: MAC, bit manipulation unit, 14 addressing modes - 8-channel Programmable Chip Select - 10-channel, 12-bit ADC - Synchronous Serial Interface (SSI) - Serial Port Interface (SPI) - Serial Communications Interface (SCI) - Time-of-Day (TOD) Timer - 128-pin LQFP Package - 16-dedicated and 48 shared GPIO Figure 1. 56F827 Block Diagram ### Part 1 Overview #### 1.1 56F827 Features ### 1.1.1 Digital Signal Processing Core - Efficient 16-bit 56800 family DSP engine with dual Harvard architecture - As many as 40 Million Instructions Per Second (MIPS) at 80MHz core frequency - Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC) - Two 36-bit accumulators including extension bits - 16-bit bidirectional shifter - Parallel instruction set with unique DSP addressing modes - Hardware DO and REP loops - Three internal address buses and one external address bus - Four internal data buses and one external data bus - Instruction set supports both DSP and controller functions - Controller style addressing modes and instructions for compact code - Efficient C Compiler and local variable support - Software subroutine and interrupt stack with depth limited only by memory - JTAG/OnCE Debug Programming Interface ### 1.1.2 Memory - Harvard architecture permits as many as three simultaneous accesses to Program and Data memory - On-chip memory including a low-cost, high-volume Flash solution - 64K words of Program Flash - 1K words of Program RAM - 4K words of Data RAM - 4K words of Data Flash - Off-chip memory expansion capabilities programmable for 0, 4, 8, or 12 wait states - As much as $64 \text{ K} \times 16 \text{ Data memory}$ - As much as $64 \text{ K} \times 16 \text{ Program memory}$ ### 1.1.3 Peripheral Circuits for 56F827 - One 10 channel, 12-bit, Analog-to-Digital Converter (ADC) - One General Purpose Quad Timer totaling 4 pins - One Serial Peripheral Interface with configurable four-pin port multiplexed with two Serial Communications Interfaces totalling 4 pins or 4 GPIO pins - Three Serial Communication Interfaces with 2 pins each (or 6 additional GPIO pins) - Two Serial Peripheral Interface with configurable four-pin port (or 4 additional GPIO pins) - One Synchronous Serial Interface with 6 pins (or 6 additional GPIO pins) - One 8-channel Programmable Chip Select - Sixteen dedicated and forty eight multiplexed GPIO pins (64 total) - Computer-Operating Properly (COP) Watchdog timer - Two external interrupt pins - External reset pin for hardware reset - JTAG/On-Chip Emulation (OnCE<sup>TM</sup>) for unobtrusive, processor speed-independent debugging - Software-programmable, Phase Locked Loop-based frequency synthesizer for the core clock - Fabricated in high-density CMOS with 5V-tolerant, TTL-compatible digital inputs - One Time of Day (TOD) Timer #### 1.1.4 Power Information - Dual power supply, 3.3V and 2.5V - Wait and Multiple Stop modes available ### 1.2 56F827 Description The 56F827 is a member of the 56800 core-based family of hybrid controllers. It combines, on a single chip, the processing power of a DSP and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution for general purpose applications. Because of its low cost, configuration flexibility, and compact program code, the 56F827 is well-suited for many applications. The 56F827 includes many peripherals that are especially useful for applications such as: noise suppression, ID tag readers, sonic/subsonic detectors, security access devices, remote metering, sonic alarms, and telephony. The 56800 core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The microprocessor-style programming model and optimized instruction set allow straightforward generation of efficient, compact code for both DSP and MCU applications. The instruction set is also highly efficient for C/C++ Compilers to enable rapid development of optimized control applications. The 56F827 supports program execution from either internal or external memories. Two data operands can be accessed from the on-chip Data RAM per instruction cycle. The 56F827 also provides two external dedicated interrupt lines, and up to 64 General Purpose Input/Output (GPIO) lines, depending on peripheral configuration. The 56F827 controller includes 64K words (16-bit) of Program Flash and 4K words of Data Flash (each programmable through the JTAG port) with 1K words of Program RAM and 4K words of Data RAM. It also supports program execution from external memory. The 56800 core is capable of accessing two data operands from the on-chip Data RAM per instruction cycle. This controller also provides a full set of standard programmable peripherals that include one 10-input, 12-bit Analog-to-Digital Converters (ADC), one Synchronous Serial Interface (SSI), two Serial Peripheral Interfaces (SPI), three Serial Communications Interfaces (SCI). (Note: The second SPI is multiplexed with the second and third SCIs, giving the option to select a second SPI or two additional SCIs.) This hybrid controller also provides one Programmable Chip Select (PCS), and one Quad Timer. The SCI, SSI, SPI, Quad Timer A, and select address and data lines can be used as General Purpose Input/Outputs (GPIOs) if those functions are not required. ### 1.3 Award-Winning Development Environment - Processor Expert<sup>TM</sup> (PE) provides a Rapid Application Design (RAD) tool that combines easy-to-use component-based software application creation with an expert knowledge system. - The Code Warrior Integrated Development Environment is a sophisticated tool for code navigation, compiling, and debugging. A complete set of evaluation modules (EVMs) and development system cards will support concurrent engineering. Together, PE, Code Warrior and EVMs create a complete, scalable tools solution for easy, fast, and efficient development. #### 1.4 Product Documentation The four documents listed in **Table 2** are required for a complete description and proper design with the 56F827. Documentation is available from local Motorola distributors, Motorola semiconductor sales offices, Motorola Literature Distribution Centers, or online at **www.motorola.com/semiconductors**. **Table 1. 56F827 Chip Documentation** | Topic | Description | Order Number | |---------------------------------|----------------------------------------------------------------------------------------------------------|-------------------| | DSP56800<br>Family Manual | Detailed description of the 56800 family architecture, and 16-bit core processor and the instruction set | DSP56800FM/D | | DSP56F826/F827<br>User's Manual | Detailed description of memory, peripherals, and interfaces of the 56F826 and 56F827 | DSP56F826-827UM/D | | 56F827<br>Technical Data Sheet | Electrical and timing specifications, pin descriptions, and package descriptions (this document) | DSP56F827/D | | 56F827<br>Product Brief | Summary description and block diagram of the 56F827 core, memory, peripherals and interfaces | DSP56F827PB/D | | 56F827<br>Errata | Details any chip issues that might be present | DSP56F827E/D | #### 1.5 Data Sheet Conventions This data sheet uses the following conventions: | OVERBAR | This is used to indicate a signal that is active when pulled low. For example, the RESET pin is | |---------|-------------------------------------------------------------------------------------------------| | | active when low | "asserted" A high true (active high) signal is high or a low true (active low) signal is low. "deasserted" A high true (active high) signal is low or a low true (active low) signal is high. | Examples: | Signal/Symbol | Logic State | Signal State | Voltage <sup>1</sup> | |-----------|---------------|-------------|--------------|----------------------| | | PIN | True | Asserted | $V_{IL}/V_{OL}$ | | | PIN | False | Deasserted | $V_{IH}/V_{OH}$ | | | PIN | True | Asserted | $V_{IH}/V_{OH}$ | | | PIN | False | Deasserted | $V_{IL}/V_{OL}$ | 1. Values for VIL, VOL, VIH, and VOH are defined by individual product specifications. # Part 2 Signal/Connection Descriptions ### 2.1 Introduction The input and output signals of the 56F827 are organized into functional groups, as shown in **Table 2** and as illustrated in **Figure 2. Table 3** describes the signal or signals present on a pin. **Table 2. Functional Group Pin Allocations** | Functional Group | Number of Pins | |------------------------------------------------------------------------------------------|----------------| | Power (V <sub>DD</sub> , V <sub>DDIO</sub> , V <sub>DDA or</sub> V <sub>DDA_ADC</sub> ) | (3,5,1,1) | | Ground (V <sub>SS</sub> , V <sub>SSIO,</sub> V <sub>SSA, or</sub> V <sub>SSA_ADC</sub> ) | (3,5,1,1) | | V <sub>PP</sub> | 1 | | PLL and Clock | 3 | | Address Bus <sup>1</sup> | 16 | | Data Bus <sup>1</sup> | 16 | | Bus Control | 4 | | Quad Timer Module Ports <sup>1</sup> | 4 | | JTAG/On-Chip Emulation (OnCE) | 6 | | Dedicated General Purpose Input/Output | 16 | | Synchronous Serial Interface (SSI) Port <sup>1</sup> | 6 | | Serial Peripheral Interface (SPI) Port <sup>1</sup> | 4 | | Serial Communications Interface1 (SCI0, SCI1) Port <sup>2</sup> | 4 | | Serial Communications Interface2 (SCI2) Port <sup>1</sup> | 2 | | Analog to Digital Converter (ADC) | 15 | | Programmable Chip Select (PCS) <sup>3</sup> | 6 | | Interrupt and Program Control | 5 | - 1. Alternately, GPIO pins - 2. Alternately, SPI pins - 3. In addition, 2 Bus Control pins can be programmed as PCS[0-1]. <sup>\*</sup>Includes TCS pin, which is reserved for factory use and is tied to VSS Figure 2. 56F827 Signals Identified by Functional Group<sup>1</sup> <sup>1.</sup> Alternate pin functionality is shown in parenthesis. ### 2.2 Signals and Package Information All inputs have a weak internal pull-up circuit associated with them. These pull-up circuits are always enabled. Exceptions: - 1. When a pin is owned by GPIO, then the pull-up may be disabled under software control. - 2. TCK has a weak pull-down circuit always active. Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP | Signal Name | Pin No. | Туре | Description | |----------------------|---------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>DD</sub> | 116 | V <sub>DD</sub> | <b>Power</b> —These pins provide power to the internal structures of the chip, and are generally connected to a 2.5V supply. | | $V_{DD}$ | 81 | $V_{DD}$ | | | V <sub>DD</sub> | 19 | $V_{DD}$ | | | V <sub>DDA</sub> | 62 | V <sub>DDA</sub> | Analog Power—This pin is a dedicated power pin for the analog portion of the chip and should be connected to a low-noise 3.3V supply. | | V <sub>DDA_ADC</sub> | 69 | V <sub>DDA</sub> | Analog Power—This pin is a dedicated power pin for the analog portion of the ADC module and should be connected to a low-noise 3.3V supply. | | V <sub>DDIO</sub> | 113 | V <sub>DDIO</sub> | <b>Power In/Out</b> —These pins provide power to the I/O structures of the chip, and are generally connected to a 3.3V supply. | | V <sub>DDIO</sub> | 82 | $V_{\rm DDIO}$ | Chip, and are generally connected to a 3.5v supply. | | V <sub>DDIO</sub> | 56 | $V_{DDIO}$ | | | V <sub>DDIO</sub> | 29 | V <sub>DDIO</sub> | | | V <sub>DDIO</sub> | 4 | V <sub>DDIO</sub> | | | V <sub>SS</sub> | 115 | V <sub>SS</sub> | <b>GND</b> —These pins provide grounding for the internal structures of the chip. All should be attached to $V_{\rm SS}$ . | | V <sub>SS</sub> | 80 | V <sub>SS</sub> | only. All should be attached to vgg. | | V <sub>SS</sub> | 20 | V <sub>SS</sub> | | | V <sub>SSA</sub> | 61 | V <sub>SSA</sub> | Analog Ground—This pin supplies an analog ground. | | V <sub>SSA_ADC</sub> | 63 | V <sub>SSA</sub> | Analog Ground—This pin is a dedicated ground pin for the analog portion of the ADC module. | | V <sub>SSIO</sub> | 114 | V <sub>SSIO</sub> | GND In/Out—These pins provide grounding for the I/O ring on the chip. | | V <sub>SSIO</sub> | 83 | V <sub>SSIO</sub> | All should be attached to V <sub>SS.</sub> | | V <sub>SSIO</sub> | 58 | V <sub>SSIO</sub> | | | V <sub>SSIO</sub> | 30 | V <sub>SSIO</sub> | | | V <sub>SSIO</sub> | 5 | V <sub>SSIO</sub> | | | TCS | 43 | Input/Output<br>(Schmitt) | $ \begin{tabular}{ll} \textbf{TCS} — This pin is reserved for factory use. It must be tied to $V_{SS}$ for normal use. In block diagrams, this pin is considered an additional $V_{SS}$. \\ \end{tabular} $ | Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | Signal Name | Pin No. | Туре | Description | |-----------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>PP</sub> | 90 | Input | <b>V<sub>PP</sub></b> —This pin should be left unconnected as an open circuit for normal functionality. | | EXTAL | 59 | Input | <b>ExternalCrystal Oscillator Input</b> —This input should be connected to a 4MHz external crystal or ceramic resonator. For more information, please refer to <b>Section 3.6</b> . | | | | | This pin can also be connected to an external clock source. For more information, please refer to <b>Section 3.6.3</b> . | | XTAL | 60 | Output | Crystal Oscillator Output—This output connects the internal crystal oscillator output to an external crystal or ceramic resonator. If an external clock source over 4MHz is used, XTAL must be used as the input and EXTAL connected to V <sub>SS</sub> . For more information, please refer | | (CLOCKIN) | | Input | to Section 3.6.3. | | | | | External Clock Input—This input should be used when using an external clock or ceramic resonator. | | CLKO | 57 | Output | Clock Output—This pin outputs a buffered clock signal. By programming the CLKO Select Register (CLKOSR), the user can select between outputting a version of the signal applied to XTAL and a version of the device master clock at the output of the PLL. The clock frequency on this pin can be disabled by programming the CLKO Select Register (CLKOSR). | **Signals and Package Information** Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | Signal Name | Pin No. | Туре | Description | |------------------|---------|--------------|--------------------------------------------------------------------------------------------------------------| | A0 | 21 | Output | Address Bus—A0–A15 specify the address for external Program or Data memory accesses. | | (GPIOA0) | | Input/Output | Port A GPIO—These 16 General Purpose I/O (GPIO) pins can be individually programmed as input or output pins. | | A1<br>(GPIOA1) | 22 | | After reset, the default state is Address Bus. | | A2<br>(GPIOA2) | 23 | | | | A3<br>(GPIOA3) | 24 | | | | A4<br>(GPIOA4) | 25 | | | | A5<br>(GPIOA5) | 26 | | | | A6<br>(GPIOA6) | 27 | | | | A7<br>(GPIOA7) | 28 | | | | A8<br>(GPIOA8) | 31 | | | | A9<br>(GPIOA9) | 32 | | | | A10<br>(GPIOA10) | 33 | | | | A11<br>(GPIOA11) | 34 | | | | A12<br>(GPIOA12) | 35 | | | | A13<br>(GPIOA13) | 36 | | | | A14<br>(GPIOA14) | 37 | | | | A15<br>(GPIOA15) | 38 | | | Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | Signal Name | Pin No. | Туре | Description | |------------------|---------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | D0 | 125 | Input/Output | <b>Data Bus</b> —D0–D15 specify the data for external Program or Data memory accesses. D0-D15 are tri-stated when the external bus is inactive. | | (GPIOG0) | | Input/Output | Port G GPIO—These 16 General Purpose I/O (GPIO) pins can be individually programmed as input or output pins. | | D1<br>(GPIOG1) | 126 | | After reset, the default state is Address Bus. | | D2<br>(GPIOG2) | 127 | | | | D3<br>(GPIOG3) | 128 | | | | D4<br>(GPIOG4) | 1 | | | | D5<br>(GPIOG5) | 2 | | | | D6<br>(GPIOG6) | 3 | | | | D7<br>(GPIOG7) | 6 | | | | D8<br>(GPIOG8) | 7 | | | | D9<br>(GPIOG9) | 8 | | | | D10<br>(GPIOG10) | 9 | | | | D11<br>(GPIOG11) | 10 | | | | D12<br>(GPIOG12) | 11 | | | | D13<br>(GPIOG13) | 12 | | | | D14<br>(GPIOG14) | 13 | | | | D15 | 14 | | | | (GPIOG15) | | | | | PS<br>(PCS0) | 18 | Output | Program Memory Select—PS is asserted low for external program memory access. This pin can also be programmed as a programmable chip select. | Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | Signal Name | Pin No. | Туре | Description | |-----------------|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DS<br>(PCS1) | 17 | Output | Data Memory Select—DS is asserted low for external Data memory access. This pin can also be programmed as a programmable chip select. | | RD | 15 | Output | Read Enable—RD is asserted during external memory read cycles. When RD is asserted low, pins D0–D15 become inputs and an external device is enabled onto the device data bus. When RD is deasserted high, the external data is latched inside the device. When RD is asserted, it qualifies the A0–A15, PS, and DS pins. RD can be connected directly to the OE pin of a Static RAM or ROM. | | WR | 16 | Output | Write Enable—WR is asserted during external memory write cycles. When WR is asserted low, pins D0–D15 become outputs and the device puts data on the bus. When WR is deasserted high, the external data is latched inside the external device. When WR is asserted, it qualifies the A0–A15, PS, and DS pins. WR can be connected directly to the WE pin of a Static RAM. | | TA0 | 112 | Input/Output | TA0-3—Timer A Channels 0, 1, 2, and 3 | | (GPIOF0) | | Input/Output | Port F GPIO—These four General Purpose I/O (GPIO) pins can be individually programmed as input or output. | | TA1<br>(GPIOF1) | 111 | | After reset, the default state is Quad Timer. | | TA2<br>(GPIOF2) | 110 | | | | TA3<br>(GPIOF3) | 109 | | | | тск | 44 | Input<br>(Schmitt) | <b>Test Clock Input</b> —This input pin provides a gated clock to synchronize the test logic and shift serial data to the JTAG/OnCE port. The pin is connected internally to a pull-down resistor. | | TMS | 46 | Input<br>(Schmitt) | <b>Test Mode Select Input</b> —This input pin is used to sequence the JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor. | | TDI | 48 | Input<br>(Schmitt) | <b>Test Data Input</b> —This input pin provides a serial input data stream to the JTAG/OnCE port. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor. | | TDO | 47 | Input/Output | <b>Test Data Output</b> —This tri-statable output pin provides a serial output data stream from the JTAG/OnCE port. It is driven in the Shift-IR and Shift-DR controller states, and changes on the falling edge of TCK. | | TRST | 45 | Input<br>(Schmitt) | Test Reset—As an input, a low signal on this pin provides a reset signal to the JTAG TAP controller. To ensure complete hardware reset, TRST should be asserted whenever RESET is asserted. The only exception occurs in a debugging environment when a hardware device reset is required and it is necessary not to reset the JTAG/OnCE module. In this case, assert RESET, but do not assert TRST. TRST must always be asserted at power-up. | | DE | 41 | Output | Debug Event—DE provides a low pulse on recognized debug events. | Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | Signal Name | Pin No. | Туре | Description | |-------------|---------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOB0 | 124 | Input/Output | Port B GPIO—These eight dedicated General Purpose I/O (GPIO) pins can be individually programmed as input or output pins. | | GPIOB1 | 123 | | | | GPIOB2 | 122 | | After reset, the default state is GPIO input. | | GPIOB3 | 121 | | | | GPIOB4 | 120 | | | | GPIOB5 | 119 | | | | GPIOB6 | 118 | | | | GPIOB7 | 117 | | | | GPIOD0 | 98 | Input/ Output | Port D GPIO—These eight dedicated GPIO pins can be individually | | GPIOD1 | 97 | | programmed as an input or output pins. | | GPIOD2 | 96 | | After reset, the default state is GPIO input. | | GPIOD3 | 95 | | | | GPIOD4 | 94 | | | | GPIOD5 | 93 | | | | GPIOD6 | 92 | | | | GPIOD7 | 91 | | | | SRD | 55 | Input/Output | SSI Receive Data (SRD)—This input pin receives serial data and transfers the data to the SSI Receive Shift Receiver. | | (GPIOC0) | | Input/Output | Port C GPIO—This is a General Purpose I/O (GPIO) pin with the capability of being individually programmed as input or output. | | | | | After reset, the default state is GPIO input. | | SRFS | 54 | Input/Output | SSI Serial Receive Frame Sync (SRFS)—This bidirectional pin is used by the receive section of the SSI as frame sync I/O or flag I/O. The STFS can be used only by the receiver. It is used to synchronize data transfer and can be an input or an output. | | (GPIOC1) | | Input/Output | Port C GPIO—This is a General Purpose I/O (GPIO) pin with the capability of being individually programmed as input or output. | | | | | After reset, the default state is GPIO input. | Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | 53 | Input/Output | SSI Serial Receive Clock (SRCK)—This bidirectional pin provides the serial bit rate clock for the Receive section of the SSI. The clock signal | |----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | can be continuous or gated and can be used by both the transmitter and receiver in synchronous mode. | | | Input/Output | <b>Port C GPIO</b> —This is a General Purpose I/O (GPIO) pin with the capability of being individually programmed as input or output. | | | | After reset, the default state is GPIO input. | | 52 | Output | <b>SSI Transmit Data (STD)</b> —This output pin transmits serial data from the SSI Transmitter Shift Register. | | | Input/Output | <b>Port C GPIO</b> —This is a General Purpose I/O (GPIO) pin with the capability of being individually programmed as input or output. | | | | After reset, the default state is GPIO input. | | 51 | Input | SSI Serial Transmit Frame Sync (STFS)—This bidirectional pin is used by the Transmit section of the SSI as frame sync I/O or flag I/O. The STFS can be used by both the transmitter and receiver in synchronous mode. It is used to synchronize data transfer and can be an input or output pin. | | | Input/Output | <b>Port C GPIO</b> —This is a General Purpose I/O (GPIO) pin with the capability of being individually programmed as input or output. | | | | After reset, the default state is GPIO input. | | 50 | Input/ Output | SSI Serial Transmit Clock (STCK)—This bidirectional pin provides the serial bit rate clock for the transmit section of the SSI. The clock signal can be continuous or gated. It can be used by both the transmitter and receiver in synchronous mode. | | | Input/Output | <b>Port C GPIO</b> —This is a General Purpose I/O (GPIO) pin with the capability of being individually programmed as input or output. | | | | After reset, the default state is GPIO input. | | 02 | Input/Output | SPI Serial Clock—In master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. | | | Input/Output | <b>Port F GPIO</b> —This General Purpose I/O (GPIO) pin can be individually programmed as input or output. | | | | After reset, the default state is SCLK. | | 01 | Input/Output | SPI Master Out/Slave In (MOSI)—This serial data pin is an output from a master device and an input to a slave device. The master device places data on the MOSI line a half-cycle before the clock edge that the slave device uses to latch the data. | | | Input/Output | <b>Port F GPIO</b> —This General Purpose I/O (GPIO) pin can be individually programmed as input or output. | | 5 | 50 | Input/Output Input/Output Input/Output Input/Output Input/Output Input/Output Input/Output Input/Output | Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | Signal Name | Pin No. | Туре | Description | |--------------------|---------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MISO | 100 | Input/Output | SPI Master In/Slave Out (MISO)—This serial data pin is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. | | (GPIOF6) | | Input/Output | Port F GPIO—This General Purpose I/O (GPIO) pin can be individually programmed as input or output. | | | | | After reset, the default state is MISO. | | SS | 99 | Input/Output | SPI Slave Select—In master mode, this pin is used to arbitrate multiple masters. In slave mode, this pin is used to select the slave. | | (GPIOF7) | | Input/Output | <b>Port F GPIO</b> —This General Purpose I/O (GPIO) pin can be individually programmed as input or output. | | | | | After reset, the default state is SS. | | TXD0 | 108 | Output | Transmit Data (TXD0)—transmit data output | | (SCLK0) | | Input/Output | SPI Serial Clock—In master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. | | | | | After reset, the default state is SCI output. | | RXD0 | 107 | Input | Receive Data (RXD0)—receive data input | | (MOSI0) | | Input/Output | SPI Master Out/Slave In—This serial data pin is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected. | | TXD1 | 106 | Output | Transmit Data (TXD1)—transmit data output | | (MISO0) | | Input/Output | SPI Master In/Slave Out—This serial data pin is an output to a master device and an input from a slave device. The master device places data on the MOSI line one half-cycle before the clock edge the slave device uses to latch the data. | | | | | After reset, the default state is SCI input. | | RXD1 | 105 | Input<br>(Schmitt) | Receive Data (RXD1)— receive data input | | ( <del>SS</del> 0) | | Input | SPI Slave Select—In master mode, this pin is used to arbitrate multiple masters. In slave mode, this pin is used to select the slave. | | | | | After reset, the default state is SCI input. | **Signals and Package Information** Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | Signal Name | Pin No. | Туре | Description | |-------------------|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TXD2 | 104 | Output | Transmit Data (TXD2)—transmit data output | | (GPIOC6) | | Input/Output | Port C GPIO—This General Purpose I/O (GPIO) pin can be individually programmed as input or output. | | | | | After reset, the default state is GPIO output. | | RXD2 | 103 | Input/Output | Receive Data (RXD2)— receive data input | | (GPIOC7) | | Input/Output | Port C GPIO—This General Purpose I/O (GPIO) pin can be individually programmed as input or output. | | | | | After reset, the default state is GPIO input. | | PCS2 | 84 | Input/Output | Programmable Chip Select - PCS 2-7 is asserted low for external peripheral chip select. | | PCS3 | 85 | Input/Output | periprioral only solest. | | PCS4 | 86 | Input/Output | | | PCS5 | 87 | Input/Output | | | PCS6 | 88 | Input/Output | | | PCS7 | 89 | Input/Output | | | ANA0 | 70 | Input | ANA0-9—Analog inputs to ADC | | ANA1 | 71 | Input | | | ANA2 | 72 | Input | | | ANA3 | 73 | Input | | | ANA4 | 74 | Input | | | ANA5 | 75 | Input | | | ANA6 | 76 | Input | | | ANA7 | 77 | Input | | | ANA8 | 78 | Input | | | ANA9 | 79 | Input | | | V <sub>REFN</sub> | 66 | Input | <b>ADC Reference</b> —This pin is connected to the negative side of the ADC input range. This pin requires a $0.1\mu F$ ceramic capacitor to $V_{SSA}$ and a start-up time of 25ms, prior to beginning conversions. | | V <sub>REFP</sub> | 65 | Input | <b>ADC Reference</b> —This pin is connected to the positive side of the ADC input range. This pin requires a $0.1\mu F$ ceramic capacitor to $V_{SSA}$ and a start-up time of 25ms, prior to beginning conversions. | Table 3. 56F827 Signal and Package Information for the 128 Pin LQFP (Continued) | Signal Name | Pin No. | Туре | Description | |---------------------|---------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REFMID</sub> | 68 | Input | ADC Reference—This pin isconnected to the center of the ADC input range. This pin requires a $0.1\mu F$ ceramic capacitor to $V_{SSA}$ and a start-up time of 25ms, prior to beginning conversions. | | V <sub>REFLO</sub> | 64 | Input | <b>ADC Reference</b> —These pins are Negative Reference for ADC and are generally connected to a V <sub>SSA</sub> . | | $V_{REFHI}$ | 67 | Input | <b>ADC Reference</b> —These pins are Positive Reference for ADC and are generally connected to a 3.3V Analog (V <sub>DDA_ADC)</sub> supply. | | ĪRQĀ | 40 | Input<br>(Schmitt) | External Interrupt Request A—The IRQA input is a synchronized external interrupt request that indicates that an external device is requesting service. It can be programmed to be level-sensitive or negative-edge-triggered. If level-sensitive triggering is selected, an external pull-up resistor is required for wired-OR operation. If the processor is in the Stop state and IRQA is asserted, the processor | | | | | will exit the Stop state. | | ĪRQB | 49 | Input<br>(Schmitt) | <b>External Interrupt Request B</b> —The IRQB input is an external interrupt request that indicates that an external device is requesting service. It can be programmed to be level-sensitive or negative-edge-triggered. If level-sensitive triggering is selected, an external pull-up resistor is required for wired-OR operation. | | RESET | 42 | Input<br>(Schmitt) | Reset—This input is a direct hardware reset on the processor. When RESET is asserted low, the device is initialized and placed in the Reset state. A Schmitt trigger input is used for noise immunity. When the RESET pin is deasserted, the initial chip operating mode is latched from the external boot pin. The internal reset signal will be deasserted synchronous with the internal clocks, after a fixed number of internal clocks. | | | | | To ensure complete hardware reset, RESET and TRST should be asserted together. The only exception occurs in a debugging environment when a hardware device reset is required and it is necessary not to reset the OnCE/JTAG module. In this case, assert RESET, but do not assert TRST. | | EXTBOOT | 39 | Input<br>(Schmitt) | <b>External Boot</b> —This input is tied to V <sub>DD</sub> to force device to boot from off-chip memory. Otherwise, it is tied to V <sub>SS</sub> . | # **Part 3 Specifications** ### 3.1 General Characteristics The 56F827 is fabricated in high-density CMOS with 5V-tolerant TTL-compatible digital inputs. The term "5V-tolerant" refers to the capability of an I/O pin, built on a 3.3V-compatible process technology, to withstand a voltage up to 5.5V without damaging the device. Many systems have a mixture of devices designed for 3.3V and 5V power supplies. In such systems, a bus may carry both 3.3V- and 5V-compatible I/O voltage levels. A standard 3.3V I/O is designed to receive a maximum voltage of $3.3V \pm 10\%$ during **General Characteristics** normal operation without causing damage. This 5V-tolerant capability, therefore, offers the power savings of 3.3V I/O levels while being able to receive 5V levels without being damaged. Absolute maximum ratings given in **Table 4** are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond these ratings may affect device reliability or cause permanent damage to the device. The 56F827 DC/AC electrical specifications are preliminary and are from design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after complete characterization and device qualifications have been completed. #### **CAUTION** This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level. **Table 4. Absolute Maximum Ratings** | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------| | Supply voltage, core | V <sub>DD</sub> <sup>1</sup> | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 3.0 | V | | Supply voltage, IO<br>Supply voltage, Analog<br>Supply voltage, ADC | V <sub>DDIO</sub> <sup>2</sup> V <sub>DDA</sub> <sup>2</sup> V <sub>DDA_ADC</sub> | V <sub>SSIO</sub> - 0.3<br>V <sub>SSA</sub> - 0.3<br>V <sub>SSA_ADC</sub> -0.3 | V <sub>SSIO</sub> + 4.0<br>V <sub>SSA</sub> + 4.0<br>V <sub>SSA_ADC</sub> +0.3 | V | | Digital input voltages Analog input voltages (XTAL, EXTAL) Analog input voltages (ANA0-7, VREF) | V <sub>IN</sub><br>V <sub>INA</sub><br>V <sub>IN_ADC</sub> | V <sub>SSIO</sub> - 0.3<br>V <sub>SSA</sub> - 0.3<br>V <sub>SSA_ADC</sub> -0.3 | V <sub>SSIO</sub> + 5.5<br>V <sub>DDA</sub> + 0.3<br>V <sub>SSA_ADC</sub> +0.3 | V | | Current drain per pin excluding $V_{DD}$ , $V_{SS}$ , $V_{DDA}$ , $V_{SSA}$ , $V_{DDIO}$ , $V_{SSIO}$ | I | _ | 10 | mA | | Junction temperature | T <sub>J</sub> | _ | 150 | °C | | Storage temperature range | T <sub>STG</sub> | -55 | 150 | °C | <sup>1.</sup> V<sub>DD</sub> must not exceed V<sub>DDIO</sub> <sup>2.</sup> V<sub>DDIO</sub> and V<sub>DDA</sub> must not differ by more that 0.5V **Table 5. Recommended Operating Conditions** | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------|--------------------|------------------|-----|--------------------|------| | Supply voltage, core | V <sub>DD</sub> | 2.4 | 2.5 | 2.75 | V | | Supply Voltage, IO and analog | $V_{DDIO,}V_{DDA}$ | 3.0 | 3.3 | 3.6 | V | | ADC reference voltage, positive | V <sub>REFHI</sub> | 2.7 | _ | $V_{DD\_ADC}$ | V | | ADC reference voltage, negative | V <sub>REFLO</sub> | V <sub>SSA</sub> | _ | V <sub>REFHI</sub> | V | | Ambient operating temperature | T <sub>A</sub> | -40 | _ | 85 | °C | Table 6. Thermal Characteristics<sup>6</sup> | Characteristic | Comments | Symbol | Value | Unit | Notes | |-------------------------------------------|-------------------------|-----------------------------|------------------------------------------|------|-------| | Onaracteristic | Ondracteristic Symbol — | | 128-pin LQFP | Onit | Hotes | | Junction to ambient<br>Natural convection | | $R_{ heta JA}$ | 50.8 | °C/W | 2 | | Junction to ambient (@1m/sec) | | $R_{\theta JMA}$ | 46.5 | °C/W | 2 | | Junction to ambient<br>Natural convection | Four layer board (2s2p) | R <sub>θJMA</sub><br>(2s2p) | 43.9 | °C/W | 1,2 | | Junction to ambient (@1m/sec) | Four layer board (2s2p) | $R_{ heta JMA}$ | 41.7 | °C/W | 1,2 | | Junction to case | | $R_{ heta JC}$ | 13.9 | °C/W | 3 | | Junction to center of case | | $\Psi_{JT}$ | 1.2 | °C/W | 4 | | I/O pin power dissipation | | P <sub>I/O</sub> | User Determined | W | | | Power dissipation | | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD} + P_{I/O})$ | W | | | Junction to center of case | | P <sub>DMAX</sub> | (TJ - TA) /θJA | °C | | #### **Notes:** - 1. Theta-JA determined on 2s2p test boards is frequently lower than would be observed in an application. Determined on 2s2p thermal test board. - 2. Junction to ambient thermal resistance, Theta-JA ( $R_{\theta JA}$ ) was simulated to be equivalent to the JEDEC specification JESD51-2 in a horizontal configuration in natural convection. Theta-JA was also simulated on a thermal test board with two internal planes (2s2p where s is the number of signal layers and p is the number of planes) per JESD51-6 and JESD51-7. The correct name for Theta-JA for forced convection or with the non-single layer boards is Theta-JMA. - 3. Junction to case thermal resistance, Theta-JC ( $R_{\theta JC}$ ), was simulated to be equivalent to the measured values using the cold plate technique with the cold plate temperature used as the "case" temperature. The basic cold plate measurement technique is described by MIL-STD 883D, Method 1012.1. This is the correct thermal metric to use to calculate thermal performance when the package is being used with a heat sink. - 4. Thermal Characterization Parameter, Psi-JT ( $\Psi_{JT}$ ), is the "resistance" from junction to reference point thermocouple on top center of case as defined in JESD51-2. $\Psi_{JT}$ is a useful value to use to estimate junction temperature in steady state customer environments. - Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 6. See Section 5.1 from more details on thermal design considerations. #### 3.2 DC Electrical Characteristics #### **Table 7. DC Electrical Characteristics** Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ , $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF, $f_{op} = 80$ MHz | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|-----------------------------------|-----------------------|-----|-----|------| | Input high voltage (XTAL/EXTAL) | V <sub>IHC</sub> | 2.25 | _ | 3.6 | V | | Input low voltage (XTAL/EXTAL) | V <sub>ILC</sub> | 0 | | 0.5 | V | | Input high voltage (Schmitt trigger inputs) <sup>1</sup> | V <sub>IHS</sub> | 2.2 | | 5.5 | V | | Input low voltage (Schmitt trigger inputs) <sup>2</sup> | V <sub>ILS</sub> | -0.3 | | 0.8 | V | | Input high voltage (all other digital inputs) | V <sub>IH</sub> | 2.0 | _ | 5.5 | V | | Input low voltage (all other digital inputs) | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | | Input current high (pull-up/pull-down resistors disabled, $V_{IN}=V_{DD}$ ) | I <sub>IH</sub> | -1 | - | 1 | μΑ | | Input current low (pull-up/pull-down resistors disabled, $V_{IN}=V_{SS}$ ) | I <sub>IL</sub> | -1 | _ | 1 | μΑ | | Input current high (with pull-up resistor, $V_{IN}=V_{DD}$ ) | I <sub>IHPU</sub> | -0 | | 1 | μΑ | | Input current low (with pull-up resistor, $V_{IN}=V_{SS}$ ) | I <sub>ILPU</sub> | -210 | | -50 | μΑ | | Input current high (with pull-down resistor, $V_{IN}=V_{DD}$ ) | I <sub>IHPD</sub> | 20 | | 180 | μΑ | | Input current low (with pull-down resistor, V <sub>IN</sub> =V <sub>SS</sub> ) | I <sub>ILPD</sub> | -1 | | 1 | μΑ | | Nominal pull-up or pull-down resistor value | R <sub>PU</sub> , R <sub>PD</sub> | | 30 | | ΚΩ | | Output tri-state current low | I <sub>OZL</sub> | -10 | | 10 | μΑ | | Output tri-state current high | I <sub>OZH</sub> | -10 | | 10 | μΑ | | Input current high (analog inputs, V <sub>IN</sub> =V <sub>DDA</sub> ) <sup>2</sup> | I <sub>IHA</sub> | -15 | | 15 | μΑ | | Input current low (analog inputs, V <sub>IN</sub> =V <sub>SSA</sub> ) <sup>2</sup> | I <sub>ILA</sub> | -15 | _ | 15 | μΑ | | Output High Voltage (at I <sub>OH</sub> ) | V <sub>OH</sub> | V <sub>DD</sub> - 0.7 | _ | _ | V | | Output Low Voltage (at I <sub>OL</sub> ) | V <sub>OL</sub> | _ | _ | 0.4 | V | #### Table 7. DC Electrical Characteristics (Continued) Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ , $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF, $f_{op} = 80$ MHz | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------|-------------------------------|-----|-----|-----|------| | Output source current | I <sub>OH</sub> | 4 | _ | _ | mA | | Output sink current | I <sub>OL</sub> | 4 | _ | _ | mA | | PWM pin output source current <sup>3</sup> | I <sub>OHP</sub> | 10 | _ | _ | mA | | PWM pin output sink current <sup>4</sup> | I <sub>OLP</sub> | 16 | _ | _ | mA | | Input capacitance | C <sub>IN</sub> | _ | 8 | _ | pF | | Output capacitance | C <sub>OUT</sub> | _ | 12 | _ | pF | | V <sub>DD</sub> supply current | I <sub>DDT</sub> <sup>5</sup> | | | | | | Run <sup>6</sup> | | _ | 60 | 90 | mA | | Wait <sup>7</sup> | | _ | 35 | 50 | mA | | Stop | | _ | 6 | 15 | mA | | Low Voltage Interrupt, V <sub>DDIO</sub> power supply <sup>8</sup> | V <sub>EIO</sub> | 2.4 | 2.7 | 3.0 | V | | Low Voltage Interrupt, V <sub>DD</sub> power supply <sup>9</sup> | V <sub>EIC</sub> | 2.0 | 2.2 | 2.4 | V | | Power-on Reset <sup>10</sup> | V <sub>POR</sub> | _ | 1.7 | 2.0 | V | - 1. Schmitt Trigger inputs are: EXTBOOT, IRQA, IRQB, RESET, TCS, TCK, TRST, TMS, TDI, and RXD1. - 2. Analog inputs are: ANA[0:7], XTAL and EXTAL. Specification assumes ADC is not sampling. - 3. PWM pin output source current measured with 50% duty cycle. - 4. PWM pin output sink current measured with 50% duty cycle. - 5. $I_{DDT} = I_{DD} + I_{DDA}$ (Total supply current for $V_{DD} + V_{DDA}$ ) - 6. Run (operating) $I_{DD}$ measured using 4MHz clock source. All inputs 0.2V from rail; outputs unloaded. All ports configured as inputs; measured with all modules enabled. - 7. Wait $I_{DD}$ measured using external square wave clock source ( $f_{osc}$ = 4MHz) into XTAL; all inputs 0.2V from rail; no DC loads; less than 50pF on all outputs. $C_L$ = 20pF on EXTAL; all ports configured as inputs; EXTAL capacitance linearly affects wait $I_{DD}$ ; measured with PLL enabled. - 8. This low-voltage interrupt monitors the $V_{DDIO}$ power supply. If $V_{DDIO}$ drops below $V_{EIO}$ , an interrupt is generated. Functionality of the device is guaranteed under transient conditions when $V_{DDIO} \ge V_{EIO}$ (between the minimum specified $V_{DDIO}$ and the point when the $V_{EIO}$ interrupt is generated). - 9. This low-voltage interrupt monitors the $V_{DD}$ power supply. If $V_{DDIO}$ drops below $V_{EIC}$ , an interrupt is generated. Functionality of the device is guaranteed under transient conditions when $V_{DD} \ge V_{EIC}$ (between the minimum specified $V_{DD}$ and the point when the $V_{EIC}$ interrupt is generated). - 10. Power–on reset occurs whenever the $V_{DD}$ power supply drops below $V_{POR}$ . While power is ramping up, this signal remains active as long as $V_{DD}$ is below $V_{POR}$ , no matter how long the ramp-up rate is. Figure 3. Maximum Run I<sub>DD</sub> vs. Frequency (see Note 6. in Table 7) ## 3.3 Supply Voltage Sequencing and Separation Cautions Figure 4 shows two situations to avoid in sequencing the V<sub>DD</sub> and V<sub>DDIO</sub>. V<sub>DDA</sub> supplies. **Notes:** 1. V<sub>DD</sub> rising before V<sub>DDIO</sub>, V<sub>DDA</sub> 2. V<sub>DDIO</sub>, V<sub>DDA</sub> rising much faster than V<sub>DD</sub> Figure 4. Supply Voltage Sequencing and Separation Cautions $V_{DD}$ should not be allowed to rise early (1). This is usually avoided by running the regulator for the $V_{DD}$ supply (2.5V) from the voltage generated by the 3.3V $V_{DDIO}$ supply, see **Figure 5**. This keeps $V_{DD}$ from rising faster than $V_{DDIO}$ . $V_{DD}$ should not rise so late that a large voltage difference is allowed between the two supplies (2). Typically, this situation is avoided by using external discrete diodes in series between supplies, as shown in **Figure 5**. The series diodes forward bias when the difference between $V_{DDIO}$ and $V_{DD}$ reaches approximately 1.4, causing $V_{DD}$ to rise as $V_{DDIO}$ ramps up. When the $V_{DD}$ regulator begins proper operation, the difference between supplies will typically be 0.8V and conduction through the diode chain reduces to essentially leakage current. During supply sequencing, the following general relationship should be adhered to: $V_{DDIO} \ge V_{DD} \ge (V_{DDIO} - 1.4V)$ In practice, V<sub>DDA</sub> is typically connected directly to V<sub>DDIO</sub> with some filtering. Figure 5. Example Circuit to Control Supply Sequencing #### 3.4 AC Electrical Characteristics Timing waveforms in Section 3.4 are tested using the $V_{IL}$ and $V_{IH}$ levels specified in the DC Characteristics table. In Figure 6 the levels of $V_{IH}$ and $V_{IL}$ for an input signal are shown. Note: The midpoint is $V_{IL} + (V_{IH} - V_{IL})/2$ . Figure 6. Input Signal Measurement References Figure 7 shows the definitions of the following signal states: - Active state, when a bus or signal is driven, and enters a low impedance state. - Tri-stated, when a bus or signal is placed in a high impedance state. - Data Valid state, when a signal level has reached V<sub>OL</sub> or V<sub>OH</sub>. - Data Invalid state, when a signal level is in transition between $V_{OL}$ and $V_{OH}$ . Figure 7. Signal States # 3.5 Flash Memory Characteristics **Table 8. Flash Memory Truth Table** | Mode | XE <sup>1</sup> | YE <sup>2</sup> | SE <sup>3</sup> | OE <sup>4</sup> | PROG <sup>5</sup> | ERASE <sup>6</sup> | MAS1 <sup>7</sup> | NVSTR <sup>8</sup> | |--------------|-----------------|-----------------|-----------------|-----------------|-------------------|--------------------|-------------------|--------------------| | Standby | L | L | L | L | L | L | L | L | | Read | Н | Н | Н | Н | L | L | L | L | | Word Program | Н | Н | L | L | Н | L | L | Н | | Page Erase | Н | L | L | L | L | Н | L | Н | | Mass Erase | Н | L | L | L | L | Н | Н | Н | - 1. X address enable, all rows are disabled when XE = 0 - 2. Y address enable, YMUX is disabled when YE = 0 - 3. Sense amplifier enable - 4. Output enable, tri-state Flash data out bus when OE = 0 - 5. Defines program cycle - 6. Defines erase cycle - 7. Defines mass erase cycle, erase whole block - 8. Defines non-volatile store cycle **Table 9. IFREN Truth Table** | Mode | IFREN = 1 | IFREN = 0 | |--------------|---------------------------|---------------------------| | Read | Read information block | Read main memory block | | Word program | Program information block | Program main memory block | | Page erase | Erase information block | Erase main memory block | | Mass erase | Erase both block | Erase main memory block | #### **Table 10. Flash Timing Parameters** Operating Conditions: $V_{SS} = V_{SSA} = 0$ V, $V_{DD} = V_{DDA} = 3.0 - 3.6$ V, $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF | Characteristic | Symbol | Min | Тур | Max | Unit | Figure | |-------------------------------------------|------------------|--------|--------|-----|--------|-----------| | Program time | Tprog* | 20 | _ | - | us | Figure 8 | | Erase time | Terase* | 20 | _ | _ | ms | Figure 9 | | Mass erase time | Tme* | 100 | _ | _ | ms | Figure 10 | | Endurance <sup>1</sup> | E <sub>CYC</sub> | 10,000 | 20,000 | _ | cycles | | | Data Retention <sup>1</sup> @ 5000 cycles | D <sub>RET</sub> | 10 | 30 | _ | years | | The following parameters should only be used in the Manual Word Programming Mode | PROG/ERASE to NVSTR set up time | Tnvs* | _ | 5 | - | us | Figure 8, Figure 9,<br>Figure 10 | |-------------------------------------------|-------------------|---|-----|---|----|----------------------------------| | NVSTR hold time | Tnvh* | - | 5 | _ | us | Figure 8, Figure 9 | | NVSTR hold time (mass erase) | Tnvh1* | - | 100 | _ | us | Figure 10 | | NVSTR to program set up time | T <sub>pgs*</sub> | _ | 10 | _ | us | Figure 8, | | Recovery time | Trcv* | _ | 1 | _ | us | Figure 8,<br>Figure 9,Figure 10 | | Cumulative program HV period <sup>2</sup> | Thv | - | 3 | _ | ms | Figure 8, | | Program hold time <sup>3</sup> | Tpgh | _ | _ | _ | | Figure 8, | | Address/data set up time <sup>3</sup> | Tads | _ | _ | _ | | Figure 8, | | Address/data hold time <sup>3</sup> | Tadh | _ | _ | _ | | Figure 8, | - 1. One cycle is equal to an erase program and read. - 2. The is the cumulative high voltage programming time to the same row before next erase. The same address cannot be programmed twice before next erase. - 3. Parameters are guaranteed by design in smart programming mode and must be one cycle or greater. <sup>\*</sup>The Flash interface unit provides registers for the control of these parameters. Figure 8. Flash Program Cycle Figure 9. Flash Erase Cycle Figure 10. Flash Mass Erase Cycle ### 3.6 External Clock Operation The 56F827 system clock can be derived from a crystal or an external system clock signal. To generate a reference frequency using the internal oscillator, a reference crystal must be connected between the EXTAL and XTAL pins. ### 3.6.1 Crystal Oscillator The internal oscillator is also designed to interface with a parallel-resonant crystal resonator in the frequency range specified for the external crystal in **Table 11.** A recommended crystal oscillator circuit is shown in **Figure 11.** Follow the crystal supplier's recommendations when selecting a crystal, because crystal parameters determine the component values required to provide maximum stability and reliable start-up. The crystal and associated components should be mounted as close as possible to the EXTAL and XTAL pins to minimize output distortion and start-up stabilization time. The internal 56F82x oscillator circuitry is designed to have no external load capacitors present. As shown in **Figure 11,** no external load capacitors should be used. The 56F80x components internally are modeled as a parallel resonant oscillator circuit to provide a capacitive load on each of the oscillator pins (XTAL and EXTAL) of 10pF to 13pF over temperature and process variations. Using a typical value of internal capacitance on these pins of 12pF and a value of 3pF as a typical circuit board trace capacitance the parallel load capacitance presented to the crystal is 9pF as determined by the following equation: $$CL = \frac{CL1 * CL2}{CL1 + CL2} + Cs = \frac{12 * 12}{12 + 12} + 3 = 6 + 3 = 9pF$$ This is the value load capacitance that should be used when selecting a crystal and determining the actual frequency of operation of the crystal oscillator circuit. Figure 11. Connecting to a Crystal Oscillator Circuit #### 3.6.2 Ceramic Resonator It is also possible to drive the internal oscillator with a ceramic resonator, assuming the overall system design can tolerate the reduced signal integrity. A typical ceramic resonator circuit is shown in **Figure 12**. The resonator and components should be mounted as close as possible to the EXTAL and XTAL pins. The internal 56F82x oscillator circuitry is designed to have no external load capacitors present. As shown in **Figure 11**, no external load capacitors should be used. Figure 12. Connecting a Ceramic Resonator **Note:** Motorola recommends only two terminal ceramic resonators vs. three terminal resonators (which contain an internal bypass capacitor to ground). #### 3.6.3 External Clock Source The recommended method of connecting an external clock is given in **Figure 13**. The external clock source is connected to XTAL and the EXTAL pin is held $V_{\rm DDA}/2$ . Figure 13. Connecting an External Clock Signal #### **Table 11. External Clock Operation Timing Requirements** Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ , $T_{A} = -40^{\circ}$ to $+85^{\circ}$ C, $C_{L} \le 50$ pF, $f_{op} = 80$ MHz | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------|------------------|------|-----|-----------------|------| | Frequency of operation (external clock driver) <sup>1</sup> | f <sub>osc</sub> | 0 | 4 | 80 <sup>2</sup> | MHz | | Clock Pulse Width <sup>3, 4</sup> | t <sub>PW</sub> | 6.25 | _ | _ | ns | - 1. See Figure 13 for details on using the recommended connection of an external clock driver. - 2. When using Time-of-Day (TOD), maximum external frequency is 6MHz. - 3. The high or low pulse width must be no smaller than 6.25ns or the chip will not function. - 4. Parameters listed are guaranteed by design. Figure 14. External Clock Timing # 3.6.4 Phase Locked Loop Timing Table 12. PLL Timing $Operating\ Conditions:\ V_{SSIO}=V_{SS}=V_{SSA}=0V,\ V_{DDA}=V_{DDIO}=3.0-3.6V,\ V_{DD}=2.25-2.75V,\ T_{A}=-40^{\circ}\ to\ +85^{\circ}C,\ C_{L}\leq 50pF,\ f_{op}=80MHz$ | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------|---------------------|-----|-----|-----|------| | External reference crystal frequency for the PLL <sup>1</sup> | f <sub>osc</sub> | 2 | 4 | 6 | MHz | | PLL output frequency <sup>2</sup> | f <sub>out</sub> /2 | 40 | _ | 110 | MHz | | PLL stabilization time <sup>3</sup> -40° to +85°C | t <sub>plls</sub> | _ | 1 | 10 | ms | - 1. An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 4MHz input crystal. - 2. ZCLK may not exceed 80MHz. For additional information on ZCLK and $f_{out}/2$ , please refer to the OCCS chapter in the User Manual. ZCLK = $f_{op}$ - 3. This is the minimum time required after the PLL set-up is changed to ensure reliable operation. ### 3.7 External Bus Asynchronous Timing # Table 13. External Bus Asynchronous Timing<sup>1, 2</sup> Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ , $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF, $f_{op} = 80$ MHz | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------|-------------------|-----------------------|---------------------|----------| | Address Valid to WR Asserted | t <sub>AWR</sub> | 6.5 | _ | ns | | WR Width Asserted Wait states = 0 Wait states > 0 | t <sub>WR</sub> | 7.5<br>(T*WS) + 7.5 | | ns<br>ns | | WR Asserted to D0–D15 Out Valid | t <sub>WRD</sub> | _ | T + 4.2 | ns | | Data Out Hold Time from WR Deasserted | t <sub>DOH</sub> | 4.8 | _ | ns | | Data Out Set Up Time to WR Deasserted Wait states = 0 Wait states > 0 | t <sub>DOS</sub> | 2.2<br>(T*WS) + 6.4 | | ns<br>ns | | RD Deasserted to Address Not Valid | t <sub>RDA</sub> | 0 | _ | ns | | Address Valid to RD Deasserted Wait states = 0 Wait states > 0 | t <sub>ARDD</sub> | 18.7<br>(T*WS) + 18.7 | _ | ns<br>ns | | Input Data Hold to RD Deasserted | t <sub>DRD</sub> | 0 | _ | ns | | RD Assertion Width Wait states = 0 Wait states > 0 | t <sub>RD</sub> | 19<br>(T*WS) + 19 | | ns<br>ns | | Address Valid to Input Data Valid<br>Wait states = 0<br>Wait states > 0 | t <sub>AD</sub> | _<br>_ | 1<br>(T*WS) + 1 | ns<br>ns | | Address Valid to RD Asserted | t <sub>ARDA</sub> | -4.4 | _ | ns | | RD Asserted to Input Data Valid Wait states = 0 Wait states > 0 | t <sub>RDD</sub> | _<br>_ | 2.4<br>(T*WS) + 2.4 | ns<br>ns | | WR Deasserted to RD Asserted | t <sub>WRRD</sub> | 6.8 | _ | ns | | RD Deasserted to RD Asserted | t <sub>RDRD</sub> | 0 | _ | ns | | WR Deasserted to WR Asserted | t <sub>WRWR</sub> | 14.1 | _ | ns | | RD Deasserted to WR Asserted | t <sub>RDWR</sub> | 12.8 | _ | ns | <sup>1.</sup> Timing is both wait state and frequency dependent. In the formulas listed, WS = the number of wait states and To calculate the required access time for an external memory for any frequency < 80MHz, use this formula: Top = Clock period @ desired operating frequency WS = Number of wait states Memory Access Time = (Top\*WS) + (Top- 11.5) T = Clock Period. For 80MHz operation, T = 12.5ns. <sup>2.</sup> Parameters listed are guaranteed by design. Note: During read-modify-write instructions and internal instructions, the address lines do not change state. Figure 15. External Bus Asynchronous Timing ## 3.8 Reset, Stop, Wait, Mode Select, and Interrupt Timing Table 14. Reset, Stop, Wait, Mode Select, and Interrupt Timing 1, 5 Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ V | Characteristic | Symbol | Min | Max | Unit | See<br>Figure | |---------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-----|----------|---------------| | RESET Assertion to Address, Data and Control Signals High Impedance | t <sub>RAZ</sub> | _ | 21 | ns | Figure 16 | | Minimum RESET Assertion Duration <sup>2</sup> OMR Bit 6 = 0 OMR Bit 6 = 1 | t <sub>RA</sub> | 275,000T<br>128T | - | ns<br>ns | Figure 16 | | RESET Deassertion to First External Address Output | t <sub>RDA</sub> | 33T | 34T | ns | Figure 16 | | Edge-sensitive Interrupt Request Width | t <sub>IRW</sub> | 1.5T | _ | ns | Figure 17 | | IRQA, IRQB Assertion to External Data Memory<br>Access Out Valid, caused by first instruction execution<br>in the interrupt service routine | t <sub>IDM</sub> | 15T | - | ns | Figure 18 | | IRQA, IRQB Assertion to General Purpose Output Valid, caused by first instruction execution in the interrupt service routine | t <sub>IG</sub> | 16T | _ | ns | Figure 18 | Reset, Stop, Wait, Mode Select, and Interrupt Timing Table 14. Reset, Stop, Wait, Mode Select, and Interrupt Timing<sup>1, 5</sup> (Continued) Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ V | Characteristic | Symbol | Min | Max | Unit | See<br>Figure | |-------------------------------------------------------------------------------------------------------------------|------------------|--------|-----------------|----------|---------------| | IRQA Low to First Valid Interrupt Vector Address Out recovery from Wait State <sup>3</sup> | t <sub>IRI</sub> | 13T | _ | ns | Figure 19 | | IRQA Width Assertion to Recover from Stop State <sup>4</sup> | t <sub>IW</sub> | 2T | _ | ns | Figure 20 | | Delay from IRQA Assertion to Fetch of first instruction (exiting Stop) | t <sub>IF</sub> | | | | Figure 20 | | OMR Bit 6 = 0<br>OMR Bit 6 = 1 | | _<br>_ | 275,000T<br>12T | ns<br>ns | | | Duration for Level Sensitive IRQA Assertion to Cause the Fetch of First IRQA Interrupt Instruction (exiting Stop) | t <sub>IRQ</sub> | | | | Figure 21 | | OMR Bit 6 = 0 | | _ | 275,000T | ns | | | OMR Bit 6 = 1 | | _ | 12T | ns | | | Delay from Level Sensitive IRQA Assertion to First Interrupt Vector Address Out Valid (exiting Stop) | t <sub>II</sub> | | | | Figure 21 | | OMR Bit 6 = 0<br>OMR Bit 6 = 1 | | _<br>_ | 275,000T<br>12T | ns<br>ns | | - 1. In the formulas, T = clock cycle. For an operating frequency of 80MHz, T = 12.5ns. - 2. Circuit stabilization delay is required during reset when using an external clock or crystal oscillator in two cases: - After power-on reset - When recovering from Stop state - 3. The minimum is specified for the duration of an edge-sensitive $\overline{IRQA}$ interrupt required to recover from the Stop state. This is not the minimum required so that the IRQA interrupt is accepted. - 4. The interrupt instruction fetch is visible on the pins only in Mode 3. - 5. Parameters listed are guaranteed by design. Figure 16. Asynchronous Reset Timing Figure 17. External Interrupt Timing (Negative-Edge-Sensitive) Figure 18. External Level-Sensitive Interrupt Timing Figure 19. Interrupt from Wait State Timing Figure 20. Recovery from Stop State Using Asynchronous Interrupt Timing Figure 21. Recovery from Stop State Using IRQA Interrupt Service # 3.9 Serial Peripheral Interface (SPI) Timing Table 15. SPI Timing<sup>1</sup> Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ , $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF, $f_{op} = 80$ MHz | Characteristic | Symbol | Min | Max | Unit | See Figure | |-------------------------------------------------------------------|------------------|------------|------|----------|------------------------| | Cycle time<br>Master<br>Slave | t <sub>C</sub> | 50<br>25 | _ | ns<br>ns | Figures 22, 23, 24, 25 | | Enable lead time<br>Master<br>Slave | t <sub>ELD</sub> | _<br>25 | _ | ns<br>ns | Figure 25 | | Enable lag time<br>Master<br>Slave | t <sub>ELG</sub> | _<br>100 | _ | ns<br>ns | Figure 25 | | Clock (SCLK) high time<br>Master<br>Slave | t <sub>CH</sub> | 24<br>12 | | ns<br>ns | Figures 22, 23, 24, 25 | | Clock (SCLK) low time<br>Master<br>Slave | t <sub>CL</sub> | 24.1<br>12 | | ns<br>ns | Figures 22, 23, 24, 25 | | Data set-up time required for inputs Master Slave | t <sub>DS</sub> | 20<br>0 | _ | ns<br>ns | Figures 22, 23, 24, 25 | | Data hold time required for inputs Master Slave | t <sub>DH</sub> | 0<br>2 | _ | ns<br>ns | Figures 22, 23, 24, 25 | | Access time (time to data active from high-impedance state) Slave | t <sub>A</sub> | 4.8 | 15 | ns | Figure 25 | | Disable time (hold time to high-impedance state) Slave | t <sub>D</sub> | 3.7 | 15.2 | ns | Figure 25 | ### Table 15. SPI Timing<sup>1</sup> (Continued) Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ , $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF, $f_{op} = 80$ MHz | Data Valid for outputs Master Slave (after enable edge) | t <sub>DV</sub> | | 4.5<br>20.4 | ns<br>ns | Figures 22, 23, 24, 25 | |---------------------------------------------------------|-----------------|--------|--------------|----------|------------------------| | Data invalid<br>Master<br>Slave | t <sub>DI</sub> | 0<br>0 | | ns<br>ns | Figures 22, 23, 24, 25 | | Rise time<br>Master<br>Slave | t <sub>R</sub> | | 11.5<br>10.0 | ns<br>ns | Figures 22, 23, 24, 25 | | Fall time<br>Master<br>Slave | t <sub>F</sub> | | 9.7<br>9.0 | ns<br>ns | Figures 22, 23, 24, 25 | <sup>1.</sup>Parameters listed are guaranteed by design. Figure 22. SPI Master Timing (CPHA = 0) Figure 23. SPI Master Timing (CPHA = 1) Figure 24. SPI Slave Timing (CPHA = 0) Figure 25. SPI Slave Timing (CPHA = 1) # 3.10 Analog-to-Digital Converter (ADC) Timing Table 16. ADC Specifications and Timing Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = V_{SSA\_ADC} = 0V$ , $V_{DDA\_ADC} = V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ , $V_{REFH} = 2.7V - V_{DDA}$ , $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF, $f_{op} = 80$ MHz | Characteristic | Symbol | Min | Тур | Max | Unit | | | |-------------------------------------|--------------------|--------------------|---------|----------------------|--------------------------------------|--|--| | ADC Input voltage | V <sub>ADCIN</sub> | 0 | _ | V <sub>REFHI</sub> 1 | V | | | | Resolution | R <sub>ES</sub> | 12 | _ | 12 | Bits | | | | Integral Non-Linearity <sup>2</sup> | INL | _ | +/- 1 | +/- 3 | LSB <sup>3</sup> | | | | Differential Non-Linearity | DNL | _ | +/- 0.4 | +/- 1 | LSB <sup>3</sup> | | | | Monotonicity | | GUARANTEED | | | | | | | ADC internal clock <sup>4</sup> | f <sub>ADIC</sub> | 0.5 | _ | 2.5 | MHz | | | | Conversion range | R <sub>AD</sub> | V <sub>REFLO</sub> | _ | V <sub>REFHI</sub> | V | | | | Power-up time | t <sub>ADPU</sub> | _ | 25 | _ | ms | | | | Conversion time | t <sub>ADC</sub> | _ | 6 | _ | t <sub>AIC</sub> cycles <sup>5</sup> | | | | Sample time | t <sub>ADS</sub> | _ | 1 | _ | t <sub>AIC</sub> cycles <sup>5</sup> | | | | Input capacitance | C <sub>ADI</sub> | _ | 5 | _ | pF <sup>5</sup> | | | Analog-to-Digital Converter (ADC) Timing #### **Table 16. ADC Specifications and Timing** Operating Conditions: $V_{SSIO}=V_{SS}=V_{SSA}=V_{SSA\_ADC}=0V$ , $V_{DDA\_ADC}=V_{DDA}=V_{DDIO}=3.0-3.6V$ , $V_{DD}=2.25-2.75V$ , $V_{REFH}=2.7V-V_{DDA}$ , $V_{AB}=-40^{\circ}$ to $+85^{\circ}$ C, C. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------|---------------------|------|------|------|------| | Gain Error (transfer gain) <sup>4</sup> | E <sub>GAIN</sub> | 0.95 | 1.00 | 1.10 | _ | | Offset Voltage <sup>4</sup> | V <sub>OFFSET</sub> | -60 | +15 | +40 | mV | | Total Harmonic Distortion <sup>4</sup> | THD | 57 | 66 | _ | dB | | Effective Number of Bits <sup>4</sup> | ENOB | 9.3 | 10.5 | _ | bit | | Spurious Free Dynamic Range <sup>4</sup> | SFDR | 58 | 70 | _ | dB | | Signal-to-Noise plus Distortion <sup>4</sup> | SINAD | 56 | 64 | _ | dB | | ADC quiescent current | I <sub>ADC</sub> | _ | 10 | _ | mA | | ADC quiescent current (power down bit set high) | I <sub>ADCPD</sub> | _ | 1 | _ | μΑ | | V <sub>REF</sub> quiescent current | I <sub>VREF</sub> | _ | 1 | _ | mA | | V <sub>REF</sub> quiescent current (power down bit set high) | I <sub>VREFPD</sub> | _ | 1 | _ | μΑ | - 1. $V_{REF}$ must be equal to or less than $V_{DDA}$ and must be greater than 2.7V. For optimal ADC performance, set $V_{REF}$ to $V_{DDA}$ -0.3V. - 2. Measured in 10-90% range. - 3. LSB = Least Significant Bit. - 4. Guaranteed by characterization. - 5. $t_{AIC} = 1/f_{ADIC}$ Figure 26. Equivalent Analog Input Circuit - 1. Parasitic capacitance due to package, pin to pin, and pin to package base coupling. (1.8pf) - 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing. (2.04pf) - 3. Equivalent resistance for the ESD isolation resistor and the channel select mux. (500 ohms) - 4. Sampling capacitor at the sample and hold circuit. Capacitor 4 is normally disconnected from the input and is only connected to it at sampling time. (1pf) # 3.11 SSI Timing Table 17. SSI Master Mode<sup>1</sup> Switching Characteristics | Parameter | Symbol | Min | Typ | Max | Units | |--------------------------------------------------------------|---------------------|-----------------|--------|-----------------|-------| | Parameter | Symbol | IVIII | Тур | | Units | | STCK frequency | fs | _ | _ | 10 <sup>2</sup> | MHz | | STCK period <sup>3</sup> | t <sub>SCKW</sub> | 100 | _ | _ | ns | | STCK high time | t <sub>SCKH</sub> | 50 <sup>4</sup> | _ | _ | ns | | STCK low time | t <sub>SCKL</sub> | 50 <sup>4</sup> | _ | _ | ns | | Output clock rise/fall time | _ | _ | 4 | _ | ns | | Delay from STCK high to STFS (bl) high - Master <sup>5</sup> | t <sub>TFSBHM</sub> | 0.1 | _ | 0.5 | ns | | Delay from STCK high to STFS (wl) high - Master <sup>5</sup> | t <sub>TFSWHM</sub> | 0.1 | _ | 0.5 | ns | | Delay from SRCK high to SRFS (bl) high - Master <sup>5</sup> | t <sub>RFSBHM</sub> | 0.6 | _ | 1.3 | ns | | Delay from SRCK high to SRFS (wl) high - Master <sup>5</sup> | t <sub>RFSWHM</sub> | 0.6 | _ | 1.3 | ns | | Delay from STCK high to STFS (bl) low - Master <sup>5</sup> | t <sub>TFSBLM</sub> | -1.0 | _ | -0.1 | ns | | Delay from STCK high to STFS (wl) low - Master <sup>5</sup> | t <sub>TFSWLM</sub> | -1.0 | _ | -0.1 | ns | | Delay from SRCK high to SRFS (bl) low - Master <sup>5</sup> | t <sub>RFSBLM</sub> | -0.1 | _ | 0 | ns | | Delay from SRCK high to SRFS (wl) low - Master <sup>5</sup> | t <sub>RFSWLM</sub> | -0.1 | _ | 0 | ns | | STCK high to STXD enable from high impedance - Master | t <sub>TXEM</sub> | 20 | _ | 22 | ns | | STCK high to STXD valid - Master | t <sub>TXVM</sub> | 24 | _ | 26 | ns | | STCK high to STXD not valid - Master | t <sub>TXNVM</sub> | 0.1 | _ | 0.2 | ns | | STCK high to STXD high impedance - Master | t <sub>TXHIM</sub> | 24 | _ | 25.5 | ns | | SRXD Setup time before SRCK low - Master | t <sub>SM</sub> | 4 | _ | _ | ns | | SRXD Hold time after SRCK low - Master | t <sub>HM</sub> | 4 | _ | _ | ns | | Synchronous Operation (in addition to standa | rd internal cloc | k param | eters) | | | | SRXD Setup time before STCK low - Master | t <sub>TSM</sub> | 4 | | _ | _ | | SRXD Hold time after STCK low - Master | t <sub>THM</sub> | 4 | _ | _ | _ | - 1. Master mode is internally generated clocks and frame syncs - 2. Max clock frequency is $IP_clk/4 = 40MHz / 4 = 10MHz$ for an 80MHz part. - 3. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP=0 in SCR2 and RSCKP=0 in SCSR) and a non-inverted frame sync (TFSI=0 in SCR2 and RFSI=0 in SCSR). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS in the tables and in the figures. - 4. 50% duty cycle - 5. bl = bit length; wl = word length Figure 27. Master Mode Timing Diagram Table 18. SSI Slave Mode<sup>1</sup> Switching Characteristics | Parameter | Symbol | Min | Тур | Max | Units | |-------------------------------------------------------------|---------------------|-----------------|-----|-----------------|-------| | STCK frequency | fs | | _ | 10 <sup>2</sup> | MHz | | STCK period <sup>3</sup> | t <sub>SCKW</sub> | 100 | _ | | ns | | STCK high time | t <sub>SCKH</sub> | 50 <sup>4</sup> | _ | | ns | | STCK low time | t <sub>SCKL</sub> | 50 <sup>4</sup> | _ | _ | ns | | Output clock rise/fall time | _ | | 4 | | ns | | Delay from STCK high to STFS (bl) high - Slave <sup>5</sup> | t <sub>TFSBHS</sub> | 0.1 | | 46 | ns | | Delay from STCK high to STFS (wl) high - Slave <sup>5</sup> | t <sub>TFSWHS</sub> | 0.1 | _ | 46 | ns | | Delay from SRCK high to SRFS (bl) high - Slave <sup>5</sup> | t <sub>RFSBHS</sub> | 0.1 | _ | 46 | ns | | Delay from SRCK high to SRFS (wl) high - Slave <sup>5</sup> | t <sub>RFSWHS</sub> | 0.1 | _ | 46 | ns | Table 18. SSI Slave Mode<sup>1</sup> Switching Characteristics (Continued) | Parameter | Symbol | Min | Тур | Max | Units | |------------------------------------------------------------------|---------------------|----------|--------|------|-------| | Delay from STCK high to STFS (bl) low - Slave <sup>5</sup> | t <sub>TFSBLS</sub> | -1 | _ | _ | ns | | Delay from STCK high to STFS (wl) low - Slave <sup>5</sup> | t <sub>TFSWLS</sub> | -1 | _ | _ | ns | | Delay from SRCK high to SRFS (bl) low - Slave <sup>5</sup> | t <sub>RFSBLS</sub> | -46 | _ | _ | ns | | Delay from SRCK high to SRFS (wl) low - Slave <sup>5</sup> | t <sub>RFSWLS</sub> | -46 | _ | _ | ns | | STCK high to STXD enable from high impedance - Slave | t <sub>TXES</sub> | _ | _ | _ | ns | | STCK high to STXD valid - Slave | t <sub>TXVS</sub> | 1 | _ | 25 | ns | | STFS high to STXD enable from high impedance (first bit) - Slave | t <sub>FTXES</sub> | 5.5 | _ | 25 | ns | | STFS high to STXD valid (first bit) - Slave | t <sub>FTXVS</sub> | 6 | _ | 27 | ns | | STCK high to STXD not valid - Slave | t <sub>TXNVS</sub> | 11 | _ | 13 | ns | | STCK high to STXD high impedance - Slave | t <sub>TXHIS</sub> | 11 | _ | 28.5 | ns | | SRXD Setup time before SRCK low - Slave | t <sub>SS</sub> | 4 | _ | _ | ns | | SRXD Hold time after SRCK low - Slave | t <sub>HS</sub> | 4 | _ | _ | ns | | Synchronous Operation (in addition to standard | external cloc | k parame | eters) | | | | SRXD Setup time before STCK low - Slave | t <sub>TSS</sub> | 4 | _ | _ | _ | | SRXD Hold time after STCK low - Slave | t <sub>THS</sub> | 4 | _ | _ | _ | - 1. Slave mode is externally generated clocks and frame syncs - 2. Max clock frequency is $IP_clk/4 = 40MHz / 4 = 10MHz$ for an 80MHz part. - 3. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP=0 in SCR2 and RSCKP=0 in SCSR) and a non-inverted frame sync (TFSI=0 in SCR2 and RFSI=0 in SCSR). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS in the tables and in the figures. - 4. 50% duty cycle - 5. bl = bit length; wl = word length Figure 28. Slave Mode Clock Timing # 3.12 Quad Timer Timing # Table 19. Timer Timing<sup>1, 2</sup> Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ V | Characteristic | Symbol | Min | Max | Unit | |------------------------------|--------------------|------|-----|------| | Timer input period | P <sub>IN</sub> | 4T+6 | | ns | | Timer input high/low period | P <sub>INHL</sub> | 2T+3 | _ | ns | | Timer output period | P <sub>OUT</sub> | 2T | _ | ns | | Timer output high/low period | P <sub>OUTHL</sub> | 1T | _ | ns | - 1. In the formulas listed, T = clock cycle. For 80MHz operation, T = 12.5ns. - 2. Parameters listed are guaranteed by design. Figure 29. Quad Timer Timing # 3.13 Serial Communication Interface (SCI) Timing Table 20. SCI Timing<sup>4</sup> Operating Conditions: $V_{SSIO} = V_{SS} = V_{SSA} = 0V$ , $V_{DDA} = V_{DDIO} = 3.0 - 3.6V$ , $V_{DD} = 2.25 - 2.75V$ , $T_A = -40^{\circ}$ to $+85^{\circ}$ C, $C_L \le 50$ pF, $f_{op} = 80$ MHz | Characteristic | Symbol | Min | Max | Unit | |------------------------------|-------------------|----------|------------------------------|------| | Baud Rate <sup>1</sup> | BR | _ | (f <sub>MAX</sub> *2.5)/(80) | Mbps | | RXD <sup>2</sup> Pulse Width | RXD <sub>PW</sub> | 0.965/BR | 1.04/BR | ns | | TXD <sup>3</sup> Pulse Width | TXD <sub>PW</sub> | 0.965/BR | 1.04/BR | ns | - 1. $f_{MAX}$ is the frequency of operation of the system clock in MHz. - 2. The RXD pin in SCI0 is named RXD0 and the RXD pin in SCI1 is named RXD1. - 3. The TXD pin in SCI0 is named TXD0 and the TXD pin in SCI1 is named TXD1. - 4. Parameters listed are guaranteed by design. Figure 30. RXD Pulse Width Figure 31. TXD Pulse Width ## 3.14 JTAG Timing ## Table 21. JTAG Timing<sup>1, 3</sup> $Operating\ Conditions:\ V_{SSIO}=V_{SS}=V_{SSA}=0V,\ V_{DDA}=V_{DDIO}=3.0-3.6V,\ V_{DD}=2.25-2.75V,\ T_{A}=-40^{\circ}\ to\ +85^{\circ}C,\ C_{L}\leq 50pF,\ f_{op}=80MHz$ | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------|-------------------|-----|------|------| | TCK frequency of operation <sup>2</sup> | f <sub>OP</sub> | DC | 10 | MHz | | TCK cycle time | t <sub>CY</sub> | 100 | _ | ns | | TCK clock pulse width | t <sub>PW</sub> | 50 | _ | ns | | TMS, TDI data set-up time | t <sub>DS</sub> | 0.4 | _ | ns | | TMS, TDI data hold time | t <sub>DH</sub> | 1.2 | _ | ns | | TCK low to TDO data valid | t <sub>DV</sub> | _ | 26.6 | ns | | TCK low to TDO tri-state | t <sub>TS</sub> | _ | 23.5 | ns | | TRST assertion time | t <sub>TRST</sub> | 50 | _ | ns | | DE assertion time | t <sub>DE</sub> | 4T | _ | ns | - 1. Timing is both wait state and frequency dependent. For the values listed, T = clock cycle. For 80MHz operation, T = 12.5ns. - 2. TCK frequency of operation must be less than 1/8 the processor rate. - 3. Parameters listed are guaranteed by design. Figure 32. Test Clock Input Timing Diagram Figure 33. Test Access Port Timing Diagram Figure 34. TRST Timing Diagram Figure 35. OnCE—Debug Event # Part 4 Packaging # 4.1 Package and Pin-Out Information 56F827 This section contains package and pin-out information for the 128-pin LQFP configuration of the 56F827. Figure 36. Top View, 56F827 128-pin LQFP Package Table 22. 56F827 Pin Identification by Pin Number | Pin No. | Signal Name | Pin No. | Signal Name | Pin No. | Signal Name | Pin No. | Signal Name | |---------|-------------------|---------|----------------------|---------|----------------------|---------|-------------------| | 1 | D4 | 33 | A10 | 65 | V <sub>REFP</sub> | 97 | GPIOD1 | | 2 | D5 | 34 | A11 | 66 | V <sub>REFN</sub> | 98 | GPIOD0 | | 3 | D6 | 35 | A12 | 67 | V <sub>REFHI</sub> | 99 | SS | | 4 | V <sub>DDIO</sub> | 36 | A13 | 68 | V <sub>REFMID</sub> | 100 | MISO | | 5 | V <sub>SSIO</sub> | 37 | A14 | 69 | V <sub>DDA_ADC</sub> | 101 | MOSI | | 6 | D7 | 38 | A15 | 70 | ANA0 | 102 | SCLK | | 7 | D8 | 39 | EXTBOOT | 71 | ANA1 | 103 | RXD2 | | 8 | D9 | 40 | ĪRQĀ | 72 | ANA2 | 104 | TXD2 | | 9 | D10 | 41 | DE | 73 | ANA3 | 105 | RXD1 | | 10 | D11 | 42 | RESET | 74 | ANA4 | 106 | TXD1 | | 11 | D12 | 43 | TCS | 75 | ANA5 | 107 | RXD0 | | 12 | D13 | 44 | TCK | 76 | ANA6 | 108 | TXD0 | | 13 | D14 | 45 | TRST | 77 | ANA7 | 109 | TA3 | | 14 | D15 | 46 | TMS | 78 | ANA8 | 110 | TA2 | | 15 | RD | 47 | TDO | 79 | ANA9 | 111 | TA1 | | 16 | WR | 48 | TDI | 80 | V <sub>SS</sub> | 112 | TA0 | | 17 | DS | 49 | ĪRQB | 81 | V <sub>DD</sub> | 113 | V <sub>DDIO</sub> | | 18 | PS | 50 | STCK | 82 | V <sub>DDIO</sub> | 114 | V <sub>SSIO</sub> | | 19 | V <sub>DD</sub> | 51 | STFS | 83 | V <sub>SSIO</sub> | 115 | V <sub>SS</sub> | | 20 | V <sub>SS</sub> | 52 | STD | 84 | PCS2 | 116 | $V_{DD}$ | | 21 | A0 | 53 | SRCK | 85 | PCS3 | 117 | GPIOB7 | | 22 | A1 | 54 | SRFS | 86 | PCS4 | 118 | GPIOB6 | | 23 | A2 | 55 | SRD | 87 | PCS5 | 119 | GPIOB5 | | 24 | А3 | 56 | $V_{DDIO}$ | 88 | PCS6 | 120 | GPIOB4 | | 25 | A4 | 57 | CLKO | 89 | PCS7 | 121 | GPIOB3 | | 26 | A5 | 58 | V <sub>SSIO</sub> | 90 | VPP | 122 | GPIOB2 | | 27 | A6 | 59 | EXTAL | 91 | GPIOD7 | 123 | GPIOB1 | | 28 | A7 | 60 | XTAL | 92 | GPIOD6 | 124 | GPIOB0 | | 29 | V <sub>DDIO</sub> | 61 | V <sub>SSA</sub> | 93 | GPIOD5 | 125 | D0 | | 30 | V <sub>SSIO</sub> | 62 | V <sub>DDA</sub> | 94 | GPIOD4 | 126 | D1 | | 31 | A8 | 63 | V <sub>SSA_ADC</sub> | 95 | GPIOD3 | 127 | D2 | | 32 | A9 | 64 | V <sub>REFLO</sub> | 96 | GPIOD2 | 128 | D3 | #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DATUM PLANE H IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - 4. DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H. - 5. DIMENSIONS D AND E TO BE DETERMINED AT SEATING PLANE C. - 6. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS D1 AND E1 DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H. - 7. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE b DIMENSION TO EXCEED 0.35. Case Outline - 1129-01 | | MILLIMETERS | | | | | | | | |-----|-------------|-------|--|--|--|--|--|--| | DIM | MIN | MAX | | | | | | | | Α | | 1.60 | | | | | | | | A1 | 0.05 | 0.15 | | | | | | | | A2 | 1.35 | 1.45 | | | | | | | | b | 0.17 | 0.27 | | | | | | | | b1 | 0.17 | 0.23 | | | | | | | | С | 0.09 | 0.20 | | | | | | | | c1 | 0.09 | 0.16 | | | | | | | | D | 22.00 | BSC | | | | | | | | D1 | 20.00 | OBSC | | | | | | | | е | | BSC | | | | | | | | Е | | ) BSC | | | | | | | | E1 | 14.00 | ) BSC | | | | | | | | L | 0.45 | 0.75 | | | | | | | | L1 | 1.00 | REF | | | | | | | | L2 | 0.50 | REF | | | | | | | | S | 0.20 | | | | | | | | | R1 | 0.08 | | | | | | | | | R2 | 0.08 | 0.20 | | | | | | | | θ | 0° | 7° | | | | | | | | θ1 | 0° | | | | | | | | | θ2 | 11° | 13° | | | | | | | Figure 37. 128-pin LQFP Mechanical Information # Part 5 Design Considerations ## 5.1 Thermal Design Considerations An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation: Equation 1: $$T_J = T_A + (P_D \times R_{\theta JA})$$ Where: $T_A$ = ambient temperature ${}^{\circ}C$ $R_{\theta JA}$ = package junction-to-ambient thermal resistance °C/W $P_D$ = power dissipation in package Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: **Equation 2:** $$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$ Where: $R_{\theta JA}$ = package junction-to-ambient thermal resistance °C/W $R_{\theta JC}$ = package junction-to-case thermal resistance °C/W $R_{\theta CA}$ = package case-to-ambient thermal resistance °C/W $R_{\theta JC}$ is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance, $R_{\theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the Printed Circuit Board (PCB), or otherwise change the thermal dissipation capability of the area surrounding the device on the PCB. This model is most useful for ceramic packages with heat sinks; some 90% of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system-level thermal simulation tool. The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimations obtained from $R_{\theta JA}$ do not satisfactorily answer whether the thermal performance is adequate, a system-level model may be appropriate. #### **Definitions:** A complicating factor is the existence of three common definitions for determining the junction-to-case thermal resistance in plastic packages: - Measure the thermal resistance from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink. This is done to minimize temperature variation across the surface. - Measure the thermal resistance from the junction to where the leads are attached to the case. This definition is approximately equal to a junction to board thermal resistance. - Use the value obtained by the equation (T<sub>J</sub> T<sub>T</sub>)/P<sub>D</sub> where T<sub>T</sub> is the temperature of the package case determined by a thermocouple. **Electrical Design Considerations** The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back-calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance. ## 5.2 Electrical Design Considerations #### **CAUTION** This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level. Use the following list of considerations to assure correct operation: - Provide a low-impedance path from the board power supply to each V<sub>DD</sub>, V<sub>DDIO</sub>, and V<sub>DDA</sub> pin on the hybrid controller, and from the board ground to each V<sub>SS</sub> V<sub>SSIO</sub> and V<sub>SSA</sub> (GND) pin. - The minimum bypass requirement is to place $0.1\mu F$ capacitors positioned as close as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the $V_{DD}/V_{SS}$ pairs, including $V_{DDA}/V_{SSA}$ and $V_{DDIO}/V_{SSIO}$ . Ceramic and tantalum capacitors tend to provide better performance tolerances. - Ensure that capacitor leads and associated printed circuit traces that connect to the chip $V_{DD}$ , $V_{DDIO}$ , and $V_{DDA}$ and $V_{SS}$ , $V_{SSIO}$ , and $V_{SSA}$ (GND) pins are less than 0.5 inch per capacitor lead. - Bypass the $V_{DD}$ and $V_{SS}$ layers of the PCB with approximately $100\mu F$ , preferably with a high-grade capacitor such as a tantalum capacitor. - Because the controller's output signals have fast rise and fall times, PCB trace lengths should be minimal. - Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the V<sub>DD</sub> and V<sub>SS</sub> circuits. - Take special care to minimize noise levels on the VREF, V<sub>DDA</sub> and V<sub>SSA</sub> pins. - When using Wired-OR mode on the SPI or the $\overline{IRQx}$ pins, the user must provide an external pull-up device. - Designs that utilize the TRST pin for JTAG port or OnCE module functionality (such as development or debugging systems) should allow a means to assert TRST whenever RESET is asserted, as well as a means to assert TRST independently of RESET. TRST must be asserted at power up for proper operation. Designs that do not require debugging functionality, such as consumer products, TRST should be tied low. - Because the Flash memory is programmed through the JTAG/OnCE port, designers should provide an interface to this port to allow in-circuit Flash programming. # **Part 6 Ordering Information** **Table 23** lists the pertinent information needed to place an order. Consult a Motorola Semiconductor sales office or authorized distributor to determine availability and to order parts. #### Table 23. 56F827 Ordering Information | Part | Supply<br>Voltage | Package Type | Pin<br>Count | Frequency<br>(MHz) | Order Number | |--------|-------------------|-----------------------------------|--------------|--------------------|---------------| | 56F827 | 2.25-2.75V | Low Profile Quad Flat Pack (LQFP) | 128 | 80 | DSP56F827FG80 | #### **HOW TO REACH US:** #### USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 #### JAPAN: Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569 #### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong 852-26668334 #### **HOME PAGE:** http://motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2004