NOVATEK

## 160 Output LCD Segment/Common Driver

## Features

## (Segment mode)

■ Shift Clock frequency:
14 MHz (Max.) (Vdd = 5V $\pm 10 \%$ )
8 MHz (Max.) (Vdd = 2.5V-4.5V)

- Adopts a data bus system
- 4-bit/8-bit parallel input modes are selectable with a mode (MD) pin
- Automatic transfer function with an enable signal
- Automatic counting function when in the chip select mode, causes the internal clock to be stopped by automatically counting 160 bits of input data


## (Common mode)

- Shift clock frequency: 4.0MHz (Max.)
- Built-in 160-bits bidirectional shift register (divisible into 80 -bits $\times 2$ )


## General Description

The NT7701 is a 160 -bit output segment/common driver LSI suitable for driving the large scale dot matrix LCD panels used by PDA's, personal computers and work stations for example. Through the use of SST (Super Slim TCP) technology, it is ideal for substantially decreasing the size of the frame section of the LCD module. The NT7701 is good as both a segment driver and a common driver, and a low

- Available in a single mode (160-bits shift register) or in a dual mode (80-bits shift register x 2 )

1. Y1 $\rightarrow$ Y160 Single mode
2. $\mathrm{Y} 160 \rightarrow \mathrm{Y} 1$

## Single mode

3. $\mathrm{Y} 1 \rightarrow \mathrm{Y} 80, \mathrm{Y} 81 \rightarrow \mathrm{Y} 160$

Dual mode
4. $\mathrm{Y} 160 \rightarrow \mathrm{Y} 81, \mathrm{Y} 80 \rightarrow \mathrm{Y} 1$

Dual mode
The above 4 shift directions are pin-selectable
(Both segment mode and common mode)
■ Supply voltage for LCD drive: 15.0 to 30.0 V

- Number of LCD driver outputs: 160
- Low output impedance
- Low power consumption

■ Supply voltage for the logic system: +2.5 to +5.5 V

- COMS process
- Package : 190pin TCP (Tape Carrier Package)

■ Not designed or rated as radiation hardened
power consuming, high-precision LCD panel display can be assembled using the NT7701. In the segment mode, the data input is selected 4bit parallel input mode or as 8 bit parallel input mode by a mode (MD) pin. In common mode, the data input/output pins are bi-directional and the four data shift directions are pin-selectable.

## Pin Configuration



## Pad Configuration



## Block Diagram



## Pin Description

| Pin No. | Designation | 1/0 | Description |
| :---: | :---: | :---: | :---: |
| 1 | VoL | P | Power supply for LCD driver |
| 2 | $V_{12 L}$ | P | Power supply for LCD driver |
| 3 | V43L | P | Power supply for LCD driver |
| 4 | V5L | P | Power supply for LCD driver |
| 5 | Vss | P | Ground ( 0 V ), these two pads must be connected to each other |
| 6 | L/R | 1 | Display data shift direction selection |
| 7 | VDD | P | Power supply for the logic system ( +2.5 to +5.5 V ) |
| 8 | S/C | 1 | Segment mode / common mode selection |
| 9 | ElO2 | I/O | Input / output for chip select or data of shift register |
| 10-16 | D0-D6 | 1 | Display data input for segment mode |
| 17 | D7 | 1 | Display data input for Segment mode / Dual mode data input |
| 18 | XCK | 1 | Display data shift clock input for segment mode |
| 19 | $\overline{\text { DISPOFF }}$ | 1 | Control input for deselect output level |
| 20 | LP | 1 | Latch pulse input/shift clock input for the shift register |
| 21 | ElO1 | 1/0 | Input / output for chip select or data of the shift register |
| 22 | FR | 1 | AC-converting signal input for LCD driver waveform |
| 23 | MD | 1 | Mode selection input |
| 24 | TEST1 | 1 | Test pin, no connection for user |
| 25 | TEST2 | 1 | Test pin, no connection for user |
| 26 | Vss | P | Ground ( 0 V ), these two pads must be connected to each other |
| 27 | $V_{5 R}$ | P | Power supply for LCD driver |
| 28 | $V_{43 R}$ | P | Power supply for LCD driver |
| 29 | $V_{12 R}$ | P | Power supply for LCD driver |
| 30 | Vor | P | Power supply for LCD driver |
| 31-190 | Y1 - Y160 | O | LCD driver output |

## Pad Description

| Pad No. | Designation | 1/0 | Description |
| :---: | :---: | :---: | :---: |
| 1, 2 | L/R | I | Display data shift direction selection |
| 3, 4 | VDD | P | Power supply for the logic system ( +2.5 to +5.5 V ) |
| 5,6 | S/C | 1 | Segment mode/common mode selection |
| 7, 8 | ElO2 | 1/0 | Input/output for chip select or data of shift register |
| 9,10-21, 22 | D0 - D6 | 1 | Display data input for segment mode |
| 23, 24 | D7 | 1 | Display data input for Segment mode / Dual mode data input |
| 25, 26 | XCK | 1 | Display data shift clock input for segment mode |
| 27, 28 | $\overline{\text { DISPOFF }}$ | 1 | Control input for deselect output level |
| 29, 30 | LP | 1 | Latch pulse input / shift clock input for the shift register |
| 31, 32 | EIO1 | 1/0 | Input/output for chip select or data of the shift register |
| 33, 34 | FR | 1 | AC-converting signal input for LCD driver waveform |
| 35, 36 | MD | 1 | Mode selection input |
| 37, 38, | Vss | P | Ground ( OV ), these two pads must be connected to each other |
| 39, 40 | $V_{5 R}$ | P | Power supply for LCD driver |
| 41, 42 | $V_{43 R}$ | P | Power supply for LCD driver |
| 43, 44 | $V_{12 R}$ | P | Power supply for LCD driver |
| 45, 46 | Vor | P | Power supply for LCD driver |
| 47-206 | Y1-Y160 | 0 | LCD driver output |
| 207, 208 | VoL | P | Power supply for LCD driver |
| 209, 210 | V12L | P | Power supply for LCD driver |
| 211, 212 | V43L | P | Power supply for LCD driver |
| 213, 214 | V5L | P | Power supply for LCD driver |
| 215, 216 | Vss | P | Ground ( OV ), these two pads must be connected to each other |

## Input / Output Circuits



Input Circuit (1)


Input Circuit (2)


## Pad Description

Segment mode

| Symbol | Function |
| :---: | :---: |
| Vdd | Logic system power supply pin connects to +2.5 to +5.5 V |
| Vss | Ground pin connects to 0 V |
| Vor, Vol <br> V12R, V12L <br> V43R, V43L <br> V5R, V5L | Power supply pin for LCD driver voltage bias <br> - Normally, the bias voltage used is set by a resistor divider <br> - Ensure that the voltages are set such that $\mathrm{V} s s^{5} \mathrm{~V}_{5}<\mathrm{V}_{43}<\mathrm{V}_{12}<\mathrm{V}_{0}$ <br> - To further reduce the differences between the output waveforms of the LCD driver output pins Y1 and Y160, externally connect $\operatorname{ViR}$ and $\operatorname{ViL}(I=0,12,43)$ |
| Do - D7 | Input pin for display data <br> - In 4-bit parallel input mode, input data into the 4 pins Do - D3. Connect D4-D7 to Vss or Vdd <br> - In 8-bit parallel input mode, input data into the 8 pins Do-D7 |
| XCK | Clock input pin for taking display data <br> - Data is read on the falling edge of the clock pulse |
| LP | Latch pulse input pin for display data <br> - Data is latched on the falling edge of the clock pulse |
| L/R | Direction selection pin for reading display data <br> - When set to Vss level "L", data is read sequentially from Y160 to Y1 <br> - When set to VDD level " H ", data is read sequentially from Y 1 to Y 160 |
| $\overline{\text { DISPOFF }}$ | Control input pin for output deselect level <br> - The input signal is level-shifted from logic voltage level to LCD driver voltage level, and controls LCD driver circuit <br> - When set to Vss level "L", the LCD driver output pins (Y1-YI60) are set to level V5 <br> - While DISPOFF is set to "L", the contents of the line latch are reset, but the display data in the data latch are read regardless of the condition of DISPOFF. When the DISPOFF function is canceled, the driver outputs deselect level ( $\mathrm{V}_{12}$ or V 43 ), then outputs the contents of the date latch onto the next falling edge of the LP. <br> That time, if DISPOFF removal time can not keep regulation what is shown AC characteristics, can not output the reading data correctly |
| FR | AC signal input for LCD driving waveform <br> - The input signal is level-shifted from the logic voltage level to the driver voltage level, and controls LCD driver circuit <br> - Normally inputs a frame inversion signal The LCD driver output pin's output voltage level can be set to the line latch output signal and the FR signal |
| MD | Mode selection pin <br> - When set to Vss level "L", 4-bit parallel input mode is set <br> - When set to Vod level "H", 8-bit parallel input mode is set |

Segment mode continued

| Symbol | Function |
| :---: | :---: |
| S/C | Segment mode/common mode selection pin <br> - When set to Vod level "H", segment mode is set. <br> - When set to Vss level "L", common mode is set. |
| EIO1, ElO2 | Input/output pin for chip selection <br> - When L/R input is at Vss level "L", EIO1 is set for output, and EIO2 is set for input. <br> - When L/R input is at Vod level "H", EIO1 is set for input, and EIO2 is set for output. <br> - During output, it is set to " H " while LP* $\overline{\mathrm{XCK}}$ is " H " and after 160 -bits of data have been read, it is set to " L " for one cycle (from falling edge to falling edge of XCK), after which it returns to " H " <br> - During input, after the LP signal is input, the chip is selected while El is set to "L". After 160-bits of data have been read, the chip is deselected |
| Y1-Y160 | LCD driver output pins <br> These corresponding directly to each bit of the data latch, one level $\left(\mathrm{V}_{0}, \mathrm{~V}_{12}, \mathrm{~V}_{43}\right.$, or $\mathrm{V}_{5}$ ) is selected and output |

Common mode

| Symbol | Function |
| :---: | :--- |
| VDD | Logic system power supply pin connects to +2.5 to +5.5 V |
| Vss | Ground pin connects to 0 V |

Common mode continued

| Symbol | Function |
| :---: | :---: |
| $\overline{\text { DISPOFF }}$ | Control input pin for output deselect level <br> - The input signal is level-shifted from the logic voltage level to the LCD driver voltage level and it controls the LCD driver circuit <br> - When set to Vss level "L", the LCD driver output pins ( $\mathrm{Y}_{1}-\mathrm{Y} 160$ ) are set to level $\mathrm{V}_{5}$ <br> - While set to "L", the contents of the shift resister are reset and not reading data. When the DISPOFF function is canceled, the driver outputs deselect level ( $\mathrm{V}_{12}$ or $\mathrm{V}_{34}$ ), and the shift data is read on the falling edge of the LP. That time, if DISPOFF removal time can not keep regulation what is shown AC characteristics, the shift data is not reading correctly |
| FR | AC signal input for LCD driving waveform <br> - The input signal is level-shifted from the logic voltage level to the LCD driver voltage level, and controls the LCD driver circuit <br> - Normally, inputs a frame inversion signal <br> The LCD driver output pin's output voltage level can be set using the shift register output signal and the FR signal |
| MD | Mode selection pin <br> - When set to Vss level "L", Single Mode operation is selected. When set to Vdd level "H", Dual Mode operation is selected |
| D7 | Dual Mode data input pin <br> - According to the data shift direction of the data shift register, data can be input starting from the 81 st bit When the chip is used as Dual Mode, D7 will be pulled-down When the chip is used as Single Mode, D7 won't be pulled-down |
| S/C | Segment mode/common mode selection pin <br> - When set to Vss level "L", common mode is set |
| Do - D6 | Not used <br> - Connect Do-D6 to Vss or VDD. Avoiding floating |
| XCK | Not used <br> - XCK is pulled-down in common mode, so connect to Vss or open |
| Y1-Y160 | LCD driver output pins <br> - These corresponding directly Corresponding directly to each bit of the shift register, one level (V0, V12, V43, or $V_{5}$ ) is selected and output |

## Functional Description

## 1. Block description

### 1.1. Active Control

In the case of segment mode, controls the selection or deselection of the chip. Following a LP signal input, and after the select signal is input, a select signal is generated internally until 160 bits of data have been read in. Once data input has been completed, a select signal for cascade connection is output, and the ship is deselected.
In the case of common mode, controls the input/output data of bidirectional pins.

### 1.2. SP Conversion \& Data Control

In the case of segment mode, keep input data which are 2 clocks of XCK at 4-bit parallel mode into latch circuit, or keep input data which are 1 clock of XCK at 8-bit parallel mode into latch circuit, after that they are put on the internal data bus 8 bits at a time.

### 1.3. Data Latch Control

In the case of the segment mode, it selects the state of the data latch, which reads in the data bus signals. The shift direction is controlled by the control logic and for every 16 bits of data read in, the selection signal shifts one bit, based on the state of the control circuit.

### 1.4. Data Latch

In the case of the segment mode, it latches the data on the data bus. The latched state of each LCD driver output pin is controlled by the control logic and the data latch control 160 bits of data are read in 20 sets of 8 bits.

### 1.5. Line Latch / Shift Register

In the case of the segment mode, all 160 bits which have been read into the data latch, are simultaneously latched on to the falling edge of the LP signal, and output to the level shift block.

In the case of the common mode, shifts data from the data input pin on to the falling edge of the LP signal.

### 1.6. Level Shifter

The logic voltage signal is level-shifted to the LCD driver voltage level, and output to the driver block.

### 1.7. 4-Level Driver

It drives the LCD driver output pins from the line latch/shift register data, selecting one of 4 levels (Vo, V12, V43, Vss) based on the S/C, FR and DISPOFF signals.

### 1.8. Control Logic

It controls the operation of each block. In the case of the segment mode, when an LP signal has been input, all blocks are reset and the control logic waits for the selection signal output from the active control block. Once the selection signal has been output, operation of the data latch and data transmission are controlled, 160 bits of data are read in, and the chip is deselected.

In the case of the common mode, it controls the direction of the data shift.

## 2. LCD Driver Output Voltage Level

The relationship amongst the data bus signal, AC converted signal FR and LCD driver output voltage is as shown in the table below:
2.1. Segment Mode

| FR | Latch Data | $\overline{\text { DISPOFF }}$ | Driver Output Voltage Level ( Y 1 - Y 160 ) |
| :---: | :---: | :---: | :---: |
| L | L | H | V43 |
| L | H | H | $V_{5}$ |
| H | L | H | V12 |
| H | H | H | Vo |
| X | X | L | $V_{5}$ |

Here, Vss $\leq \mathrm{V}_{5}<\mathrm{V}_{43}<\mathrm{V} 12<\mathrm{V} 0$, H: Vdd (+2.5 to +5.5V), L: Vss (0V), X: Don't care
2.2. Common Mode

| FR | Latch Data | $\overline{\overline{D I S P O F F}}$ | Driver Output Voltage Level (Y1-Y160) |
| :---: | :---: | :---: | :---: |
| L | L | H | $\mathrm{V}_{43}$ |
| L | H | H | Vo |
| H | L | H | $\mathrm{V}_{12}$ |
| H | H | H | $\mathrm{V}_{5}$ |
| X | X | L | $\mathrm{V}_{5}$ |

Here, Vss $\leq \mathrm{V} 5<\mathrm{V} 43<\mathrm{V} 12<\mathrm{V} 0, \mathrm{H}: \mathrm{VdD}(+2.5$ to +5.5 V ), L: Vss (0V), X: Don't care
Note: There are two kinds of power supply (logic level voltage, LCD driver voltage) for the LCD driver. Please supply regular voltage, which assigned by specification for each power pin.
That time "Don't care" should be fixed to "H" or "L", avoiding floating.

NT7701

## 3. Relationship between the Display Data and Driver Output Pins

3.1. Segment Mode:
(a) 4-bit Parallel Mode

| MD | L/R | EIO1 | EIO 2 | Data Input | Number of Clock |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | 40clock | 39clock | 38clcok | $\sim$ | 3clock | 2clock | 1clock |
| L | L | Output | Input | Do | Y1 | Y5 | Y9 | $\sim$ | Y149 | Y153 | Y157 |
|  |  |  |  | D1 | Y2 | Y6 | Y10 | $\sim$ | Y150 | Y154 | Y158 |
|  |  |  |  | D2 | Y3 | Y7 | Y11 | $\sim$ | Y151 | Y155 | Y159 |
|  |  |  |  | D3 | Y4 | Y8 | Y12 | $\sim$ | Y152 | Y156 | Y160 |
| L | H | Input | Output | Do | Y160 | Y156 | Y152 | $\sim$ | Y12 | Y8 | Y4 |
|  |  |  |  | D1 | Y159 | Y155 | Y151 | $\sim$ | Y11 | Y7 | Y3 |
|  |  |  |  | D2 | Y158 | Y154 | Y150 | $\sim$ | Y10 | Y6 | Y2 |
|  |  |  |  | D3 | Y157 | Y153 | Y149 | $\sim$ | Y9 | Y5 | Y1 |

(b) 8-bit Parallel Mode

| MD | L/R | EIO1 | EIO2 | Data Input | Number of Clock |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | 20clock | 19clock | 18clcok | $\sim$ | 3clock | 2clock | 1clock |
| H | L | Output | Input | Do | Y1 | Y9 | Y17 | $\sim$ | Y137 | Y145 | Y153 |
|  |  |  |  | D1 | Y2 | Y10 | Y18 | $\sim$ | Y138 | Y146 | Y154 |
|  |  |  |  | D2 | Y3 | Y11 | Y19 | $\sim$ | Y139 | Y147 | Y155 |
|  |  |  |  | D3 | Y4 | Y12 | Y20 | $\sim$ | Y140 | Y148 | Y156 |
|  |  |  |  | D4 | Y5 | Y13 | Y21 | $\sim$ | Y141 | Y149 | Y157 |
|  |  |  |  | D5 | Y6 | Y14 | Y22 | $\sim$ | Y142 | Y150 | Y158 |
|  |  |  |  | D6 | Y7 | Y15 | Y23 | $\sim$ | Y143 | Y151 | Y159 |
|  |  |  |  | D7 | Y8 | Y16 | Y24 | $\sim$ | Y144 | Y152 | Y160 |
| H | H | Input | Output | Do | Y160 | Y152 | Y144 | $\sim$ | Y24 | Y16 | Y8 |
|  |  |  |  | D1 | Y159 | Y151 | Y143 | $\sim$ | Y23 | Y15 | Y7 |
|  |  |  |  | D2 | Y158 | Y150 | Y142 | $\sim$ | Y22 | Y14 | Y6 |
|  |  |  |  | D3 | Y157 | Y149 | Y141 | $\sim$ | Y21 | Y13 | Y5 |
|  |  |  |  | D4 | Y156 | Y148 | Y140 | $\sim$ | Y20 | Y12 | Y4 |
|  |  |  |  | D5 | Y155 | Y147 | Y139 | $\sim$ | Y19 | Y11 | Y3 |
|  |  |  |  | D6 | Y154 | Y146 | Y138 | $\sim$ | Y18 | Y10 | Y2 |
|  |  |  |  | D7 | Y153 | Y145 | Y137 | $\sim$ | Y17 | Y9 | Y1 |

3.2. Common Mode

| MD | L/R | Data Transfer Direction | EIO1 | ElO2 | D7 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L <br> (Single) | L (shift to left) | Y 160 to Y 1 | Output | Input | X |
|  | H (shift to right) | Y 1 to Y160 | Input | Output | X |
|  | L (shift to left) | Y 160 to Y81 |  |  |  |
| Y 80 to Y 1 | Output | Input | Input |  |  |
|  | H (shift to right) | Y 1 to Y80 |  |  |  |
| Y 1 to Y160 | Input | Output | Input |  |  |

Here, L: Vss (0V), H: Vdd (+2.5V to +5.5V), X: Don't care
Note: "Don't care" should be fixed to "H" or "L", avoiding floating.
4. Connection Examples of Segment Drivers
4.1. Case of $L / R=" L$ "


### 4.2 Case of $L / R=$ " $H$ "



## NT7701

5. Timing Waveform of 4-Device Cascade Connection of Segment Drivers.


El
(device A)
$\longrightarrow$


EO
(device B)

EO
(device C)
n : 4-bit parallel mode 40
8 -bit parallel mode 20
6. Connection Examples for Common Drivers


Single Mode (Shifting towards the left)




Dual mode (Shifting towards the right)

## 7. Precaution

Be careful when connecting or disconnecting the power
This LSI has a high-voltage LCD driver, so it may be permanently damaged by a high current, which may occur, if a voltage is supplied to the LCD driver power supply while the logic system power supply is floating.
The details are as follows:
■ When connecting the power supply, connect the LCD driver power after connecting the logic system power. Furthermore, when disconnecting the power, disconnect the logic system power after disconnecting the LCD driver power.

- We recommend that you connect a serial resistor (50-100 $\Omega$ ) or fuse to the LCD driver power Vo of the system as a current limiting device. Also, set a suitable value for the resistor in consideration of the LCD display grade.

In addition, when connecting the logic power supply, the logic condition of the LSI inside is insecure. Therefore connect the LCD driver power supply after resetting logic condition of this LSI inside on DISPOFF function. After that, the DISPOFF cancel the function after the LCD driver power supply has become stable. Furthermore, when disconnecting the power, set the LCD driver output pins to level Vss on the $\overline{\text { DISPOFF }}$ function. After that, disconnect the logic system power after disconnecting the LCD driver power.
When connecting the power supply, follow the recommended sequence shown.


NT7701

```
Absolute Maximum Rating*
DC Supply Voltage VDD . . . . . . . . . . - - 0.3V to +7.0V
DC Supply Voltage Vo . . . . . . . . . . . - - 0.3V to +30V
Input Voltage . . . . . . . . . . . . . . . - - . .3V to Vdd +0.3V
Operating Ambient Temperature . . . - 30}\mp@subsup{}{}{\circ}\textrm{C}\mathrm{ to }+8\mp@subsup{5}{}{\circ}\textrm{C
Storage Temperature . . . . . . . . . . . . -45'` C to + }12\mp@subsup{5}{}{\circ}\textrm{C
```


## *Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device under these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

## Electrical Characteristics

## DC Characteristics

Segment Mode (Vss $=\mathrm{V}_{5}=0 \mathrm{~V}$, $\mathrm{VdD}=2.5-5.5 \mathrm{~V}$, $\mathrm{V}_{0}=15$ to 30 V , and $\mathrm{T}_{\mathrm{A}}=-30$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted)

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage | VDD | 2.5 | - | 5.5 | V |  |
| Operating Voltage | Vo | 15 | - | 30 | V |  |
| Input high voltage | VIH | 0.8 VDD | - | - | V | D0-7, XCK, LP, L/R, FR, MD, S/C, EIO1, EIO2 and DISPOFF pins |
| Input low voltage | VIL | - | - | 0.2 Vdd | V |  |
| Output high voltage | VoH | Vdd-0.4 | - | - | V | ElO1, ElO2 pins, $\mathrm{IOH}=-0.4 \mathrm{~mA}$ |
| Output low voltage | Vol | - | - | +0.4 | V | ElO1, ElO2 pins, $\mathrm{IOL}=+0.4 \mathrm{~mA}$ |
| Input leakage current 1 | IIH | - | - | +1 | $\mu \mathrm{A}$ | D0-7, XCK, LP, L/R, FR, MD, S/C, EIO1, EIO2 and DISPOFF pins, $\mathrm{V}_{\mathrm{I}}=\mathrm{VDD}^{\mathrm{D}}$ |
| Input leakage current 2 | IIL | - | - | -1 | $\mu \mathrm{A}$ | D0-7, XCK, LP, L/R, FR, MD, S/C, EIO1, EIO 2 and $\overline{\text { DISPOFF }}$ pins, $\mathrm{V}_{\mathrm{I}}=\mathrm{Vss}$ |
| Output resistance | Ron | - | 1.0 | 1.5 | $\mathrm{k} \Omega$ | Y1-Y160 pins, $\|\Delta \mathrm{Von}\|=0.5 \mathrm{~V}$ |
|  |  | - | 1.5 | 2.0 |  |  |
| Stand-by current | IsB | - | - | 5 | $\mu \mathrm{A}$ | Vss pin, Note 1 |
| Consumed current (1) (Deselection) | IdD1 | - | - | 2.0 | mA | Vdo pin, Note 2 |
| Consumed current (2) (Selection) | IDD2 | - | - | 8.0 | mA | Vdd pin, Note 3 |
| Consumed current | 10 | - | - | 1.0 | mA | Vo pin, Note 4 |

## Note:

1. $\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V}, \mathrm{~V}_{0}=+30 \mathrm{~V}, \mathrm{VI}_{\mathrm{I}}=\mathrm{Vss}$
2. $\mathrm{VDD}_{\mathrm{D}}=+5.0 \mathrm{~V}, \mathrm{~V}_{0}=+30 \mathrm{~V}, \mathrm{fxcK}=14 \mathrm{MHz}, \mathrm{No}-\mathrm{load}, \mathrm{EI}=\mathrm{VdD}$

The input data is turned over by the data taking clock (4-bit parallel input mode)
3. $\mathrm{VdD}=+5.0 \mathrm{~V}, \mathrm{~V}_{0}=+30 \mathrm{~V}, \mathrm{fxck}=14 \mathrm{MHz}$, No-load. $\mathrm{El}=\mathrm{Vss}$

The input data is turned over by the data taking clock (4-bit parallel input mode)
4. $\mathrm{VDD}=+5.0 \mathrm{~V}, \mathrm{Vo}=+30 \mathrm{~V}, \mathrm{fxCK}=14 \mathrm{MHz}$, fLP $=41.6 \mathrm{kHz}$. fFR $=80 \mathrm{~Hz}$, No-load

The input data is turned over by the data taking clock (4-bit parallel-input mode)

Common Mode (Vss $=\mathrm{V}_{5}=0 \mathrm{~V}$, $\mathrm{VDD}=2.5-5.5 \mathrm{~V}, \mathrm{~V}_{0}=15$ to 30 V , and $\mathrm{TA}_{\mathrm{A}}=-30$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted)

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage | Vdo | 2.5 | - | 5.5 | V |  |
| Operating Voltage | Vo | 15 | - | 30 | V |  |
| Input high voltage | VIH | 0.8 Vdo | - | - | V | D0-7, XCK, LP, L/R, FR, MD, S/C, EIO1, EIO2 and DISPOFF pins |
| Input low voltage | VIL | - | - | 0.2 Vdd | V |  |
| Output high voltage | Voh | Vdd-0.4 | - | - | V | $\mathrm{ElO}_{1}, \mathrm{ElO}_{2}$ pins, $\mathrm{IOH}=-0.4 \mathrm{~mA}$ |
| Output low voltage | Vol | - | - | +0.4 | V | EIO1, ElO 2 pins, $\mathrm{lol}=+0.4 \mathrm{~mA}$ |
| Input leakage current 1 | IIH | - | - | +10.0 | $\mu \mathrm{A}$ | D0 - 6, LP, L/R, FR, MD, S/C and $\overline{\text { DISPOFF }}$ pins, $\mathrm{VI}_{\mathrm{I}}=\mathrm{VDD}$ |
| Input leakage current 2 | IIL | - | - | -10.0 | $\mu \mathrm{A}$ | D0 - 7, XCK, LP, L/R, FR, MD, S/C, EIO1, EIO2 and DISPOFF pins, $\mathrm{VI}=\mathrm{Vss}$ |
| Output resistance | Ron | - | 1.0 | 1.5 | $k \Omega$ | Y1 - Y160 pins, $\mid \Delta \mathrm{V}$ ON $\mid=0.5 \mathrm{~V}$ |
|  |  | - | 1.5 | 2.0 |  | $\mathrm{V}_{0}=+20.0 \mathrm{~V}$ |
| Stand-by current | ISB | - | - | 50 | $\mu \mathrm{A}$ | Vss pin, Note 1 |
| Consumed current (1) | IdD | - | - | 80 | $\mu \mathrm{A}$ | Vod pin, Note 2 |
| Consumed current (2) | 10 | - | - | 160 | $\mu \mathrm{A}$ | Vo pin, Note 2 |

Note:

1. $\mathrm{V} D \mathrm{D}=+5.0 \mathrm{~V}, \mathrm{~V} 0=+30 \mathrm{~V}, \mathrm{fLP}=0-41.6 \mathrm{kHz}$
2. $\mathrm{VDD}=+5.0 \mathrm{~V}, \mathrm{Vo}=+30 \mathrm{~V}, \mathrm{fLP}=41.6 \mathrm{KHz}, \mathrm{fFR}=80 \mathrm{~Hz}$, case of $1 / 480$ duty operation, No-load

AC Characteristics
Segment Mode $1\left(\mathrm{Vss}=\mathrm{V}_{5}=0 \mathrm{~V}, \mathrm{VDD}=4.5-5.5 \mathrm{~V}, \mathrm{~V}_{0}=15\right.$ to 30 , and $\mathrm{TA}_{\mathrm{A}}=-30$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted)

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Shift clock period | twck | 71 | - |  | ns | $\mathrm{tr}, \mathrm{tf} \leqq 10 \mathrm{~ns}$, Note 1 |
| Shift clock "H" pulse width | twckh | 23 | - |  | ns |  |
| Shift clock "L" pulse width | twckL | 23 | - |  | ns |  |
| Data setup time | tDs | 10 | - |  | ns |  |
| Data hole time | tDH | 20 | - |  | ns |  |
| Latch pulse "H" pulse width | twLPH | 23 | - |  | ns |  |
| Shift clock rise to Latch pulse rise time | tLD | 0 | - |  | ns |  |
| Shift clock fall to Latch pulse fall time | tsL | 25 | - |  | ns |  |
| Latch pulse rise to Shift clock rise time | tLs | 25 | - |  | ns |  |
| Latch pulse fall to Shift clock rise time | tLH | 25 | - |  | ns |  |
| Input signal rise time | tr |  | - | 50 | ns | Note 2 |
| Input signal fall time | tf |  | - | 50 | ns | Note 2 |
| Enable setup time | ts | 21 | - |  | ns |  |
| $\overline{\text { DISPOFF }}$ Removal time | tsD | 100 | - |  | ns |  |
| $\overline{\text { DISPOFF }}$ enable pulse width | twDL | 1.2 | - |  | $\mu \mathrm{S}$ |  |
| Output delay time (1) | to |  | - | 40 | ns | $\mathrm{CL}=15 \mathrm{pF}$ |
| Output delay time (2) | tpd1, tpd2 |  | - | 1.2 | $\mu \mathrm{S}$ | $C L=15 \mathrm{pF}$ |
| Output delay time (3) | tpd3 |  | - | 1.2 | $\mu \mathrm{S}$ | $\mathrm{CL}=15 \mathrm{pF}$ |

Note

1. Take the cascade connection into consideration.
2. (Tck - twckII - twckl)/2 is the maximum in the case of high speed operation.

Segment Mode $2\left(\mathrm{Vss}=\mathrm{V}_{5}=0 \mathrm{~V}, \mathrm{~V} D \mathrm{D}=2.5-4.5 \mathrm{~V}, \mathrm{~V}_{0}=15\right.$ to 30 , and $\mathrm{T}_{\mathrm{A}}=-30$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted)

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Shift clock period | twck | 125 | - |  | ns | $\mathrm{tr}, \mathrm{tf} \leqq 11 \mathrm{~ns}$, Note 1 |
| Shift clock "H" pulse width | twckh | 51 | - |  | ns |  |
| Shift clock "L" pulse width | twCKL | 51 | - |  | ns |  |
| Data setup time | tDs | 30 | - |  | ns |  |
| Data hole time | tDH | 40 | - |  | ns |  |
| Latch pulse " H " pulse width | twLPH | 51 | - |  | ns |  |
| Shift clock rise to Latch pulse rise time | tLD | 0 | - |  | ns |  |
| Shift clock fall to Latch pulse fall time | tsL | 51 | - |  | ns |  |
| Latch pulse rise to Shift clock rise time | tLs | 51 | - |  | ns |  |
| Latch pulse fall to Shift clock fall time | tLH | 51 | - |  | ns |  |
| Input signal rise time | tr |  | - | 50 | ns | Note 2 |
| Input signal fall time | tf |  | - | 50 | ns | Note 2 |
| Enable setup time | ts | 36 | - |  | ns |  |
| $\overline{\text { DISPOFF }}$ Removal time | tsD | 100 | - |  | ns |  |
| $\overline{\text { DISPOFF }}$ enable pulse width | twDL | 1.2 | - |  | $\mu \mathrm{S}$ |  |
| Output delay time (1) | to |  | - | 78 | ns | $\mathrm{CL}=15 \mathrm{pF}$ |
| Output delay time (2) | tpd1, tpd2 |  | - | 1.2 | $\mu \mathrm{s}$ | $\mathrm{CL}=15 \mathrm{pF}$ |
| Output delay time (3) | tpd3 |  | - | 1.2 | $\mu \mathrm{s}$ | CL $=15 \mathrm{pF}$ |

## Note

1. Take the cascade connection into consideration.
2. (tck - twckil - twckl)/2 is the maximum in the case of high speed operation.

Timing waveform of the Segment Mode


| Common Mode (Vss $=\mathrm{V}_{5}=0 \mathrm{~V}, \mathrm{VdD}=2.5-5.5 \mathrm{~V}, \mathrm{~V}_{0}=15$ to 30 V and $\mathrm{TA}^{\text {a }}=-30$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Min. | Typ. | Max. | Unit | Condition |
| Shift clock period | twLP | 250 | - | - | ns | tr, $\mathrm{tf} \leqq 20 \mathrm{~ns}$ |
| Shift clock "H" pulse width | tWLPH | 15 | - | - | ns | $V \mathrm{DD}=+5.0 \mathrm{~V} \pm 10 \%$ |
|  |  | 30 | - | - | ns | VDD $=+2.5-+4.5 \mathrm{~V}$ |
| Data setup time | tsu | 30 | - | - | ns |  |
| Data hole time | th | 50 | - | - | ns |  |
| Input signal rise time | tr |  | - | 50 | ns |  |
| Input signal fall time | tf |  | - | 50 | ns |  |
| $\overline{\text { DISPOFF }}$ Removal time | tsD | 100 | - | - | ns |  |
| $\overline{\text { DISPOFF }}$ enable pulse width | tWDL | 1.2 | - | - | $\mu \mathrm{S}$ |  |
| Output delay time (1) | tDL | - | - | 200 | ns | $C \mathrm{~L}=15 \mathrm{pF}$ |
| Output delay time (2) | tpd1, tpd2 | - | - | 1.2 | $\mu \mathrm{s}$ | $C L=15 \mathrm{pF}$ |
| Output delay time (3) | tpd3 | - | - | 1.2 | $\mu \mathrm{s}$ | $C L=15 p F$ |

Timing Characteristics of Common Mode


## Application Circuit (for reference only)



## Bonding Diagram



## Pad Location

| Pad No. | Designation | X | Y |
| :---: | :---: | :---: | :---: |
| 1 | LR | -3600 | -440 |
| 2 | LR | -3440 | -440 |
| 3 | Vdd | -3280 | -440 |
| 4 | VdD | -3120 | -440 |
| 5 | SC | -2000 | -440 |
| 6 | SC | -1840 | -440 |
| 7 | EIO2 | -1680 | -440 |
| 8 | EIO2 | -1520 | -440 |
| 9 | D0 | -1360 | -440 |
| 10 | D0 | -1200 | -440 |
| 11 | D1 | -1040 | -440 |
| 12 | D1 | -880 | -440 |
| 13 | D2 | -720 | -440 |
| 14 | D2 | -560 | -440 |
| 15 | D3 | -400 | -440 |
| 16 | D3 | -240 | -440 |
| 17 | D4 | -80 | -440 |
| 18 | D4 | 80 | -440 |
| 19 | D5 | 240 | -440 |
| 20 | D5 | 400 | -440 |
| 21 | D6 | 560 | -440 |
| 22 | D6 | 720 | -440 |
| 23 | D7 | 880 | -440 |
| 24 | D7 | 1040 | -440 |
| 25 | XCK | 1200 | -440 |
| 26 | XCK | 1360 | -440 |
| 27 | $\overline{\text { DISPOFF }}$ | 1520 | -440 |
| 28 | $\overline{\text { DISPOFF }}$ | 1680 | -440 |
| 29 | LP | 1840 | -440 |
| 30 | LP | 2000 | -440 |


| Pad No. | Designation | X | Y |
| :---: | :---: | :---: | :---: |
| 31 | EIO1 | 2160 | -440 |
| 32 | EIO1 | 2320 | -440 |
| 33 | FR | 2480 | -440 |
| 34 | FR | 2640 | -440 |
| 35 | MD | 2800 | -440 |
| 36 | MD | 2960 | -440 |
| 37 | GND | 3779 | -410 |
| 38 | GND | 3779 | -350 |
| 39 | V5R | 3779 | -300 |
| 40 | V5R | 3779 | -250 |
| 41 | V43R | 3779 | -200 |
| 42 | V43R | 3779 | -150 |
| 43 | V12R | 3779 | -100 |
| 44 | V12R | 3779 | -50 |
| 45 | V0R | 3779 | 0 |
| 46 | V0R | 3779 | 50 |
| 47 | Y1 | 3779 | 100 |
| 48 | Y2 | 3779 | 150 |
| 49 | Y3 | 3779 | 200 |
| 50 | Y4 | 3779 | 250 |
| 51 | Y5 | 3779 | 300 |
| 52 | Y6 | 3779 | 350 |
| 53 | Y7 | 3779 | 410 |
| 54 | Y8 | 3635 | 440 |
| 55 | Y9 | 3575 | 440 |
| 56 | Y10 | 3525 | 440 |
| 57 | Y11 | 3475 | 440 |
| 58 | Y12 | 3425 | 440 |
| 59 | Y13 | 3375 | 440 |
| 60 | Y14 | 3325 | 440 |

Pad Location (continued)

| Pad No. | Designation | X | Y | Pad No. | Designation | X | Y |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 61 | Y15 | 3275 | 440 | 101 | Y55 | 1275 | 440 |
| 62 | Y16 | 3225 | 440 | 102 | Y56 | 1225 | 440 |
| 63 | Y17 | 3175 | 440 | 103 | Y57 | 1175 | 440 |
| 64 | Y18 | 3125 | 440 | 104 | Y58 | 1125 | 440 |
| 65 | Y19 | 3075 | 440 | 105 | Y59 | 1075 | 440 |
| 66 | Y20 | 3025 | 440 | 106 | Y60 | 1025 | 440 |
| 67 | Y21 | 2975 | 440 | 107 | Y61 | 975 | 440 |
| 68 | Y22 | 2925 | 440 | 108 | Y62 | 925 | 440 |
| 69 | Y23 | 2875 | 440 | 109 | Y63 | 875 | 440 |
| 70 | Y24 | 2825 | 440 | 110 | Y64 | 825 | 440 |
| 71 | Y25 | 2775 | 440 | 111 | Y65 | 775 | 440 |
| 72 | Y26 | 2725 | 440 | 112 | Y66 | 725 | 440 |
| 73 | Y27 | 2675 | 440 | 113 | Y67 | 675 | 440 |
| 74 | Y28 | 2625 | 440 | 114 | Y68 | 625 | 440 |
| 75 | Y29 | 2575 | 440 | 115 | Y69 | 575 | 440 |
| 76 | Y30 | 2525 | 440 | 116 | Y70 | 525 | 440 |
| 77 | Y31 | 2475 | 440 | 117 | Y71 | 475 | 440 |
| 78 | Y32 | 2425 | 440 | 118 | Y72 | 425 | 440 |
| 79 | Y33 | 2375 | 440 | 119 | Y73 | 375 | 440 |
| 80 | Y34 | 2325 | 440 | 120 | Y74 | 325 | 440 |
| 81 | Y35 | 2275 | 440 | 121 | Y75 | 275 | 440 |
| 82 | Y36 | 2225 | 440 | 122 | Y76 | 225 | 440 |
| 83 | Y37 | 2175 | 440 | 123 | Y77 | 175 | 440 |
| 84 | Y38 | 2125 | 440 | 124 | Y78 | 125 | 440 |
| 85 | Y39 | 2075 | 440 | 125 | Y79 | 75 | 440 |
| 86 | Y40 | 2025 | 440 | 126 | Y80 | 25 | 440 |
| 87 | Y41 | 1975 | 440 | 127 | Y81 | -25 | 440 |
| 88 | Y42 | 1925 | 440 | 128 | Y82 | -75 | 440 |
| 89 | Y43 | 1875 | 440 | 129 | Y83 | -125 | 440 |
| 90 | Y44 | 1825 | 440 | 130 | Y84 | -175 | 440 |
| 91 | Y45 | 1775 | 440 | 131 | Y85 | -225 | 440 |
| 92 | Y46 | 1725 | 440 | 132 | Y86 | -275 | 440 |
| 93 | Y47 | 1675 | 440 | 133 | Y87 | -325 | 440 |
| 94 | Y48 | 1625 | 440 | 134 | Y88 | -375 | 440 |
| 95 | Y49 | 1575 | 440 | 135 | Y89 | -425 | 440 |
| 96 | Y50 | 1525 | 440 | 136 | Y90 | -475 | 440 |
| 97 | Y51 | 1475 | 440 | 137 | Y91 | -525 | 440 |
| 98 | Y52 | 1425 | 440 | 139 | Y92 | -575 | 440 |
| 99 | Y53 | 1375 | 440 | 139 | Y93 | -625 | 440 |
| 100 | Y54 | 1325 | 440 | 140 | Y94 | -675 | 440 |

## Pad Location (continued)

| Pad No. | Designation | X | Y | Pad No. | Designation | X | Y |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 141 | Y95 | -725 | 440 | 181 | Y135 | -2725 | 440 |
| 142 | Y96 | -775 | 440 | 182 | Y136 | -2775 | 440 |
| 143 | Y97 | -825 | 440 | 183 | Y137 | -2825 | 440 |
| 144 | Y98 | -875 | 440 | 184 | Y138 | -2875 | 440 |
| 145 | Y99 | -925 | 440 | 185 | Y139 | -2925 | 440 |
| 146 | Y100 | -975 | 440 | 186 | Y140 | -2975 | 440 |
| 147 | Y101 | -1025 | 440 | 187 | Y141 | -3025 | 440 |
| 148 | Y102 | -1075 | 440 | 188 | Y142 | -3075 | 440 |
| 149 | Y103 | -1125 | 440 | 189 | Y143 | -3125 | 440 |
| 150 | Y104 | -1175 | 440 | 190 | Y144 | -3175 | 440 |
| 151 | Y105 | -1225 | 440 | 191 | Y145 | -3225 | 440 |
| 152 | Y106 | -1275 | 440 | 192 | Y146 | -3275 | 440 |
| 153 | Y107 | -1325 | 440 | 193 | Y147 | -3325 | 440 |
| 154 | Y108 | -1375 | 440 | 194 | Y148 | -3375 | 440 |
| 155 | Y109 | -1425 | 440 | 195 | Y149 | -3425 | 440 |
| 156 | Y110 | -1475 | 440 | 196 | Y150 | -3475 | 440 |
| 157 | Y111 | -1525 | 440 | 197 | Y151 | -3525 | 440 |
| 158 | Y112 | -1575 | 440 | 198 | Y152 | -3575 | 440 |
| 159 | Y113 | -1625 | 440 | 199 | Y153 | -3635 | 440 |
| 160 | Y114 | -1675 | 440 | 200 | Y154 | -3779 | 410 |
| 161 | Y115 | -1725 | 440 | 201 | Y155 | -3779 | 350 |
| 162 | Y116 | -1775 | 440 | 202 | Y156 | -3779 | 300 |
| 163 | Y117 | -1825 | 440 | 203 | Y157 | -3779 | 250 |
| 164 | Y118 | -1875 | 440 | 204 | Y158 | -3779 | 200 |
| 165 | Y119 | -1925 | 440 | 205 | Y159 | -3779 | 150 |
| 166 | Y120 | -1975 | 440 | 206 | Y160 | -3779 | 100 |
| 167 | Y121 | -2025 | 440 | 207 | VOL | -3779 | 50 |
| 168 | Y122 | -2075 | 440 | 208 | VOL | -3779 | 0 |
| 169 | Y123 | -2125 | 440 | 209 | V12L | -3779 | -50 |
| 170 | Y124 | -2175 | 440 | 210 | V12L | -3779 | -100 |
| 171 | Y125 | -2225 | 440 | 211 | V43L | -3779 | -150 |
| 172 | Y126 | -2275 | 440 | 212 | V43L | -3779 | -200 |
| 173 | Y127 | -2325 | 440 | 213 | V5L | -3779 | -250 |
| 174 | Y128 | -2375 | 440 | 214 | V5L | -3779 | -300 |
| 175 | Y129 | -2425 | 440 | 215 | GND | -3779 | -350 |
| 176 | Y130 | -2475 | 440 | 216 | GND | -3779 | -410 |
| 177 | Y131 | -2525 | 440 |  | ALK_L | -3438 | -323 |
| 178 | Y132 | -2575 | 440 |  | ALK_R | 3438 | -323 |
| 179 | Y133 | -2625 | 440 |  |  |  |  |
| 180 | Y134 | -2675 | 440 |  |  |  |  |

Dummy Pad Location (Total: 10 pin)

| NO | $\mathbf{X}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | -2960 | -440 |
| 1 | -2800 | -440 |
| 2 | -2640 | -440 |


| NO | $\mathbf{X}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 3 | -2480 | -440 |
| 4 | -2320 | -440 |
| 5 | -2160 | -440 |


| NO | $\mathbf{X}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 6 | 3120 | -440 |
| 7 | 3280 | -440 |
| 8 | 3440 | -440 |


| NO | $\mathbf{X}$ | Y |
| :---: | :---: | :---: |
| 9 | 3600 | -440 |
|  |  |  |
|  |  |  |

## Package Information



| Symbol | Dimensions in $\mu \mathbf{m}$ |
| :---: | :---: |
| A1 | 197 |
| Symbol | Dimensions in $\mu \mathbf{m}$ |
| B | 53 |
| n 1 | 56 |
| C 1 | 232 |
| n 2 A | 67 |
| C 2 | 83 |
| n 2 B | 35 |
| D 1 | 53 |
| D2 | 50 |
| D3 | 160 |
| m 1 | 50 |
| e 2 | f |
| H | 60 |
| m 3 | 32 |
| J | 52 |
|  |  |

## TCP Pin Layout


(COPPER SIDE VIEW)

NQVATEK

## External view of TCP pins


1.GENERAL TGLERANCE $\pm 0.050 \mathrm{~mm}$

2ALL CHAMFER IS R0.200mm
3MATERIAL

$$
\begin{aligned}
& \text { Polymide: UPILEX-S } \quad 75 \pm 6 \mathrm{~mm} \\
& \text { Adhesive: TGRAY \#7100 } \\
& \text { Copper: FQ-VLP } \\
& \text { PlatingSn: } \quad 0.21 \pm 0.05 \mu \mathrm{~mm} \\
& \text { Solder Resist: } A E-70-\mathrm{V} 11 \quad 26 \pm 14 \mathrm{um} \\
& \begin{array}{l}
\text { Flex Coating FS-100L MIN10 Mm } \\
\text { space Tape Material Polyester (PET }
\end{array} \\
& \text { Leader Tape Material Polyester (PET) } \\
& \text { 5SPRICKET HロLES (23.75MM) FपR } 1 \text { TAPESITE }
\end{aligned}
$$



## Cautions concerning storage:

1. When storing the product, it is recommended that it be left in its shipping package.

After the seal of the packing bag has been broken, store the products in a nitrogen atmosphere.
2. Storage conditions:

| Storage state | Storage conditions |
| :--- | :--- |
| unopened (less than $\mathbf{9 0}$ days) | Temperature: 5 to $30^{\circ} \mathrm{C}$; humidity: $80 \%$ RH or less |
| After seal of broken (less than $\mathbf{3 0}$ days) | Room temperature, dry nitrogen atmosphere |

3. Don't store in a location exposed to corrosive gas or excessive dust.
4. Don't store in a location exposed to direct sunlight of subject to sharp changes in temperature.
5. Don't store the product such that it is subjected to an excessive load weight, such as by stacking.
6. Deterioration of the plating may occur after long-term storage, so special care is required.

It is recommended that the products be inspected before use.

NQVATEK

## Tray Information



| Symbol | Dimensions in mm | Symbol | Dimensions in mm |
| :---: | :---: | :---: | :---: |
| a | 1.46 | g | 0.84 |
| b | 2.04 | h | 4.20 |
| c | 8.16 | W 1 | 76.0 |
| d | 9.50 | W 2 | 68.0 |
| e | 1.60 | T 1 | 71.0 |
| f | 1.40 | T 2 | 68.3 |

## Ordering Information

| Part No. | Package |
| :---: | :---: |
| NT7701H-BDT | Au bump on chip tray |
| NT7701H-TABF3 | TCP Form |

Product Spec. Change Notice

| NT7701 Specification Revision History |  |  |  |
| :---: | :---: | :---: | :---: |
| Version | Content | Date |  |
| 2.0 | • Chip size modified ( Due to scribe-line modified, change <br> $7720 \mu \mathrm{~m} \times 1030 \mu \mathrm{~m}$ to $7664 \mu \mathrm{~m} \times 986 \mu \mathrm{~m}$, Page 27 ) <br> $\bullet$ Gold bump size modified (Page 31) | Jul. 2002 |  |
| 1.0 | Formal version release | Oct. 2000 |  |

