## **MEMORY** # CMOS 1 M × 4 BIT FAST PAGE MODE DYNAMIC RAM MB814400C-60/-70 CMOS 1,048,576 × 4 Bit Fast Page Mode Dynamic RAM ### **■ DESCRIPTION** The Fujitsu MB814400C is a fully decoded CMOS Dynamic RAM (DRAM) that contains 4,194,304 memory cells accessible in 4-bit increments. The MB814400C features a "fast page" mode of operation whereby high-speed random access of up to 1,024-bits of data within the same row can be selected. The MB814400C DRAM is ideally suited for mainframe, buffers, hand-held computers video imaging equipment, and other memory applications where very low power dissipation and high bandwidth are basic requirements of the design. Since the standby current of the MB814400C is very small, the device can be used as a non-volatile memory in equipment that uses batteries for primary and/or auxiliary power. The MB814400C is fabricated using silicon gate CMOS and Fujitsu's advanced four-layer polysilicon process. This process, coupled with advanced stacked capacitor memory cells, reduces the possibility of soft errors and extends the time interval between memory refreshes. Clock timing requirements for the MB814400C are not critical and all inputs are TTL compatible. ### ■ PRODUCT LINE & FEATURES | Parar | neter | MB814400C-60 | MB814400C-70 | | |--------------------------|-------------------|----------------------------------------------|--------------|--| | RAS Access Time | | 60 ns max. | 70 ns max. | | | CAS Access Time | | 15 ns max. | 20 ns max. | | | Address Access Time | | 30 ns max. | 35 ns max. | | | Random Cycle Time | | 110 ns min. | 125 ns min. | | | Fast Page Mode Cycle Tir | ne | 40 ns min. | 45 ns min. | | | Low power Dissipation | Operating current | 336 mW max. | 297 mW max. | | | | Standby current | 11 mW max. (TTL level)/5.5 mW max. (CMOS lev | | | - 1,048,576 words × 4 bit organization - Silicon gate, CMOS, Advanced-Stacked Capacitor Cell - All input and output areTTL compatible - 1024 refresh cycles every 16.4 ms - Self refresh function - Early write or OE controlled write capability - RAS-only CAS-before-RAS, or Hidden Refresh - Fast Page Mode, Read-Modify-Write capability - On chip substrate bias generator for high performance ### ■ ABSOLUTE MAXIMUM RATINGS (See WARNING) | Parameter | Symbol | Value | Unit | |---------------------------------------|-----------|--------------|------| | Voltage at any pin relative to Vss | VIN, VOUT | -0.5 to +7.0 | V | | Voltage of Vcc supply relative to Vss | Vcc | -0.5 to +7.0 | V | | Power Dissipation | Po | 1.0 | W | | Operating Temperature | louт | 50 | mA | | Storage Temperature | Тѕтс | -55 to +125 | °C | **WARNING:** Permanent device damage may occur if the above **Absolute Maximum Ratings** are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **■ PACKAGE** ### **Package and Ordering Information** - 26-pin plastic (300mil) SOJ, order as MB814400C-xxPJN - 26-pin plastic (300mil) TSOP-II with normal bend leads, order as MB814400C-xxPFTN - 26-pin plastic (300mil) TSOP-II with reverse bend leads, order as MB814400C-xxPFTR ### **■ CAPACITANCE** $(T_A = 25^{\circ}C, f = 1 \text{ MHz})$ | | | | (IA | = 25 O, I = 1 WII IZ) | |--------------------------------------|------------------|------|------|-----------------------| | Parameter | Symbol | Тур. | Max. | Unit | | Input Capacitance, Ao toAo | C <sub>IN1</sub> | _ | 5 | pF | | Input Capacitance, RAS, CAS, WE, OE | C <sub>IN2</sub> | _ | 7 | pF | | Input/Output Capacitance, DQ1 to DQ4 | CDQ | _ | 7 | pF | ### **■ PIN ASSIGNMENTS AND DESCRIPTIONS** | Designator | Function | |------------------------------------|------------------------| | DQ <sub>1</sub> to DQ <sub>4</sub> | Data Input/Output | | WE | Write Enable | | RAS | Row address strobe | | A <sub>0</sub> to A <sub>9</sub> | Address inputs | | Vcc | +5.0 volt power supply | | ŌĒ | Output enable | | CAS | Column address strobe | | Vss | Circuit ground | ### **■ RECOMMENDED OPERATING CONDITIONS** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Ambient<br>Operating Temp | | |--------------------------------|--------|------|------|------|------|---------------------------|--| | Cumply Voltage | Vcc | 4.5 | 5.0 | 5.5 | W | | | | Supply Voltage | Vss | 0 | 0 | 0 | V | 000 to 17000 | | | Input High Voltage, all inputs | Vıн | 2.4 | _ | 6.5 | V | 0°C to +70°C | | | Input Low Voltage, all inputs* | VıL | -0.3 | _ | 0.8 | V | | | <sup>\*:</sup> Undershoots of up to -2.0 volts with a pulse width not exceeding 20 ns are acceptable. ### **■ FUNCTIONAL OPERATION** ### **ADDRESS INPUTS** Twenty input bits are required to decode any four of 4,194,304 cell addresses in the memory matrix. Since only ten address bits are available, the column and row inputs are separately strobed by $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ as shown in Figure 5. First, ten row address bits are input on pins A0-through-A9 and latched with the row address strobe ( $\overline{\text{RAS}}$ ) then, ten column address bits are input and latched with the column address strobe ( $\overline{\text{CAS}}$ ). Both row and column addresses must be stable on or before the falling edge of $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ , respectively. The address latches are of the flow-through type; thus, address information appearing after $t_{\text{RAH}}$ (min.)+ $t_{\text{T}}$ is automatically treated as the column address. #### WRITE ENABLE The read or write mode is determined by the logic state of $\overline{WE}$ . When $\overline{WE}$ is active Low, a write cycle is initiated; when $\overline{WE}$ is High, a read cycle is selected. During the read mode, input data is ignored. ### **DATA INPUT** Input data is written into memory in either of three basic ways—an early write cycle, an $\overline{OE}$ (delayed) write cycle, and a read-modify-write cycle. The falling edge of $\overline{WE}$ or $\overline{CAS}$ , whichever is later, serves as the input data-latch strobe. In an early write cycle, the input data (DQ1-DQ4) is strobed by $\overline{CAS}$ and the setup/hold times are referenced to $\overline{CAS}$ because $\overline{WE}$ goes Low before $\overline{CAS}$ . In a delayed write or a read-modify-write cycle, $\overline{WE}$ goes Low after $\overline{CAS}$ ; thus, input data is strobed by $\overline{WE}$ and all setup/hold times are referenced to the write-enable signal. ### **DATA OUTPUT** The three-state buffers are TTL compatible with a fanout of two TTL loads. Polarity of the output data is identical to that of the input; the output buffers remain in the high-impedance state until the column address strobe goes Low. When a read or read-modify-write cycle is executed, valid outputs are obtained under the following conditions: $t_{RAC}$ : from the falling edge of $\overline{RAS}$ when $t_{RCD}$ (max.) is satisfied. tcac: from the falling edge of $\overline{CAS}$ when trcd is greater than trcd (max.). taa: from column address input when trad is greater than trad (max.). toea: from the falling edge of $\overline{OE}$ when $\overline{OE}$ is brought Low after trac, tcac, or taa. The data remains valid until either $\overline{CAS}$ or $\overline{OE}$ returns to a High logic level. When an early write is executed, the output buffers remain in a high-impedance state during the entire cycle. ### **FAST PAGE MODE OF OPERATION** The fast page mode of operation provides faster memory access and lower power dissipation. The fast page mode is implemented by keeping the same row address and strobing in successive column addresses. To satisfy these conditions, $\overline{RAS}$ is held Low for all contiguous memory cycles in which row addresses are common. For each fast page of memory, any of 1,024-bits can be accessed and, when multiple MB814400s are used, $\overline{CAS}$ is decoded to select the desired memory fast page. Fast page mode operations need not be addressed sequentially and combinations of read, write, and/or ready-modify-write cycles are permitted. ## **■ DC CHARACTERISTICS** (Recommended operating conditions unless otherwise noted.) Notes 3 | Doron | a a fa w | Symbol Conditions | | | Unit | | | |-------------------------------------|--------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------|--------| | Parameter | | Symbol | Conditions | Min. | Тур. | o. Max. | | | Output high voltage*1 | | Vон | Iон = −5 mA | 2.4 | _ | _ | V | | Output low voltage*1 | | Vol | IoL = 4.2 mA | _ | _ | 0.4 | V | | Input leakage current ( | any input) | l <sub>l(L)</sub> | $\begin{array}{l} 0 \ V \leq V_{\text{IN}} \leq 5.5 \ V; \\ 4.5 \ V \leq V_{\text{CC}} \leq 5.5 \ V; \\ V_{\text{SS}} = 0 \ V; \ All \ other \ pins \\ not \ under \ test = 0 \ V \end{array}$ | -10 | _ | 10 | μΑ | | Output leakage curren | t | lo(L) | 0 V ≤ V <sub>OUT</sub> ≤ 5.5 V;<br>Data out disabled | -10 | _ | 10 | | | Operating current (Average Power | MB814400C-60 | - Icc1 | RAS & CAS cycling; | _ | _ | 61 | mA | | supply current)*2 | MB814400C-70 | | trc = min. | | | 54 | | | Standby current (Power supply | TT level | - Icc2 | RAS = CAS = VIH | | | 2.0 | mA | | current) | CMOS level | 1002 | $\overline{RAS} = \overline{CAS} \ge V_{CC} - 0.2$ | | | 1.0 | 111/-3 | | Refresh current#1 (Average power | MB814400C-60 | - Іссз | CAS = V <sub>IH</sub> , RAS cycling; | | | 61 | mA | | supply current)*2 | MB814400C-70 | 1003 | trc = min. | | | 54 | ША | | Fast Page Mode | MB814400C-60 | - Icc4 | RAS = V <sub>IL</sub> , CAS cycling; | | | 41 | mA | | current*2 | MB814400C-70 | 1004 | t <sub>PC</sub> = min. | | | 37 | ША | | Refresh current#2<br>(Average power | MB814400C-60 | - Iccs | RAS cycling;<br>CAS-before-RAS; | | | 49 | mA | | supply current)*2 | MB814400C-70 | ICCS | trc = min. | _ | | 44 | 1117 | ## **■ AC CHARACTERISTICS** (At recommended operating conditions unless otherwise noted.) Notes 3, 4, 5 | NI- | Darameter | Oh. a.l | MB814400C-60 | | MB814 | Unit | | |-----|------------------------------------------------|--------------|--------------|-------|-------|-------|------| | No. | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | | 1 | Time Between Refresh | tref | _ | 16.4 | _ | 16.4 | ms | | 2 | Random Read/Write Cycle Time | <b>t</b> RC | 110 | _ | 125 | _ | ns | | 3 | Read-Modify-Write Cycle Time | trwc | 150 | _ | 170 | _ | ns | | 4 | Access Time from RAS*6, 9 | <b>t</b> RAC | _ | 60 | _ | 70 | ns | | 5 | Access Time from CAS*7, 9 | tcac | _ | 15 | _ | 20 | ns | | 6 | Column Address Access Time*8,9 | <b>t</b> AA | _ | 30 | _ | 35 | ns | | 7 | Output Hold Time | tон | 0 | | 0 | _ | ns | | 8 | Output Buffer Turn On Delay Time | ton | 0 | _ | 0 | _ | ns | | 9 | Output Buffer Turn off Delay Time*10 | <b>t</b> off | _ | 15 | _ | 15 | ns | | 10 | Transition Time | t⊤ | 2 | 50 | 2 | 50 | ns | | 11 | RAS Precharge Time | <b>t</b> RP | 40 | | 45 | _ | ns | | 12 | RAS Pulse Width | tras | 60 | 10000 | 70 | 10000 | ns | | 13 | RAS Hold Time | <b>t</b> rsh | 15 | _ | 20 | _ | ns | | 14 | CAS to RAS Precharge Time | <b>t</b> CRP | 0 | _ | 0 | _ | ns | | 15 | RAS to CAS Delay Time*11, 12 | <b>t</b> RCD | 20 | 45 | 20 | 50 | ns | | 16 | CAS Pulse Width | tcas | 15 | 10000 | 20 | 10000 | ns | | 17 | CAS Hold Time | tсsн | 60 | _ | 70 | _ | ns | | 18 | CAS Precharge Time (Normal)*19 | <b>t</b> CPN | 10 | _ | 10 | _ | ns | | 19 | Row Address Set Up Time | tasr | 0 | _ | 0 | _ | ns | | 20 | Row Address Hold Time | <b>t</b> rah | 10 | _ | 10 | _ | ns | | 21 | Column Address Set Up Time | tasc | 0 | _ | 0 | _ | ns | | 22 | Column Address Hold Time | <b>t</b> CAH | 12 | _ | 12 | _ | ns | | 23 | RAS to Column Address Delay Time*13 | <b>t</b> RAD | 15 | 30 | 15 | 35 | ns | | 24 | Column Address to RAS Lead Time | tral | 30 | _ | 35 | _ | ns | | 25 | Column Address to CAS Lead Time | <b>t</b> CAL | 30 | _ | 35 | _ | ns | | 26 | Read Command Set Up Time | trcs | 0 | _ | 0 | _ | ns | | 27 | Read Command Hold Time<br>Referenced to RAS*14 | <b>t</b> rrh | 0 | _ | 0 | _ | ns | | 28 | Read Command Hold Time<br>Referenced to CAS*14 | <b>t</b> rch | 0 | _ | 0 | _ | ns | | 29 | Write Command Set Up Time*15 | twcs | 0 | _ | 0 | _ | ns | | 30 | Write Command Hold Time | <b>t</b> wcH | 10 | _ | 10 | _ | ns | | 31 | WE Pulse Width | <b>t</b> wp | 10 | _ | 10 | _ | ns | | 32 | Write Command to RAS Lead Time | <b>t</b> rwL | 15 | _ | 18 | _ | ns | | 33 | Write Command to CAS Lead Time | tcwL | 15 | _ | 18 | _ | ns | | 34 | DIN set Up Time | tos | 0 | _ | 0 | _ | ns | | 35 | DIN Hold Time | <b>t</b> DH | 10 | _ | 10 | _ | ns | | 36 | RAS to WE Delay Time | trwd | 80 | _ | 90 | _ | ns | | 37 | CAS to WE Delay Time | tcwd | 35 | _ | 40 | _ | ns | (Continued) ## (Continued) | Na | Donomotor | Cumbal | MB814 | 400C-60 | MB814 | 400C-70 | l lm:4 | |-----|--------------------------------------------------------|---------------|-------|---------|-------|---------|--------| | No. | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | | 38 | Column Address to WE Delay Time | tawd | 50 | _ | 55 | _ | ns | | 39 | RAS Precharge Time to CAS Active Time (Refresh cycles) | <b>t</b> RPC | 5 | _ | 5 | _ | ns | | 40 | CAS Set Up Time for CAS-before-RAS Refresh | tcsr | 0 | _ | 0 | _ | ns | | 41 | CAS Hold Time for CAS-before-RAS Refresh | <b>t</b> chr | 10 | _ | 10 | _ | ns | | 42 | WE SetUp Time from RAS*20 | twsr | 0 | _ | 0 | _ | ns | | 43 | WE Hold Time from RAS*20 | twhr | 10 | _ | 10 | _ | ns | | 44 | Access Time from OE*9 | <b>t</b> oea | _ | 15 | _ | 20 | ns | | 45 | Output Buffer Turn Off Delay from OE *10 | <b>t</b> oez | _ | 15 | _ | 15 | ns | | 46 | OE to RAS Lead Time for Valid Data | toel | 10 | _ | 10 | _ | ns | | 47 | OE Hold Time Referebced to WE *16 | <b>t</b> oeh | 0 | _ | 0 | _ | ns | | 48 | OE to Data in Delay Time | toed | 15 | _ | 15 | _ | ns | | 49 | DIN to CAS Delay Time*17 | tozc | 0 | _ | 0 | _ | ns | | 50 | DIN to OE Delay Time*17 | <b>t</b> dzo | 0 | _ | 0 | _ | ns | | 51 | Fast Page Mode Read/Write Cycle Time | <b>t</b> PC | 40 | _ | 45 | _ | ns | | 52 | Fast Page Mode Read-Modify-Write Cycle Time | <b>t</b> PRWC | 80 | _ | 85 | _ | ns | | 53 | Access Time from CAS Precharge*9, 18 | <b>t</b> CPA | _ | 35 | _ | 40 | ns | | 54 | Fast Page Mode CAS Precharge Time | <b>t</b> cp | 10 | _ | 10 | _ | ns | | 55 | Fast Page Mode RAS Pulse width | <b>t</b> rasp | _ | 200000 | _ | 200000 | ns | | 56 | Fast Page Mode RAS Hold Time from CAS Precharge | <b>t</b> RHCP | 35 | _ | 40 | _ | ns | | 57 | Fast Page Mode CAS Precharge to WE Delay Time | <b>t</b> cpwd | 55 | | 60 | | ns | ### Notes:\*1. Referenced to Vss - \*2. Icc depends on the output load conditions and cycle rates; The specified values are obtained with the output open. - lcc depends on the number of address change as $\overline{RAS} = V_{IL}$ and $\overline{CAS} = V_{IH}$ , $V_{IL} > -0.3V$ . lcc1, lcc3 and lcc5 are specified at one time of address change during $\overline{RAS} = V_{IL}$ and $\overline{CAS} = V_{IH}$ . lcc4 is specified at one time of address change during one Page cycle. - \*3. An Initial pause (RAS=CAS=VIH) of 200µs is required after power-up followed by any eight RAS-only cycles before proper device operation is achieved. In case of using internal refresh counter, a minimum of eight CAS-before-RAS initialization cycles instead of 8 RAS cycles are required. - \*4. AC characteristics assume $t_T = 5$ ns. - \*5. V<sub>IH</sub> (min.) and V<sub>IL</sub> (max.) are reference levels for measuring timing of input signals. Also transition times are measured between V<sub>IH</sub> (min.) and V<sub>IL</sub> (max.). - \*6. Assumes that trcd ≤ trcd (max.), trad ≤ trad (max.). If trcd is greater than the maximum recommended value shown in this table, trac will be increased by the amount that trcd exceeds the value shown. Refer to Fig. 2 and 3. - \*7. If trcd ≥ trcd (max.), trad ≥ trad (max.), and tasc ≥ taa tcac tr, access time is tcac. - \*8. If trad $\geq$ trad (max.) and tasc $\leq$ taa tcac tr, access time is taa. - \*9. Measured with a load equivalent to two TTL loads and 100 pF. - \*10. toff and toez is specified that output buffer change to high impedance state. - \*11. Operation within the trcd (max.) limit ensures that trac (max.) can be met. trcd (max.) is specified as a reference point only; if trcd is greater than the specified trcd (max.) limit, access time is controlled exclusively by trac or trad. - \*12. $t_{RCD}$ (min.) = $t_{RAH}$ (min.) + $2t_{T}$ + $t_{ASC}$ (min.). - \*13. Operation within the trad (max.) limit ensures that trac (max.) can be met. trad (max.) is specified as a reference point only; if trad is greater than the specified trad (max.) limit, access time is controlled exclusively by trac or trad. - \*14. Either trrh or trch must be satisfied for a read cycle. - \*15. twos is specified as a reference point only. If twos ≥ twos (min.) the data output pin will remain High-Z state through entire cycle. - \*16. Assumes that twcs < twcs (min.). - \*17. Either tozc or tozo must be satisfied. - \*18. tcpa is access time from the selection of a new column address (that is caused by changing $\overline{\text{CAS}}$ from "L" to "H"). Therefore, if tcp is long, tcpa is longer than tcpa (max.). - \*19. Assumes that CAS-before-RAS refresh. - \*20. Assumes that Test mode function. ### **■ FUNCTIONAL TRUTH TABLE** | | | Clock Input | | | Addres | ss Input | Input | ut Data | | | |---------------------------------|----------|-------------|----------|----------|--------|-------------|-------|---------|---------|------------------------------------------| | Operation Mode | RAS | CAS | WE | ŌĒ | Row | Col-<br>umn | Input | Output | Refresh | Note | | Standby | Н | Н | Х | Х | _ | _ | _ | High-Z | _ | | | Read Cycle | L | L | Н | L | Valid | Valid | | Valid | Yes* | trcs ≥ trcs (min.) | | Write Cycle<br>(Early Write) | L | L | L | Х | Valid | Valid | Valid | High-Z | Yes* | twcs ≥ twcs (min.) | | Read-Modify-<br>Write Cycle | L | L | H →<br>L | L →<br>H | Valid | Valid | Valid | Valid | Yes* | tcwo ≥ tcwo (min.) | | RAS-only<br>Refresh Cycle | L | Н | Х | Х | Valid | _ | _ | High-Z | Yes | | | CAS-before-RAS<br>Refresh Cycle | L | L | Н | Х | _ | _ | _ | High-Z | Yes | tcsr ≥ tcsr (min.) | | Hidden Refresh<br>Cycle | H →<br>L | L | Н | L | _ | _ | _ | Valid | Yes | Previous data is kept. | | Test mode Set<br>Cycle (CBR) | L | L | L | Х | _ | _ | _ | High-Z | Yes | tcsr ≥ tcsr (min.)<br>twsr ≥ twsr (min.) | | Test mode Set<br>Cycle (Hidden) | H →<br>L | L | L | Х | _ | _ | _ | Valid | Yes | tcsr ≥ tcsr (min.)<br>twsr ≥ twsr (min.) | X: "H" or "L" <sup>\*:</sup> It is impossible in Fast Page Mode. If $\overline{\text{OE}}$ is brought Low after trac, tcac, or tax (which ever occurs later), access time = toea. However, if either $\overline{\text{CAS}}$ or $\overline{\text{OE}}$ goes High, the output returns to a high-impedance state after toh is satisfied. #### **DESCRIPTION** Refresh of RAM memory cells is accomplished by performing a read, a write, or a read-modify-write cycle at each of 1024 row addresses every 16.4-milliseconds. Three refresh modes are available: RAS-only refresh, CAS-before-RAS refresh, and hidden refresh. RAS-only refresh is performed by keeping RAS Low and CAS High throughout the cycle; the row address to be refreshed is latched on the falling edge of RAS. During RAS-only refresh, DQ pin is kept in a high-impedance state. $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is an on-chip refresh capability that eliminates the need for external refresh addresses. If $\overline{\text{CAS}}$ is held Low for the specified setup time (tCSR) before $\overline{\text{RAS}}$ goes Low, the on-chip refresh control clock generators and refresh address counter are enabled. An internal refresh operation automatically occurs and the refresh address counter is internally incremented in preparation for the next $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh operation. WE must be held High for the specified set up time (twsR) before RAS goes low in order not to enter "Test Mode". A hidden refresh cycle may be performed while maintaining the latest valid data at the output by extending the active time of $\overline{\text{CAS}}$ and cycling $\overline{\text{RAS}}$ . The refresh row address is provided by the on-chip refresh address counter. This eliminates the need for the external row address that is required by DRAMs that do not have $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh capability. WE must be held High for the specified set up time (twsR) before RAS goes Low in order not to enter "Test Mode". #### **DESCRIPTION** Test Mode; The purpose of this test mode is to reduce device test time to half of that required to test the device conventionally. The test mode function is entered by performing a $\overline{\text{VE}}$ and $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ (WCBR) refresh for the entry cycle. In the test mode, read and write operations are executed in units of eights bits which are selected by the address combination of CA0. In the write mode, data is written into eight cells simultaneously. But the data must be input from all DQ pins. In the read mode, the data of eight cells at the selected addresses are read out from DQ and checked in the following manner. When the eight bits are all "L" or all "H", a "H" level is output. When the eight bits show a combination of "L" and "H", a "L" level is output. The test mode function is exited by performing a RAS-only refresh or a CAS-before-RAS refresh for the exit cycle. In test mode operation, the following parameters are delayed approximately 5ns from the specified value in the data sheet. trc, trwc, trac, taa, tras, tcsh, tral, trwb, tawb, tpc, tprwc, tcpa, trhce, tcpwb #### **DDESCRIPTION** A special timing sequence using the $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh counter test cycle provides a convenient method to verify the functionality of $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh circuitry. If, after a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycle. $\overline{\text{CAS}}$ makes a transition from High to Low while $\overline{\text{RAS}}$ is held Low, read and write operations are enabled as shown above. Row and column addresses are defined as follows: Row Address: Bits A0 through A10 are defined by the on-chip refresh counter. Column Address: Bits A0 through A10 are defined by latching levels on A0-A9 at the second falling edge of CAS. The CAS-before-RAS Counter Test procedure is as follows; - 1) Initialize the internal refresh address counter by using 8 RAS only refresh cycles. - 2) Use the same column address throughout the test. - 3) Write "0" to all 1024 row addresses at the same column address by using normal write cycles. - 4) Read "0" written in procedure 3) and check; simultaneously write "1" to the same addresses by using CAS-before-RAS refresh counter test (read-modify-write cycles). Repeat this procedure 1024 times with addresses generated by the internal refresh address counter. - 5) Read and check data written in procedure 4) by using normal read cycle for all 1024 memory locations. - 6) Reverse test data and repeat procedures 3), 4), and 5). ### (At recommended operating conditions unless otherwise noted.) | No. | Domentos | Symbol | MB814 | 400C-60 | MB814 | 1400C-70 | Unit | |-----|--------------------------|---------------|-------|---------|-------|----------|------| | NO. | Parameter | Syllibol | Min. | Max. | Min. | Max. | Unit | | 90 | Access Time from CAS | trcac | _ | 35 | | 40 | ns | | 91 | Column Address Hold Time | <b>t</b> FCAH | 30 | _ | 30 | _ | ns | | 92 | CAS to WE Delay Time | trcwd | 55 | _ | 60 | _ | ns | | 93 | CAS Pulse width | trcas | 35 | _ | 40 | _ | ns | | 94 | RAS Hold Time | <b>t</b> FRSH | 35 | _ | 40 | _ | ns | Note: Assumes that $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh counter test cycle only. (At recommended operating conditions unless otherwise noted.) | No. | Parameter | Symbol | MB814 | MB814100C-60 | | MB814100C-70 | | | |-----|--------------------|--------------|-------|--------------|------|--------------|------|--| | | | Symbol | Min. | Max. | Min. | Max. | Unit | | | 100 | RAS Pulse Width | trass | 100 | _ | 100 | _ | μs | | | 101 | RAS Precharge Time | <b>t</b> RPS | 110 | _ | 125 | _ | ns | | | 102 | CAS Hold Time | <b>t</b> chs | -50 | _ | -50 | _ | ns | | Note: Assumes self refresh cycle only ### **DESCRIPTION** The self refresh cycle provides a refresh operation without external clock and external Address. Self refresh control circuit on chip is operated in the self refresh cycle and refresh operation can be automatically executed using internal refresh address counter. If CAS goes to "L" before RAS goes to "L" (CBR) and the condition of CAS "L" and RAS "L" is kept for term of trans (more than 100ms), the device can be entered the self refresh cycle. And after that, refresh operation is automatically executed per fixed interval using internal refresh address counter during "RAS=L" and "CAS=L". And exit from self refresh cycle is performed by toggling of $\overline{RAS}$ and $\overline{CAS}$ to "H" with specifying tons min... #### Restruction for Self refresh operation : For self refresh operation, the notice below must be considered. - In the case that distribute CBR refresh are operated in read/write cycles Self refresh cycles can be executed without special rule if 1024 cycles of distribute CBR refresh are executed within tree max... - 2)In the case that burst CBR refresh or RAS-only refresh are operated in read/write cycles 1024 times of burst CBR refresh or 1024 times of burst RAS-only refresh must be executed before and after Self refresh cycles. ### **■ PACKAGE DIMENSIONS** (Continued) (Continued) (Suffix: -PFTR) 26 pin, Plastic TSOP(II) (FPT-26P-M02) Details of "A" part 18 14 <u>П П П П П П</u> ) 22 <u>A A A A A</u> 0.15(.006) 0.25(.010) 0.15(.006)MAX 0.50(.020)MAX Н Н Н LEAD No. (1) 15.24(.600)REF 1.27(.050)TYP 0(0)MIN 0.50±0.10 (.020±.004) 8.22±0.20 (STAND OFF) 0.10(.004) (.324±.008) المستشير 0.15±0.05 (.006±.002) 1.10 +0.10 -0.05 7.62±0.10 (.300±.004) 0.40±0.10 (.016±.004) ⊕ 0.21(.008) 働 (.043 +.004 ) \*17.14±0.10 9.22±0.20 (.675±.004) (.363±.008) Dimensions in mm(inches). © 1994 FUJITSU LIMITED F26002S-3C-3 ## **FUJITSU LIMITED** For further information please contact: #### **Japan** FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-88, Japan Tel: (044) 754-3763 Fax: (044) 754-3329 ### North and South America FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, U.S.A. Tel: (408) 922-9000 Fax: (408) 432-9044/9045 #### **Europe** FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 63303 Dreieich-Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122 #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE. LIMITED #05-08, 151 Lorong Chuan New Tech Park Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220 ### All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan. #### F9703 © FUJITSU LIMITED Printed in Japan