# silicon systems® # SSI 32R510/510AR 32R514/514R 2, 4, 6 Channel Read/Write Devices June, 1990 #### DESCRIPTION The SSI 32R510/510AR, 32R514/514R Read/Write devices are bipolar monolithic integrated circuits designed for use with center-tapped ferrite recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for as many as six channels. The R option provides internal 750 $\Omega$ damping resistors. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. They are available in a variety of package and channel configurations. #### **FEATURES** - · High performance: - Read mode gain = 100 V/V (32R510A) = 150 V/V (32R514) - input noise = 1.5 nV/ $\sqrt{Hz}$ max. - Input capacitance = 20 pF max. - Write current range = 10 mA to 40 mA - Enhanced system write to read recovery time - · Power supply fault protection - Plug compatible to the SSI 32R117 - Designed for center-tapped ferrite heads - · Programmable write current source - · Write unsafe detection - TTL compatible control signals - +5V, +12V power supplies #### **BLOCK DIAGRAM** CAUTION: Use handling procedures necessary for a static sensitive component. 0690 1-27 #### CIRCUIT OPERATION These devices address up to six center-tapped ferrite heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn, $\overline{CS}$ , and $R/\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins $\overline{CS}$ and $R/\overline{W}$ , will force the device into a non-writing condition if either control line is opened accidentally. **TABLE 1: Mode Select** | CS | R/₩ | MODE | | |----|-----|-------|--| | 0 | 0 | Write | | | 0 | 1 | Read | | | 1 | X | Idle | | **TABLE 2: Head Select** | HS2 | HS1 | HS0 | HEAD | |-----|-----|-----|------| | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | 4 | | 1 | 0 | 1 | 5 | | 1 | 1 | Х | None | 0 = Low level 1 = High level X=Don't care #### WRITE MODE The write mode configures the device as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). The magnitude of the write current (0-pk) is programmed by an external resistor RWC, connected from pin WC to ground and is given by: where K is the Write Current Constant. In multiple device applications, a single RWC resistor may be made common to all devices. Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag. - Head open - · Head center tap open - WDI frequency too low - Device in read mode - · Device not selected - · No write current To reduce internal power dissipation, an optional external resistor, RCT, given by RCT $\leq$ 130 $\Omega$ x 40/lw (lw in mA), is connected between pins VDD1 and VDD2. Otherwise connect pin VDD1 to VDD2. To initialize the Write Data Flip Flop (WDFF) to pass current through the X-side of the head, pin WDI must be low when the previous read mode was commanded. #### **READ MODE** The read mode configures the device as a low noise differential amplifier and deactivates the write current generator and write unsafe circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent pulse detection circuitry. #### **IDLE MODE** The idle mode deactivates the internal write current generator, the write unsafe detector, and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices. # **PIN DESCRIPTIONS** | NAME | I/O | DESCRIPTION | |--------------------|-----|----------------------------------------------------------------------| | HS0-HS2 | ı | Head Select | | <u>cs</u> | 1 | Chip Select: a low level enables device | | R/W | ı | Read/Write: a high level selects Read mode | | wus | 0* | Write Unsafe: a high level indicates an unsafe writing condition | | WDI | ı | Write Data In: negative transition toggles direction of head current | | H0X-H5X<br>H0Y-H5Y | 1/0 | X,Y head connections | | RDX, RDY | O* | X, Y Read Data: differential read signal output | | wc | * | Write Current: used to set the magnitude of the write current | | VCT | - | Voltage Center Tap: voltage source for head center tap | | vcc | - | +5V | | VDD1 | _ | +12V | | VDD2 | - | Positive power supply for the center-tap voltage source | | GND | - | Ground | <sup>\*</sup>When more than one R/W device is used, these signals can be wire OR'ed. # **ABSOLUTE MAXIMUM RATINGS** (All voltages referenced to GND. Currents into device are positive.) | PARAMETER | | VALUE | UNITS | |-------------------------------------------------|------|--------------------|-------| | DC Supply Voltage | VDD1 | -0.3 to +14 | VDC | | DC Supply Voltage | VDD2 | -0.3 to +14 | VDC | | DC Supply Voltage | VCC | -0.3 to +6 | VDC | | Digital Input Voltage Range | VIN | -0.3 to VCC + 0.3 | VDC | | Head Port Voltage Range | VH | -0.3 to VDD1 + 0.3 | VDC | | WUS Pin Voltage Range | Vwus | -0.3 to +14 | VDC | | Write Current (0-pk) | lw | 60 | mA | | RDX, RDY Output Current | lo | -10 | mA | | VCT Output Current | lvст | -60 | mA | | WUS Output Current | iwus | +12 | mA | | Storage Temperature Range | Tstg | -65 to 150 | °C | | Lead Temperature PDIP, (10 sec Soldering) | | 260 | °C | | Package Temperature PLCC,<br>SO (20 sec Reflow) | | 215 | °C | # **RECOMMENDED OPERATING CONDITIONS** | PARA | METER | CONDITIONS | MIN | мом | МАХ | UNITS | |------|----------------------------|-------------------------|------|------|------|-------| | VDD1 | DC Supply Voltage | | 10.8 | 12.0 | 13.2 | VDC | | VCC | DC Supply Voltage | | 4.5 | 5.0 | 5.5 | VDC | | Lh | Head Inductance | | 5 | | 15 | μН | | RD | Damping Resistor | 32R510A and 32R514 only | 500 | | 2000 | Ω | | RCT* | RCT Resistor | lw = 40 mA | 123 | 130 | 137 | Ω | | lw | Write Current (0-pk) | | 10 | | 40 | mA | | Tj | Junction Temperature Range | | +25 | | +135 | °C | $<sup>^{\</sup>star}$ For lw = 40 mA. At other lw levels refer to Applications Information that follows this specification. ## **DC CHARACTERISTICS** (Recommended operating conditions apply unless otherwise specified.) ## **POWER SUPPLY** | PARAMETER | CONDITIONS | MIN | МОМ | MAX | UNITS | |---------------------------------|-------------------------------------------|-----|-----|---------|-------| | VCC Supply Current | Read/Idle Mode | | | 35 | mA | | | Write Mode | | | 30 | mA | | VDD Supply Current | Idle Mode | | | 20 | mA | | (sum of VDD1 and VDD2) | Read Mode | | | 35 | mA | | | Write Mode | | | 20 + lw | mA | | Power Dissipation (Tj = +135°C) | Idle Mode | | | 400 | mW | | | Read Mode | | | 600 | mW | | | Write Mode, Iw = 40 mA, RCT = $0\Omega$ | | | 800 | mW | | | Write Mode, Iw = 40 mA, RCT = $130\Omega$ | | | 600 | mW | # DC CHARACTERISTICS (continued) #### DIGITAL I/O | PARA | METER | CONDITIONS | MIN | NOM | MAX | UNITS | |------|-------------------------|------------|------|-----|-----|-------| | VIL | Input Low Voltage | | | | 0.8 | VDC | | VIH | Input High Voltage | | 2.0 | | | VDC | | IIL | Input Low Current | VIL = 0.8V | -0.4 | | | mA | | IIH | Input High Current | VIH = 2.0V | | | 100 | μА | | VOL | WUS Output Low Voltage | IOL = 8 mA | | | 0.5 | VDC | | IOH | WUS Output High Current | VOH = 5.0V | | | 100 | μА | #### WRITE MODE | VCT Center Tap Voltage | Write Mode 32R510A | | 6.0 | | | |----------------------------------------|---------------------------------------------------|-------|------|-------|-------| | | Write Mode 32R514 | | 6.7 | | VDC | | Head Current (per side) | Write Mode,<br>0 ≤ VCC ≤ 3.7V,<br>0 ≤ VDD1 ≤ 8.7V | -200 | | 200 | μА | | Write Current Range | | 10 | | 40 | mA | | Write Current Constant "K" | | 2.375 | | 2.625 | | | lwc to Head Current Gain | | | 0.99 | | mA/mA | | Unselected Head Leakage Current | | | | 85 | μА | | RDX, RDY Output Offset Voltage | Write/Idle Mode | -20 | | +20 | mV | | RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode | | 5.3 | | VDC | | RDX, RDY Leakage | RDX, RDY = 6V<br>Write/Idle Mode | -100 | | 100 | μА | #### **READ MODE** | VCT Center Tap Voltage | Read Mode | | 4.0 | | VDC | |-------------------------------|---------------------------------------------------------|------|-----|------|-----| | Head Current (per side) | Read or Idle Mode<br>0 ≤ VCC ≤ 5.5V<br>0 ≤ VDD1 ≤ 13.2V | -200 | | 200 | μА | | Input Bias Current (per side) | | - | | 45 | μА | | Output Offset Voltage | Read Mode 32R510A | -440 | | +440 | mV | | | Read Mode 32R514 | -615 | | +615 | mV | | Common Mode Output Voltage | Read Mode | 4.5 | | 6.5 | VDC | # **DYNAMIC CHARACTERISTICS AND TIMING** lw = 35 mA, Lh = 10 $\mu$ H, Rd = 750 $\Omega$ 32R514 only, f(WDI) = 5 MHz, CL(RDX, RDY) $\leq$ 20 pF. Recommended operating conditions apply unless otherwise specified. #### WRITE MODE | PARAMETER | CONDITIONS | MIN | NOM | МАХ | UNITS | |-----------------------------------|----------------------|-----|-----|-----|--------| | Differential Head Voltage Swing | | 7.0 | | | V(pk) | | Unselected Head Transient Current | | | | 2 | mA(pk) | | Differential Output Capacitance | | | | 15 | pF | | Differential Output Resistance | 32R510A and 32R514 | 10K | | | Ω | | 2.1.0,0.1.1.1. | 32R510AR and 32R514R | 600 | | 960 | Ω | | WDI Transition Frequency | WUS = low | 250 | | | KHz | ## **READ MODE** | Differential Voltage Gain | 32R510A | Vin = 1 mVpp @ 300 kHz<br>ZL(RDX), ZL(RDY) = 1 k $\Omega$ | 85 | 115 | V/V | |-----------------------------|---------|--------------------------------------------------------------------------------------|------|------|--------| | | 32R514 | Vin = 1 mVpp @ 300 kHz<br>ZL(RDX), ZL(RDY) = 1 k $\Omega$ | 125 | 175 | V/V | | Dynamic Range | | DC Input Voltage, Vi,<br>Where Gain Falls by 10%<br>Vin = Vi + 0.5 mVpp<br>@ 300 kHz | -2 | +2 | mV | | Bandwidth (-3dB) | | $ Zs < 5\Omega$ , Vin = 1 mVpp | 30 | | MHz | | Input Noise Voltage | | BW = 15 MHz,<br>Lh = 0, Rh = 0 | | 1.5 | nV/√Hz | | Differential Input Capacita | nce | f = 5 MHz | | 20 | pF | | Differential Input Resistan | ce | 32R514, f = 5 MHz | 3.2K | | Ω | | | | 32R514R, f = 5 MHz | 500 | 1000 | Ω | | | | 32R510A, f = 5 MHz | 2K | | Ω | | | | 32R510AR, f = 5 MHz | 460 | 860 | Ω | | Common Mode Rejection | Ratio | Vcm = VCT + 100 mVpp<br>@ 5 MHz | 50 | | dB | | Power Supply Rejection R | latio | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC | 45 | | dB | | Channel Separation | | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp | 45 | | dB | | Single Ended Output Resi | istance | f = 5 MHz | | 30 | Ω | | Output Current | | AC Coupled Load,<br>RDX to RDY | ±2.1 | | mA | # **DYNAMIC CHARACTERISTICS AND TIMING (continued)** # **SWITCHING CHARACTERISTICS** | PARAMETER | CONDITIONS | MIN | МОМ | MAX | UNITS | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | R/W To Write Mode | Delay to 90% of<br>Write Current | | | 1.0 | μs | | R/₩ to Read Mode | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current | | | 1.0 | μs | | CS to Select | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope | | | 1.0 | μѕ | | CS to Unselect | Delay to 90% Decay of Write Current | | | 1.0 | μs | | HS0 - HS2 to any head | Delay to 90% of 100mV<br>10 MHz Read Signal<br>Envelope | | | 1.0 | μs | | WUS, Safe to Unsafe - TD1 | lw = 35 mA, see Figure 1 | 1.6 | | 8.0 | μs | | WUS, Unsafe to Safe - TD2 | lw = 35 mA, see Figure 1 | | | 1.0 | μs | | Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ , see Figure 1) | | | | | | | Prop. Delay - TD3 | From 50% Points | | | 25 | ns | | Asymmetry | WDI has 50% Duty Cycle and 1ns Rise/Fall Time | | | 2 | ns | | Rise/Fall Time | 10% - 90% Points | | | 20 | ns | FIGURE 1: Write Mode Timing Diagram #### **APPLICATIONS INFORMATION** The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance. **TABLE 3: Key Parameters Under Worst Case Input Noise Conditions** | PARAMETER Inputs Noise Voltage (max.) | | Tj=25°C | Tj=135°C<br>1.5 | UNITS<br>nV/√Hz | |---------------------------------------|--------|---------|-----------------|-----------------| | | | | | | | | 32R514 | 15.4 | 29.4 | ΚΩ | | Differential Input Capacitance (max.) | | 11.6 | 10.8 | pF | TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions | PARAMETER | | Tj=25°C | Tj=135°C | UNITS | |---------------------------------------|---------|---------|----------|--------| | Inputs Noise Voltage (max.) | | 0.92 | 1.2 | nV/√Hz | | Differential Input Resistance (min.) | 32R514R | 500 | 620 | Ω | | | 32R514 | 3.2 | 6.1 | ΚΩ | | Differential Input Capacitance (max.) | | 10.1 | 10.3 | pF | # **APPLICATIONS INFORMATION (continued)** - An external resistor, RCT, given by; RCT ≤ 130 (40/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1. - 2. Damping resistors not required on R versions. - Limit DC current from RDX and RDY to 100 μA and load capacitance to 20 pF. In multi-chip application these outputs can be wire OR'ed. - 4. The power bypassing capacitor must be located close to the device with its ground returned directly to device ground, with as short a path as possible. - To reduce ringing due to stray capacitance this resistor should be located close to the device. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used. FIGURE 2: Typical Application Diagram # PACKAGE PIN DESIGNATIONS (TOP VIEW) ## THERMAL CHARACTERISTICS | PACKAGE | | θja | |---------|----------|---------| | 18-Lead | PDIP | 140°C/W | | 18-Lead | SOL | 100°C/W | | 20-Lead | SOL | 95°C/W | | 22-Lead | PDIP | 65°C/W | | 24-Lead | Flatpack | 105°C/W | | 24-Lead | SOL | 80°C/W | | 28-Lead | PLCC | 65°C/W | | 28-Lead | Flatpack | 100°C/W | | 28-Lead | PDIP | 55°C/W | | 28-Lead | SOL | 70°C/W | 6-CHANNEL 28-LEAD PDIP, FLATPACK, SOL SSI 32R510A/510AR #### **ORDERING INFORMATION** | PART DESCRIPTION | ORDER NO. | PKG. MARK | |-------------------------------------|-------------------------|--------------| | SSI 32R510A | | | | 2-Channel PDIP | SSI 32R510A-2P | 32R510A-2P | | 2-Channel SOL | SSI 32R510A-2L | 32R510A-2L | | 4-Channel SOL | SSI 32R510A-4CL | 32R510A-4CL | | 4-Channel Flatpack | SSI 32R510A-4F | 32R510A-4F | | 4-Channel PDIP | SSI 32R510A-4CP | 32R510A-4CP | | 6-Channel PDIP | SSI 32R510A-6CP | 32R510A-6CP | | 6-Channel SOL | SSI 32R510A-6CL | 32R510A-6CL | | 6-Channel Flatpack | SSI 32R510A-6F | 32R510A-6F | | 6-Channel PLCC | SSI 32R510A-6CH | 32R510A-6CH | | SSI 32R510AR with Internal Dampin | g Resistor | | | 2-Channel PDIP | SSI 32R510AR-2P | 32R510AR-2P | | 2-Channel SOL | SSI 32R510AR-2L | 32R510AR-2L | | 4-Channel SOL | SSI 32R510AR-4CL | 32R510AR-4CL | | 4-Channel Flatpack | SSI 32R510AR-4F | 32R510AR-4F | | 4-Channel PDIP | SSI 32R510AR-4CP | 32R510AR-4CP | | 6-Channel PDIP | SSI 32R510AR-6CP | 32R510AR-6CP | | 6-Channel SOL | SSI 32R510AR-6CL | 32R510AR-6CL | | 6-Channel Flatpack | SSI 32R510AR-6F | 32R510AR-6F | | 6-Channel PLCC | SSI 32R510AR-6CH | 32R510AR-6CH | | SSI 32R514 Read/Write IC | | | | 2-Channel SOL | SSI 32R514-2CL | 32R514-2CL | | 4-Channel SOL | SSI 32R514-4CL | 32R514-4CL | | 6-Channel SOL | SSI 32R514-6CL | 32R514-6CL | | 6-Channel PLCC | SSI 32R514-6CH | 32R514-6CH | | SSI 32R514R Read/Write IC-with inte | ernal damping resistors | | | 2-Channel SOL | SSI 32R514R-2CL | 32R514R-2CL | | 4-Channel SOL | SSI 32R514R-4CL | 32R514R-4CL | | 6-Channel SOL | SSI 32R514R-6CL | 32R514R-6CL | | 6-Channel PLCC | SSI 32R514R-6CH | 32R514R-6CH | No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders. Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457 0690 1-37 @1990 Silicon Systems, Inc.