

January 1994

#### **DESCRIPTION**

The SSI 32F8120 is a continuous time, low pass filter with programmable bandwidth and high frequency boost. The low pass filter is a 2 zero/7 pole 0.05° phase equiripple type, featuring excellent group delay characteristics. It features 1.5 - 8 MHz programmable bandwidth and 0-10 dB programmable boost. Both functions are controlled by 7-bit command words, which are input via a 3-line serial interface.

#### **FEATURES**

- Programmable filter cutoff frequency (fc =1.5 to 8 MHz) with no external components
- Programmable pulse slimming equalization (0 to 10 dB boost at the filter cutoff frequency)
- ± 10% cutoff frequency accuracy
- Matched normal and differentiated low-pass outputs
- Differential filter inputs and outputs
- Device Idle mode
- +5V only operation
- No external filter components required
- Supports constant density recording

#### **BLOCK DIAGRAM**



#### PIN DIAGRAM



CAUTION: Use handling procedures necessary for a static sensitive component.

0194 - rev.

5A-23

■ A253965 0014606 **08**7 |

#### **FUNCTIONAL DESCRIPTION**

#### **CUTOFF FREQUENCY PROGRAMMING**

The SSI 32F8120 programmable electronic filter can be set to a filter cutoff frequency from 1.5 to 8 MHz. The cutoff frequency can be set by using the serial port through pins SDI, SDEN, and SCLK. SDI is the serial data input for an 8-bit control shift register, SDEN is the control register enable, and SCLK is the control register clock. The data packet is transmitted MSB (D7) first. The first four bits are the register address, the last four are the data bits. Registers larger than four bits must be loaded with two 8-bit data packets. See Table 1.

fc is determined by the equation:

fc (MHz) = 0.061321 (F\_Code) + 0.212264

 $1.5 \text{ MHz} \le f \text{c} \le 8 \text{ MHz}$ 

21 ≤ F\_ Code ≤ 127

# SLIMMER HIGH FREQUENCY BOOST PROGRAMMING

The amplitude of the input signal at frequencies near the cutoff frequency can be increased using this feature. By controlling the V-DAC output, the boost can be determined. The amount of boost at the cutoff frequency is related to the V-DAC output by the following formula:

[Output of V-DAC = VBP = VREF x  $\frac{\text{S\_Code}}{127}$ ] BOOST (dB) = 20•log [0.01703 (S\_Code) +1].

TABLE 1

| ADDRESS BITS |    | USAGE | DATA BITS |                |    |    |    |    |
|--------------|----|-------|-----------|----------------|----|----|----|----|
| D7           | D6 | D5    | D4        |                | D3 | D2 | D1 | D0 |
| ×            | 0  | 0     | o         | S-MSB REGISTER | х  | S6 | S5 | S4 |
| ×            | 0  | 0     | 1         | S-LSB REGISTER | S3 | S2 | S1 | S0 |
| ×            | 0  | 1     | 0         | F-MSB REGISTER | x  | F6 | F5 | F4 |
| ×            | 0  | 1     | 1         | F-LSB REGISTER | F3 | F2 | F1 | F0 |
| ×            | 1  | 1     | 1         | P REGISTER     | х  | ×  | х  | P0 |

X = Don't Care

P = Power Down Control; PO = 1 for power up; PO = 0 for power down



FIGURE 1: Serial Port Timing Diagram

5A-24

■ 8253965 0014607 Tl3 **■** 

S = 7-bit Boost (Slimming) Control

F = 7-bit Frequency (Bandwidth) Control

### **PIN DESCRIPTION**

| NAME                  | TYPE       | DESCRIPTION                                                                                                                                                                                                                        |
|-----------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIN+, VIN-            | ı          | DIFFERENTIAL FILTER INPUTS. The input signals must be AC coupled to these pins.                                                                                                                                                    |
| VO_NORM+,<br>VO_NORM- | 0          | DIFFERENTIAL NORMAL OUTPUTS. The output signals must be AC coupled to the pulse detector.                                                                                                                                          |
| VO_DIFF+<br>VO_DIFF-  | 0          | DIFFERENTIAL DIFFERENTIATED OUTPUTS. For minimum pulse pairing, these outputs should be AC coupled to the pulse detector.                                                                                                          |
| SDEN                  |            | SERIAL DATA ENABLE. A logic HIGH level allows SERIAL CLOCK to clock data into the control register via the SERIAL DATA input. A logic LOW level latches the register data and issues the information to the appropriate circuitry. |
| SCLK                  |            | SERIAL CLOCK. Negative edge triggered clock input for serial register.                                                                                                                                                             |
| SDI                   | 1          | SERIAL DATA INPUT.                                                                                                                                                                                                                 |
| RX                    |            | REFERENCE CURRENT SET. With an external resistor (Rx = $5 \text{ k}\Omega \pm 1\%$ ) to ground, this pin gives a voltage proportional to the absolute temperature, setting the range for VFP.                                      |
| VCA                   | 1          | ANALOG +5 VOLT SUPPLY.                                                                                                                                                                                                             |
| VCD                   | T          | DIGITAL +5 VOLT SUPPLY.                                                                                                                                                                                                            |
| AGND                  | 1          | ANALOG GROUND.                                                                                                                                                                                                                     |
| DGND                  | I          | DIGITAL GROUND.                                                                                                                                                                                                                    |
| VBP                   | 0          | BOOST PROGRAMMING VOLTAGE. Output of V-DAC which programs the boost.                                                                                                                                                               |
| VFP                   | 0          | CUTOFF FREQUENCY PROGRAMMING VOLTAGE. Output of I-DAC which programs the cutoff frequency.*                                                                                                                                        |
| *A minimum load re    | sistance o | f 150 k $\Omega$ should be used to avoid affecting the total minimum on-chip resistance                                                                                                                                            |

<sup>\*</sup>A minimum load resistance of 150 k $\Omega$  should be used to avoid affecting the total minimum on-chip resistance of 1.35 k $\Omega$ .

5A-25

### **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above maximum ratings may damage the device.

| RATING         |
|----------------|
| -65 to +150 °C |
| +130 °C        |
| -0.5 to 7V     |
| -0.5 to VCC V  |
| 0.5W           |
| 260 °C         |
|                |

<sup>\*</sup> Analog input signals of this magnitude shall not cause any change or degradation in filter performance after signal has returned to normal operating range.

#### RECOMMENDED OPERATING CONDITIONS

| Supply voltage, VCC     | 4.5V < VCC < 5.5V  |
|-------------------------|--------------------|
| Ambient Temperature     | 0 °C < Ta < 70 °C  |
| Ti Junction Temperature | 0 °C < Tj < 130 °C |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified recommended operating conditions apply.

| PARAMETER                                   | CONDITIONS                   | MIN | NOM | MAX | UNIT |
|---------------------------------------------|------------------------------|-----|-----|-----|------|
| Isupply                                     | VCC = 5.5V, outputs unloaded |     | 55  | 75  | mA   |
| Idle Mode Current                           |                              |     | 9   | 13  | mA   |
| Idle to Active Mode Recovery Time           |                              |     |     | 50  | μs   |
| Serial port program to output response time |                              |     |     | 50  | μs   |

#### **DC Characteristics**

| VIH | High Level Input Voltage | TTL input  | 2.0  |     | V  |
|-----|--------------------------|------------|------|-----|----|
| VIL | Low Level Input Voltage  |            |      | 0.8 | V  |
| IIH | High Level Input Current | VIH = 2.7V |      | 20  | μА |
| IIL | Low Level Input Current  | VIL = 0.4V | -1.5 |     | mA |

#### Filter Characteristics

| PARAMETER                                     | CONDITIONS                                                                      | MIN        | NOM | MAX        | UNIT |
|-----------------------------------------------|---------------------------------------------------------------------------------|------------|-----|------------|------|
| fc Filter Cutoff Frequency                    | 21 ≤ F_Code ≤ 127                                                               | 1.5        |     | 8          | MHz  |
| FCA Filter fc Accuracy                        | F_Code = 127                                                                    | -10        |     | +10        | %    |
|                                               | F_Code = 21                                                                     | -15        |     | +15        | %    |
| Cutoff Resolution                             | 1.5 to 8 MHz                                                                    | 100        |     |            | kHz  |
| AO VO_NORM Diff Gain                          | F = 0.67 fc                                                                     | 0.7        |     | 1.1        | V/V  |
| AD VO_DIFF Diff Gain                          | F = 0.67 fc                                                                     | 0.90 AO    |     | 1.2 AO     | V/V  |
| FB Frequency Boost at fc                      | FB(dB) = 20 log [0.01703 (S_Code) +1]                                           | 0          |     | 10         | dB   |
| FBA Frequency Boost Accuracy                  | 0 to 10 dB, Ta < 22 °C                                                          | -1.5       |     | +1.5       | dB   |
| FBA Frequency Boost Accuracy                  | 0 to 10 dB, Ta > 22 °C                                                          | -1         |     | +1         | dB   |
| TGD0 Group Delay Variation<br>Without Boost   | 0.2 fc - fc                                                                     | -2%<br>gdm |     | +2%<br>gdm | ns   |
| fc = 1.5 - 8  MHz gdm = group delay magnitude | fc - 1.75 fc                                                                    | –3%<br>gdm |     | +3%<br>gdm | ns   |
| TGDB Group Delay Variation<br>With Boost      | 0.2 fc - fc                                                                     | -2%<br>gdm |     | +2%<br>gdm | ns   |
| fc = 1.5 - 8 MHz                              | fc - 1.75 fc                                                                    | -3%<br>gdm |     | +3%<br>gdm | ns   |
| Boost Resolution                              | 1.5 to 8 MHz                                                                    | .25        |     |            | dB   |
| VOF Filter Output Dynamic Range               | THD = 1.5% max, VBP = 0, VO_NORM<br>1000 pF capacitor across Rx<br>F_Code = 127 | 1.5        |     |            | Vppd |
| VOF Filter Output Dynamic Range               | THD = 3.5% max, VBP = 0, VO_DIFF<br>1000 pF capacitor across Rx<br>F_Code = 127 | 1.5        |     |            | Vppd |
| VOF Filter Output Dynamic Range               | THD = 1.5% max, VBP = 0, VO_NORM<br>1000 pF capacitor across Rx<br>F_Code = 21  | 1.0        |     |            | Vppd |
| VOF Filter Output Dynamic Range               | THD = 2.0% max, VBP = 0, VO_DIFF<br>1000 pF capacitor across Rx<br>F_Code = 21  | 1.0        |     |            | Vppd |

### **ELECTRICAL SPECIFICATIONS** (continued)

Filter Characteristics (continued)

| PARAMETER                                  | CONDITIONS                                                             | MIN  | NOM         | MAX     | UNIT           |  |
|--------------------------------------------|------------------------------------------------------------------------|------|-------------|---------|----------------|--|
| RIN Filter Diff Input Resistance           |                                                                        | 3.0  |             |         | kΩ             |  |
| CIN Filter Input Capacitance               |                                                                        |      |             | 7       | pF             |  |
| EOUT Output Noise Voltage (VO_NORM)        | BW = 100 MHz, 0 dB Boost<br>$50\Omega$ input<br>fc = 8 MHz 10 dB Boost |      | 1.8<br>2.35 | 3<br>4  | mVRms<br>mVRms |  |
| EOUT Output Noise Voltage (VO_DIFF)        | BW = 100 MHz, 0 dB Boost $50\Omega$ input                              |      | 4.2<br>5.85 | 6<br>9  | mVRms<br>mVRms |  |
|                                            | fc = 8 MHz 10 dB Boost                                                 | 10   | 5.65        | 9       |                |  |
| IO- Filter Output Sink Current             |                                                                        | 1.0  |             |         | mA             |  |
| IO+ Filter Output Source Current           |                                                                        | 3.0  |             |         | mA             |  |
| RO Filter Output Resistance (Single ended) | Output source current, IO+ = 1 mA                                      |      |             | 60      | Ω              |  |
| TC Period, SCLK                            |                                                                        | 100  |             |         | ns             |  |
| T1 SDEN Setup to SCLK Falls                |                                                                        | 10   |             | TC/2-10 | ns             |  |
| T2A SDEN Hold wrt SCLK Falls               |                                                                        | 10   |             | TC/4    | ns             |  |
| T2B SDEN Falls prior to SCLK Rises         |                                                                        | 25   |             |         | ns             |  |
| T3 SDI Setup to SCLK Falls                 |                                                                        | 25   |             |         | ns             |  |
| T4 SDI Hold to SCLK Falls                  |                                                                        | 25   |             |         | ns             |  |
| Power Supply Rejection Ratio               | 100 mVpp @ 5 MHz on VCA, VCD                                           | 40   | 70          |         | dB             |  |
| Common Mode Rejection Ratio                | Vin = 0 VDC + 100 mVpp @5 MHz                                          | 30   | 50          |         | dB             |  |
| Bias: Vin+, Vin-                           | VCC = 5V                                                               | 2.5  | 2.9         | 3.3     | V              |  |
| VO_NORM+, VO_NORM-                         | VCC = 5V                                                               | 2.8  | 3.2         | 3.6     | V              |  |
| VO_DIFF+, VO_DIFF-                         | VCC = 5V                                                               | 2.8  | 3.2         | 3.6     | V              |  |
| Output offset<br>Normal and Differentiated |                                                                        | -150 |             | +150    | m∨             |  |

5A-28

8253965 0014611 444 📟

**TABLE 2: Calculations** 

Typical change in f-3 dB point with boost

| Boost (dB) | Gain@fc (dB) | Gain@ peak (dB) | fpeak/fc | f-3dB/fc | к    |
|------------|--------------|-----------------|----------|----------|------|
| 0          | -3           | 0.00            | no peak  | 1.00     | 0    |
| 1          | -2           | 0.00            | no peak  | 1.21     | 0.16 |
| 2          | -1           | 0.00            | no peak  | 1.51     | 0.34 |
| 3          | 0            | 0.15            | 0.70     | 1.80     | 0.54 |
| 4          | 1            | 0.99            | 1.05     | 2.04     | 0.77 |
| 5          | 2            | 2.15            | 1.23     | 2.20     | 1.03 |
| 6          | 3            | 3.41            | 1.33     | 2.33     | 1.31 |
| 7          | 4            | 4.68            | 1.38     | 2.43     | 1.63 |
| 8          | 5            | 5.94            | 1.43     | 2.51     | 1.97 |
| 9          | 6            | 7.18            | 1.46     | 2.59     | 2.40 |
| 10         | 7            | 8.40            | 1.48     | 2.66     | 2.85 |

Notes: 1. fc is the original programmed cutoff frequency with no boost

- 2. f-3 dB is the new -3 dB value with boost implemented
- fpeak is the frequency where the amplitude reaches its maximum value with boost implemented

i.e., fc = 2 MHz when boost = 0 dB

if boost is programmed to 5 dB then f-3 dB = 4.40 MHz

fpeak = 2.46 MHz

5A-29

#### **PACKAGE PIN DESIGNATIONS**

(Top View)

| <b>THERMAL</b> | CHARACTERISTICS: | θja |
|----------------|------------------|-----|
|----------------|------------------|-----|

| 16-lead SOL | 100° C/W |
|-------------|----------|
| 20-lead SOV | 125° C/W |

| N/C 🗀    | 1 ,       | 20 | □ N/C    | DGND     | 1         | 16 |        | VO_DIFF+ |
|----------|-----------|----|----------|----------|-----------|----|--------|----------|
| DGND 🗀   | 2         | 19 | VO_DIFF+ | VO_NORM- | 2         | 15 | $\Box$ | VO_DIFF- |
| VO_NORM- | 3         | 18 | VO_DIFF- | VO_NORM+ | 3         | 14 |        | RX       |
| VO_NORM+ | 4         | 17 | RX       | VCA 🗀    | 4         | 13 |        | SCLK     |
| VCA 🗀    | 5         | 16 | SCLK     | VIN-     | 5         | 12 | $\Box$ | VCD      |
| VIN-     | 6         | 15 | VCD      | VIN+     | 6         | 11 |        | SDEN     |
| VIN+     | 7         | 14 | SDEN     | VBP      | 7         | 10 |        | SDI      |
| VBP      | 8         | 13 | SDI      | VFP      | 8         | 9  |        | AGND     |
| VFP      | 9         | 12 | AGND     |          |           |    | j      |          |
| N/C 🗔    | 10        | 11 | ☐ N/C    |          | 16-Lead S | OL |        |          |
|          | L         |    |          |          |           |    |        |          |
|          | 20-Lead S | VO |          |          |           |    |        |          |

CAUTION: Use handling procedures necessary for a static sensitive component.

#### ORDERING INFORMATION

| PART DESCRIPTION |             | ORDER NUMBER | PACKAGE MARK |
|------------------|-------------|--------------|--------------|
| SSI 32F8120      | 16-Lead SOL | 32F8120-CL   | 32F8120-CL   |
|                  | 20-Lead SOV | 32F8120-CV   | 32F8120-CV   |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680-7022 (714) 573-6000, FAX 714/573-6914

Patent No. 5,063,309, Patent Pending 823,067 ©1993 Silicon Systems, Inc.

5A-30

0194 - rev.

8253965 0014613 217 🖿