# 512 Kbit (64K x8) Page-Write EEPROM SST29EE512 Data Sheet ### **FEATURES:** - Single Voltage Read and Write Operations - 4.5-5.5V for SST29EE512 - Superior Reliability - Endurance: 100,000 Cycles (typical) - Greater than 100 years Data Retention - Low Power Consumption - Active Current: 20 mA (typical)Standby Current: 10 μA (typical) - Fast Page-Write Operation - 128 Bytes per Page, 512 Pages - Page-Write Cycle: 5 ms (typical) - Complete Memory Rewrite: 2.5 sec (typical) - Effective Byte-Write Cycle Time: 39 μs (typical) - Fast Read Access Time - 4.5-5.5V operation: 70 ns - Latched Address and Data - Automatic Write Timing - Internal V<sub>PP</sub> Generation - End of Write Detection - Toggle Bit - Data# Polling - Hardware and Software Data Protection - Product Identification can be accessed via Software Operation - TTL I/O Compatibility - JEDEC Standard - Flash EEPROM Pinouts and command sets - Packages Available - 32-lead PLCC - 32-lead TSOP (8mm x 20mm) - 32-pin PDIP - All non-Pb (lead-free) devices are RoHS compliant #### PRODUCT DESCRIPTION The SST29EE512 is a 64K x8 CMOS, Page-Write EEPROM manufactured with SST's proprietary, high-performance CMOS SuperFlash technology. The split-gate cell design and thick-oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. The SST29EE512 writes with a single power supply. Internal Erase/Program is transparent to the user. The SST29EE512 conforms to JEDEC standard pin assignments for byte-wide memories. Featuring hiah performance Page-Write. the SST29EE512 provides a typical Byte-Write time of 39 usec. The entire memory, i.e., 64 KByte, can be written page-by-page in as little as 2.5 seconds, when using interface features such as Toggle Bit or Data# Polling to indicate the completion of a Write cycle. To protect against inadvertent write, the SST29EE512 have on-chip hardware and Software Data Protection schemes. Designed, manufactured, and tested for a wide spectrum of applications, the SST29EE512 is offered with a guaranteed Page-Write endurance of 10,000 cycles. Data retention is rated at greater than 100 years. The SST29EE512 is suited for applications that require convenient and economical updating of program, configuration, or data memory. For all system applications, the SST29EE512 significantly improves performance and reliability, while lowering power consumption. The SST29EE512 improves flexibility while lowering the cost for program, data, and configuration storage applications. To meet high density, surface mount requirements, the SST29EE512 is offered in 32-lead PLCC and 32-lead TSOP packages. A 600-mil, 32-pin PDIP package is also available. See Figures 1, 2, and 3 for pin assignments. # **Device Operation** The SST Page-Write EEPROM offers in-circuit electrical write capability. The SST29EE512 does not require separate Erase and Program operations. The internally timed Write cycle executes both erase and program transparently to the user. The SST29EE512 has industry standard optional Software Data Protection, which SST recommends always to be enabled. The SST29EE512 is compatible with industry standard EEPROM pinouts and functionality. #### Read The Read operations of the SST29EE512 is controlled by CE# and OE#, both have to be low for the system to obtain data from the outputs. CE# is used for device selection. When CE# is high, the chip is deselected and only standby power is consumed. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either CE# or OE# is high. Refer to the Read cycle timing diagram for further details (Figure 4). ### Write The Page-Write to the SST29EE512 should always use the JEDEC Standard Software Data Protection (SDP) three-byte command sequence. The SST29EE512 contains the optional JEDEC approved Software Data Protection scheme. SST recommends that SDP always be enabled, thus, the description of the Write operations will be given using the SDP enabled format. The three-byte SDP Enable and SDP Write commands are identical; therefore, any time a SDP Write command is issued, Software Data Protection is automatically assured. The first time the three-byte SDP command is given, the device becomes SDP enabled. Subsequent issuance of the same command bypasses the data protection for the page being written. At the end of the desired Page-Write, the entire device remains protected. For additional descriptions, please see the application notes The Proper Use of JEDEC Standard Software Data Protection and Protecting Against Unintentional Writes When Using Single Power Supply Flash Memories. The Write operation consists of three steps. Step 1 is the three-byte load sequence for Software Data Protection. Step 2 is the byte-load cycle to a page buffer of the SST29EE512. Steps 1 and 2 use the same timing for both operations. Step 3 is an internally controlled Write cycle for writing the data loaded in the page buffer into the memory array for nonvolatile storage. During both the SDP threebyte load sequence and the byte-load cycle, the addresses are latched by the falling edge of either CE# or WE#, whichever occurs last. The data is latched by the rising edge of either CE# or WE#, whichever occurs first. The internal Write cycle is initiated by the T<sub>BLCO</sub> timer after the rising edge of WE# or CE#, whichever occurs first. The Write cycle, once initiated, will continue to completion, typically within 5 ms. See Figures 5 and 6 for WE# and CE# controlled Page-Write cycle timing diagrams and Figures 15 and 17 for flowcharts. The Write operation has three functional cycles: the Software Data Protection load sequence, the page-load cycle, and the internal Write cycle. The Software Data Protection consists of a specific three-byte load sequence that allows writing to the selected page and will leave the SST29EE512 protected at the end of the Page-Write. The page-load cycle consists of loading 1 to 128 Bytes of data into the page buffer. The internal Write cycle consists of the $T_{BLCO}$ time-out and the write timer operation. During the Write operation, the only valid reads are Data# Polling and Toggle Bit. The Page-Write operation allows the loading of up to 128 Bytes of data into the page buffer of the SST29EE512 before the initiation of the internal Write cycle. During the internal Write cycle, all the data in the page buffer is written simultaneously into the memory array. Hence, the Page-Write feature of SST29EE512 allows the entire memory to be written in as little as 2.5 seconds. During the internal Write cycle, the host is free to perform additional tasks, such as to fetch data from other locations in the system to set up the write to the next page. In each Page-Write operation, all the bytes that are loaded into the page buffer must have the same page address, i.e. A<sub>7</sub> through A<sub>16</sub>. Any byte not loaded with user data will be written to FFH. See Figures 5 and 6 for the Page-Write cycle timing diagrams. If after the completion of the three-byte SDP load sequence or the initial byte-load cycle, the host loads a second byte into the page buffer within a byte-load cycle time (T<sub>BLC</sub>) of 100 µs, the SST29EE512 will stay in the pageload cycle. Additional bytes are then loaded consecutively. The page-load cycle will be terminated if no additional byte is loaded into the page buffer within 200 µs (T<sub>BLCO</sub>) from the last byte-load cycle, i.e., no subsequent WE# or CE# high-to-low transition after the last rising edge of WE# or CE#. Data in the page buffer can be changed by a subsequent byte-load cycle. The page-load period can continue indefinitely, as long as the host continues to load the device within the byte-load cycle time of 100 µs. The page to be loaded is determined by the page address of the last byte loaded. # **Software Chip-Erase** The SST29EE512 provides a Chip-Erase operation, which allows the user to simultaneously clear the entire memory array to the "1" state. This is useful when the entire device must be quickly erased. The Software Chip-Erase operation is initiated by using a specific six-byte load sequence. After the load sequence, the device enters into an internally timed cycle similar to the Write cycle. During the Erase operation, the only valid read is Toggle Bit. See Table 4 for the load sequence, Figure 10 for timing diagram, and Figure 19 for the flowchart. # 512 Kbit Page-Write EEPROM SST29EE512 Data Sheet ## **Write Operation Status Detection** The SST29EE512 provides two software means to detect the completion of a Write cycle, in order to optimize the system Write cycle time. The software detection includes two status bits: Data# Polling (DQ<sub>7</sub>) and Toggle Bit (DQ<sub>6</sub>). The end of write detection mode is enabled after the rising WE# or CE# whichever occurs first, which initiates the internal Write cycle. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either DQ<sub>7</sub> or DQ<sub>6</sub>. In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. # Data# Polling (DQ<sub>7</sub>) When the SST29EE512 is in the internal Write cycle, any attempt to read DQ<sub>7</sub> of the last byte loaded during the byte-load cycle will receive the complement of the true data. Once the Write cycle is completed, DQ<sub>7</sub> will show true data. Note that even though DQ<sub>7</sub> may have valid data immediately following the completion of an internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of 1 µs. See Figure 7 for Data# Polling timing diagram and Figure 16 for a flowchart. # Toggle Bit (DQ<sub>6</sub>) During the internal Write cycle, any consecutive attempts to read $\mathsf{DQ}_6$ will produce alternating '0's and '1's, i.e., toggling between 0 and 1. When the Write cycle is completed, the toggling will stop. The device is then ready for the next operation. See Figure 8 for Toggle Bit timing diagram and Figure 16 for a flowchart. The initial read of the Toggle Bit will typically be a "1". ## **Data Protection** The SST29EE512 provide both hardware and software features to protect nonvolatile data from inadvertent writes. ## **Hardware Data Protection** Noise/Glitch Protection: A WE# or CE# pulse of less than 5 ns will not initiate a Write cycle. $V_{DD}$ Power Up/Down Detection: The Write operation is inhibited when $V_{DD}$ is less than 2.5V. <u>Write Inhibit Mode:</u> Forcing OE# low, CE# high, or WE# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down. # **Software Data Protection (SDP)** The SST29EE512 provides the JEDEC approved optional Software Data Protection scheme for all data alteration operations, i.e., Write and Chip-Erase. With this scheme, any Write operation requires the inclusion of a series of three byte-load operations to precede the data loading operation. The three-byte load sequence is used to initiate the Write cycle, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. The SST29EE512 is shipped with the Software Data Protection disabled. The software protection scheme can be enabled by applying a three-byte sequence to the device, during a page-load cycle (Figures 5 and 6). The device will then be automatically set into the data protect mode. Any subsequent Write operation will require the preceding three-byte sequence. See Table 4 for the specific software command codes and Figures 5 and 6 for the timing diagrams. To set the device into the unprotected mode, a six-byte sequence is required. See Table 4 for the specific codes and Figure 9 for the timing diagram. If a Write is attempted while SDP is enabled the device will be in a non-accessible state for $\sim 300~\mu s$ . SST recommends Software Data Protection always be enabled. See Figure 17 for flowcharts. The SST29EE512 Software Data Protection is a global command, protecting (or unprotecting) all pages in the entire memory array once enabled (or disabled). Therefore using SDP for a single Page-Write will enable SDP for the entire array. Single pages by themselves cannot be SDP enabled or disabled, although the page addressed during the SDP write will be written. Single power supply reprogrammable nonvolatile memories may be unintentionally altered. SST strongly recommends that Software Data Protection (SDP) always be enabled. The SST29EE512 should be programmed using the SDP command sequence. SST recommends the SDP Disable Command Sequence not be issued to the device prior to writing. Please refer to the following Application Notes for more information on using SDP: - Protecting Against Unintentional Writes When Using Single Power Supply Flash Memories - The Proper Use of JEDEC Standard Software Data Protection ## **Product Identification** The Product Identification mode identifies the device as the SST29EE512 and manufacturer as SST. This mode is accessed via software. For details, see Table 4, Figure 11 for the software ID entry, and Read timing diagram and Figure 18 for the ID entry command sequence flowchart. **TABLE 1: PRODUCT IDENTIFICATION** | | Address | Data | |-------------------|---------|------| | Manufacturer's ID | 0000H | BFH | | Device ID | | | | SST29EE512 | 0001H | 5DH | T1.3 1060 ## **Product Identification Mode Exit** In order to return to the standard Read mode, the Software Product Identification mode must be exited. Exiting is accomplished by issuing the Software ID Exit (reset) operation, which returns the device to the Read operation. The Reset operation may also be used to reset the device to the Read mode after an inadvertent transient condition that apparently causes the device to behave abnormally, e.g., not read correctly. See Table 4 for software command codes, Figure 12 for timing waveform, and Figure 18 for a flowchart. FIGURE 1: PIN ASSIGNMENTS FOR 32-LEAD PLCC FIGURE 2: PIN ASSIGNMENTS FOR 32-LEAD TSOP FIGURE 3: PIN ASSIGNMENTS FOR 32-PIN PDIP ## **TABLE 2: PIN DESCRIPTION** | Symbol | Pin Name | Functions | | | | |----------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A <sub>15</sub> -A <sub>7</sub> | Row Address Inputs | To provide memory addresses. Row addresses define a page for a Write cycle. | | | | | A <sub>6</sub> -A <sub>0</sub> | Column Address Inputs | Column Addresses are toggled to load page data | | | | | DQ <sub>7</sub> -DQ <sub>0</sub> | Data Input/output | To output data during Read cycles and receive input data during Write cycles. Data is internally latched during a Write cycle. The outputs are in tri-state when OE# or CE# is high. | | | | | CE# | Chip Enable | To activate the device when CE# is low. | | | | | OE# | Output Enable | gate the data output buffers. | | | | | WE# | Write Enable | To control the Write operations. | | | | | $V_{DD}$ | Power Supply | To provide: 5.0V supply (4.5-5.5V) for SST29EE512 | | | | | Vss | Ground | | | | | | NC | No Connection | Unconnected pins. | | | | T2.3 1060 ## TABLE 3: OPERATION MODES SELECTION | Mode | CE# | OE# | WE# | DQ | Address | |------------------------|-----------------|-----------------|-----------------|---------------------------------------------------|------------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | A <sub>IN</sub> | | Page-Write | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | A <sub>IN</sub> | | Standby | $V_{IH}$ | X <sup>1</sup> | Х | High Z | X | | Write Inhibit | X | $V_{IL}$ | X | High Z/ D <sub>OUT</sub> | X | | | X | Х | $V_{IH}$ | High Z/ D <sub>OUT</sub> | X | | Software Chip-Erase | $V_{IL}$ | $V_{IH}$ | VIL | D <sub>IN</sub> | A <sub>IN,</sub> See Table 4 | | Product Identification | | | | | | | Software Mode | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Manufacturer's ID (BFH)<br>Device ID <sup>2</sup> | See Table 4 | | SDP Enable Mode | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | | See Table 4 | | SDP Disable Mode | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | | See Table 4 | T3.4 1060 <sup>1.</sup> X can be $V_{IL}$ or $V_{IH}$ , but no other value. 2. Device ID = 5DH for SST29EE512 # 512 Kbit Page-Write EEPROM SST29EE512 **Data Sheet** TABLE 4: SOFTWARE COMMAND SEQUENCE | Command<br>Sequence | 1st Bus<br>Write Cycle | | 2nd Bus<br>Write Cycle | | 3rd Bus<br>Write Cycle | | 4th Bus<br>Write Cycle | | 5th Bus<br>Write Cycle | | 6th Bus<br>Write Cycle | | |-------------------------------------------------|------------------------|------|------------------------|------|------------------------|------|------------------------|------|------------------------|------|------------------------|------| | | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | | Software<br>Data Protect Enable<br>& Page-Write | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | Addr <sup>2</sup> | Data | | | | | | Software Chip-Erase <sup>3</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Software ID Entry <sup>4,5</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | | | | | | | | Software ID Exit | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | | | | | | | | Alternate<br>Software ID Entry <sup>6</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 60H | T4.4 1060 - 1. Address format $A_{14}$ - $A_0$ (Hex), Address $A_{15}$ can be $V_{IL}$ or $V_{IH}$ , but no other value." - 2. Page-Write consists of loading up to 128 Bytes (A<sub>6</sub>-A<sub>0</sub>) - 3. The software Chip-Erase function is not supported by the industrial temperature part. Please contact SST if you require this function for an industrial temperature part. - 4. The device does not remain in Software Product ID mode if powered down. - 5. With $A_{14}$ - $A_{1}$ = 0; SST Manufacturer's ID = BFH, is read with $A_{0}$ = 0, SST29EE512 Device ID = 5DH, is read with $A_{0}$ = 1 - 6. Alternate six-byte Software Product ID Command Code **Note:** This product supports both the JEDEC standard three-byte command code sequence and SST's original six-byte command code sequence. For new designs, SST recommends that the three-byte command code sequence be used. **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Temperature Under Bias | 55°C to +125°C | |--------------------------------------------------------------|-------------------------------| | Storage Temperature | 65°C to +150°C | | D. C. Voltage on Any Pin to Ground Potential | 0.5V to V <sub>DD</sub> +0.5V | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | 2.0V to V <sub>DD</sub> +2.0V | | Voltage on A <sub>9</sub> Pin to Ground Potential | 0.5V to 14.0V | | Package Power Dissipation Capability (T <sub>A</sub> = 25°C) | 1.0W | | Through Hole Lead Soldering Temperature (10 Seconds) | 300°C | | Surface Mount Solder Reflow Temperature <sup>1</sup> | 260°C for 10 seconds | | Output Short Circuit Current <sup>2</sup> | 100 mA | <sup>1.</sup> Excluding certain with-Pb 32-PLCC units, all packages are 260°C capable in both non-Pb and with-Pb solder versions. Certain with-Pb 32-PLCC package types are capable of 240°C for 10 seconds; please consult the factory for the latest information. ### **OPERATING RANGE FOR SST29EE512** | Range | Ambient Temp | $V_{DD}$ | |------------|----------------|----------| | Commercial | 0°C to +70°C | 4.5-5.5V | | Industrial | -40°C to +85°C | 4.5-5.5V | #### **AC CONDITIONS OF TEST** | Input Rise/Fall Time 10 ns | |---------------------------------------------------| | Output Load 1 TTL Gate and $C_L = 100 \text{ pF}$ | | See Figures 13 and 14 | ## TABLE 5: DC OPERATING CHARACTERISTICS V<sub>DD</sub> = 4.5-5.5V for SST29EE512 | | | | Limits | | | |------------------|----------------------------------------------|-----|--------|-------|---------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Units | Test Conditions | | I <sub>DD</sub> | Power Supply Current | | | | Address input=V <sub>ILT</sub> /V <sub>IHT</sub> , at f=1/T <sub>RC</sub> Min, V <sub>DD</sub> =V <sub>DD</sub> Max | | | Read | | 30 | mA | CE#=OE#=V <sub>IL</sub> , WE#=V <sub>IH</sub> , all I/Os open | | | Program and Erase | | 50 | mA | CE#=WE#=V <sub>IL</sub> , OE#=V <sub>IH</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | I <sub>SB1</sub> | Standby V <sub>DD</sub> Current (TTL input) | | 3 | mA | CE#=OE#=WE#=V <sub>IH</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | I <sub>SB2</sub> | Standby V <sub>DD</sub> Current (CMOS input) | | 50 | μΑ | CE#=OE#=WE#=V <sub>DD</sub> -0.3V, V <sub>DD</sub> =V <sub>DD</sub> Max | | ILI | Input Leakage Current | | 1 | μΑ | V <sub>IN</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | $I_{LO}$ | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>IL</sub> | Input Low Voltage | | 0.8 | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{IH}$ | Input High Voltage | 2.0 | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>OL</sub> | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> =2.1 mA, V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{OH}$ | Output High Voltage | 2.4 | | V | I <sub>OH</sub> =-400 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | T5.2 1060 ©2005 Silicon Storage Technology, Inc. S71060-09-000 9/05 <sup>2.</sup> Outputs shorted for no more than one second. No more than one output shorted at a time. # 512 Kbit Page-Write EEPROM SST29EE512 **Data Sheet** TABLE 6: RECOMMENDED SYSTEM POWER-UP TIMINGS | Symbol | Parameter | Minimum | Units | |-------------------------|-----------------------------|---------|-------| | T <sub>PU-READ</sub> 1 | Power-up to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> 1 | Power-up to Write Operation | 5 | ms | T6.0 1060 ## **TABLE** 7: CAPACITANCE (T<sub>A</sub> = 25°C, f=1 Mhz, other pins open) | Parameter | Description | Test Condition | Maximum | |-------------------------------|---------------------|----------------|---------| | C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 12 pF | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | $V_{IN} = 0V$ | 6 pF | T7.0 1060 ### **TABLE 8: RELIABILITY CHARACTERISTICS** | Symbol | Parameter Minimum Specification | | Units | Test Method | |-------------------------------|---------------------------------|--------|--------|---------------------| | N <sub>END</sub> <sup>1</sup> | Endurance | 10,000 | Cycles | JEDEC Standard A117 | | T <sub>DR</sub> <sup>1</sup> | Data Retention | 100 | Years | JEDEC Standard A103 | | I <sub>LTH</sub> <sup>1</sup> | Latch Up | 100 | mA | JEDEC Standard 78 | T8.5 1060 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. # **AC CHARACTERISTICS** TABLE 9: READ CYCLE TIMING PARAMETERS FOR SST29EE512 | Symbol | Parameter | Min | Max | Units | |-------------------------------|---------------------------------|-----|-----|-------| | T <sub>RC</sub> | Read Cycle Time | 70 | | ns | | T <sub>CE</sub> | Chip Enable Access Time | | 70 | ns | | T <sub>AA</sub> | Address Access Time | | 70 | ns | | T <sub>OE</sub> | Output Enable Access Time | | 30 | ns | | T <sub>CLZ</sub> <sup>1</sup> | CE# Low to Active Output | 0 | | ns | | T <sub>OLZ</sub> <sup>1</sup> | OE# Low to Active Output | 0 | | ns | | T <sub>CHZ</sub> <sup>1</sup> | CE# High to High-Z Output | | 20 | ns | | T <sub>OHZ</sub> <sup>1</sup> | OE# High to High-Z Output | | 20 | ns | | T <sub>OH</sub> <sup>1</sup> | Output Hold from Address Change | 0 | | ns | T9.3 1060 TABLE 10: PAGE-WRITE CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |--------------------------------|----------------------------------|------|-----|-------| | T <sub>WC</sub> | Write Cycle (Erase and Program) | | 10 | ms | | T <sub>AS</sub> | Address Setup Time | 0 | | ns | | $T_{AH}$ | Address Hold Time | 50 | | ns | | T <sub>CS</sub> | WE# and CE# Setup Time | 0 | | ns | | $T_{CH}$ | WE# and CE# Hold Time | 0 | | ns | | T <sub>OES</sub> | OE# High Setup Time | 0 | | ns | | T <sub>OEH</sub> | OE# High Hold Time | 0 | | ns | | $T_{CP}$ | CE# Pulse Width | 70 | | ns | | $T_WP$ | WE# Pulse Width | 70 | | ns | | $T_{DS}$ | Data Setup Time | 35 | | ns | | $T_{DH}^{1}$ | Data Hold Time | 0 | | ns | | T <sub>BLC</sub> <sup>1</sup> | Byte Load Cycle Time | 0.05 | 100 | μs | | T <sub>BLCO</sub> <sup>1</sup> | Byte Load Cycle Time | 200 | | μs | | $T_{IDA}^{1}$ | Software ID Access and Exit Time | | 10 | μs | | T <sub>SCE</sub> | Software Chip-Erase | | 20 | ms | T10.6 1060 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. FIGURE 4: READ CYCLE TIMING DIAGRAM FIGURE 5: WE# CONTROLLED PAGE-WRITE CYCLE TIMING DIAGRAM FIGURE 6: CE# CONTROLLED PAGE-WRITE CYCLE TIMING DIAGRAM FIGURE 7: DATA# POLLING TIMING DIAGRAM ©2005 Silicon Storage Technology, Inc. \$71060-09-000 9/05 FIGURE 8: TOGGLE BIT TIMING DIAGRAM FIGURE 9: SOFTWARE DATA PROTECT DISABLE TIMING DIAGRAM FIGURE 10: SOFTWARE CHIP-ERASE TIMING DIAGRAM FIGURE 11: SOFTWARE ID ENTRY AND READ ©2005 Silicon Storage Technology, Inc. \$71060-09-000 9/05 FIGURE 12: SOFTWARE ID EXIT AND RESET AC test inputs are driven at $V_{IHT}$ (2.4V) for a logic "1" and $V_{ILT}$ (0.4 V) for a logic "0". Measurement reference points for inputs and outputs are $V_{HT}$ (2.0 V) and $V_{LT}$ (0.8 V). Input rise and fall times (10% $\leftrightarrow$ 90%) are <10 ns. Note: $V_{HT}$ - $V_{HIGH}$ Test $V_{LT}$ - $V_{LOW}$ Test $V_{IHT}$ - $V_{INPUT}$ HIGH Test $V_{ILT}$ - $V_{INPUT}$ LOW Test FIGURE 13: AC INPUT/OUTPUT REFERENCE WAVEFORMS FIGURE 14: A TEST LOAD EXAMPLE FIGURE 15: WRITE ALGORITHM FIGURE 16: WAIT OPTIONS FIGURE 17: SOFTWARE DATA PROTECTION FLOWCHARTS FIGURE 18: SOFTWARE PRODUCT COMMAND FLOWCHARTS FIGURE 19: SOFTWARE CHIP-ERASE COMMAND CODES ## PRODUCT ORDERING INFORMATION <sup>1.</sup> Environmental suffix "E" denotes non-Pb solder. SST non-Pb solder devices are "RoHS Compliant". #### Valid combinations for SST29EE512 SST29EE512-70-4C-NH SST29EE512-70-4C-EH SST29EE512-70-4C-PH SST29EE512-70-4C-NHE SST29EE512-70-4C-EHE SST29EE512-70-4I-NH SST29EE512-70-4I-EH SST29EE512-70-4I-EHE SST29EE512-70-4I-NHE Note: Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. Note: The software Chip-Erase function is not supported by the industrial temperature part. Please contact SST if this function is required in an industrial temperature part. ©2005 Silicon Storage Technology, Inc. S71060-09-000 9/05 22 ## **PACKAGING DIAGRAMS** - 2. All linear dimensions are in inches (max/min). - 3. Dimensions do not include mold flash. Maximum allowable mold flash is .008 inches. - 4. Coplanarity: 4 mils. 32-plcc-NH-3 32-LEAD PLASTIC LEAD CHIP CARRIER (PLCC) **SST PACKAGE CODE: NH** 32-LEAD THIN SMALL OUTLINE PACKAGE (TSOP) 8MM X 20MM SST PACKAGE CODE: EH 9/05 32-PIN PLASTIC DUAL IN-LINE PINS (PDIP) **SST PACKAGE CODE: PH** ## **TABLE 11: REVISION HISTORY** | Number | Description | Date | |--------|--------------------------------------------------------------------------------------------------------------------------|----------| | 06 | 2002 Data Book | May 2002 | | 07 | WH package is no longer offered | Mar 2003 | | | Removed the SST29EE512 90 ns Read Access Time | | | | Removed the SST29LE512 200 ns Read Access Time | | | | Removed the SST29VE512 250 ns Read Access Time | | | | Clarified I <sub>DD</sub> Write to be Program and Erase in Table 6 on page 9 | | | 08 | 2004 Data Book | Nov 2003 | | | Added non-Pb MPNs and removed footnote (See page 22) | | | 09 | Removed 2.7V and 3V devices and associated MPNs refer to EOL Product Data Sheet S71060(01). | Sep 2005 | | | <ul> <li>Added RoHS compliance information on page 1 and in the<br/>"Product Ordering Information" on page 22</li> </ul> | | | | <ul> <li>Clarified the Solder Temperature Profile under "Absolute Maximum Stress Ratings"<br/>on page 8</li> </ul> | | ©2005 Silicon Storage Technology, Inc. \$71060-09-000 9/09