## **CPU 4-Bit Synchronous Buck Controller** ## Description The CS-5150H is a 4-bit synchronous dual N-Channel buck controller. It is designed to provide unprecedented transient response for today's demanding high-density, high-speed logic. The regulator operates using a proprietary control method, which allows a 100ns response time to load transients. The CS-5150H is designed to operate over a 4.25-20V range (V<sub>CC</sub>) using 12V to power the IC and 5V or 12V as the main supply for conversion. The CS-5150H is specifically designed to power Pentium® Pro processors and other high performance core logic. It includes the following features: on board, 4-bit DAC, short circuit protection, 1.0% output tolerance, V<sub>CC</sub> monitor, and programmable soft start capability. The CS-5150H is upward compatible with the 5-bit CS-5155H, allowing the mother board designer the capability of using either the CS-5150H or the CS-5150H with no change in layout. The CS-5150H is available in 16 pin surface mount. #### **Application Diagram** Switching Power Supply for core logic - Pentium® Pro processor V<sup>2</sup> is a trademark of Switch Power, Inc. *Pentium is a registered trademark of Intel Corporation.* # Features - Dual N-Channel Design - Excess of 1MHz Operation - 100ns Transient Response - 4-Bit DAC - Upward Compatible with 5-Bit CS-5155H/5156H and Adjustable CS-5120/5121 - 30ns Gate Rise/Fall Times - 1% DAC Accuracy - 5V & 12V Operation - Remote Sense - Programmable Soft Start - Lossless Short Circuit Protection - V<sub>CC</sub> Monitor - 25ns FET Nonoverlap Time - Adaptive Voltage Positioning - V<sup>2™</sup> Control Topology - Current Sharing - Overvoltage Protection ### **Package Options** 16 Lead SO Narrow Cherry Semiconductor Corporation 2000 South County Trail, East Greenwich, RI 02818 Tel: (401)885-3600 Fax: (401)885-5786 Email: info@cherry-semi.com Web Site: www.cherry-semi.com Rev. 1/21/99 1 A CHERRY Company | Absolute Maximum Ratings | | | | | |-----------------------------------|-----------------------------------------|-----------------------------------|--|--| | Pin Name | Max Operating Voltage | Max Current | | | | V <sub>CC1</sub> | 16V/-0.3V | | | | | | 20V/-0.3V | | | | | SS | 6V/-0.3V | | | | | | 6V/-0.3V | | | | | | 6V/-0.3V | | | | | | 6V/-0.3V | | | | | | 6V/-0.3V | | | | | | 6V/-0.3V | | | | | | 20V/-0.3V | | | | | | 16V/-0.3V | | | | | I.Gnd | | 25mA | | | | | 0V | | | | | Operating Junction Temperature Tr | | °0 to 150°C | | | | Lead Temperature Soldering | • • • • • • • • • • • • • • • • • • • • | | | | | | | 60 sec may above 183°C 230°C neak | | | | | | | | | | FSD Susceptibility | | 2kV | | | Electrical Characteristics: $0^{\circ}\text{C} < \text{T}_{A} < +70^{\circ}\text{C}$ ; $0^{\circ}\text{C} < \text{T}_{J} < +125^{\circ}\text{C}$ ; $8\text{V} < \text{V}_{CC1} < 14\text{V}$ ; $5\text{V} < \text{V}_{CC2} < 20\text{V}$ ; DAC Code: $\text{V}_{ID2} = \text{V}_{ID1} = \text{V}_{ID0} = 1$ ; $\text{V}_{ID3} = 0$ ; $\text{CV}_{GATE(L)}$ and $\text{CV}_{GATE(H)} = 1\text{nF}$ ; $\text{C}_{OFF} = 330\text{pF}$ ; $\text{C}_{SS} = 0.1\mu\text{F}$ , unless otherwise specified. | | PARAMERE | | | | | | | | |-------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------| | Error | Amplifi | er | | | | | | | | V <sub>FB</sub> B | ias Curr | ent | | $V_{FB} = 0V$ | | 0.3 | 1.0 | μΑ | | Open | Loop G | ain | | 1.25V < V <sub>COMP</sub> < 4V; Note 1 | 50 | 60 | | dB | | Unity | Gain Ba | ındwidtl | n | Note 1 | 500 | 3000 | | kH | | COM | P SINK | Current | | $V_{COMP} = 1.5V$ ; $V_{FB} = 3V$ ; $V_{SS} > 2V$ | 0.4 | 2.5 | 8.0 | mA | | COM | P SOUR | CE Curr | ent | $V_{COMP} = 1.2V; V_{FB} = 2.7V; V_{SS} = 5V$ | 30 | 50 | 80 | $\mu A$ | | COM | P CLAM | IP Curre | nt | $V_{COMP} = 0V$ ; $V_{FB} = 2.7V$ | 0.4 | 1.0 | 1.6 | mA | | COM | P High V | /oltage | | $V_{FB} = 2.7V; V_{SS} = 5V$ | 4.0 | 4.3 | 5.0 | V | | COM | P Low V | oltage | | $V_{FB} = 3V$ | | 160 | 600 | mV | | PSRR | <u>.</u> | | | 8V < V <sub>CC1</sub> < 14V @ 1kHz; Note 1 | 60 | 85 | | dB | | $\mathbf{V}_{\mathrm{CC1}}$ | Monitor | • | | | | | | | | | Threshol | | | Output switching | 3.75 | 3.90 | 4.05 | v | | Stop 7 | Threshol | d | | Output not switching | 3.70 | 3.85 | 4.00 | V | | Hysteresis | | | - | | | | | | | Hyste | eresis | | | Start-Stop | | 50 | | mV | | Hyste<br>DAC | | | | Start-Stop | | 50 | | mV | | DAC | | old | | Start-Stop V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 1.00 | 1.25 | 2.40 | V | | DAC<br>Input | | | nce | | 1.00<br>25 | | 2.40 | | | DAC<br>Input | : Thresho | Resistar | nce | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | | 1.25 | | V | | DAC<br>Input<br>Input<br>Pull U | Thresho<br>Pull Up<br>Jp Volta | Resistar<br>ge | | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25 | 1.25<br>50 | 100 | V<br>kΩ | | DAC<br>Input<br>Input<br>Pull U | Thresho<br>Pull Up<br>Jp Volta | Resistar<br>ge | | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25 | 1.25<br>50 | 100<br>5.15 | V<br>kΩ<br>V | | DAC<br>Input<br>Input<br>Pull U | : Thresho<br>Pull Up<br>Jp Volta<br>racy (all o | Resistar<br>ge<br>codes exc | ept 1111) | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25 | 1.25<br>50 | 100<br>5.15 | V<br>kΩ<br>V | | DAC Input Input Pull U Accur V <sub>ID3</sub> | Thresho<br>Pull Up<br>Jp Volta<br>racy (all o<br>V <sub>ID2</sub> | Resistar<br>ge<br>codes exc<br>V <sub>ID1</sub> | cept 1111)<br>V <sub>ID0</sub> | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25<br>4.85 | 1.25<br>50<br>5.00 | 100<br>5.15<br>1.0 | V<br>kΩ<br>V | | DAC Input Input Pull U Accur V <sub>ID3</sub> | Thresho<br>Pull Up<br>Jp Volta<br>racy (all o<br>V <sub>ID2</sub><br>1 | Resistar<br>ge<br>codes exc<br>V <sub>ID1</sub><br>1 | cept 1111)<br>V <sub>ID0</sub><br>1 | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25<br>4.85<br>1.2191 | 1.25<br>50<br>5.00 | 100<br>5.15<br>1.0<br>1.2689 | V<br>kΩ<br>V<br>% | | DAC Input Input Pull U Accur V <sub>ID3</sub> 1 | Thresho<br>Pull Up<br>Jp Volta<br>racy (all o<br>V <sub>ID2</sub><br>1 | Resistar<br>ge<br>codes exc<br>V <sub>ID1</sub><br>1 | cept 1111)<br>V <sub>ID0</sub><br>1 | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25<br>4.85<br>1.2191<br>2.1186 | 1.25<br>50<br>5.00<br>1.2440<br>2.1400 | 100<br>5.15<br>1.0<br>1.2689<br>2.1614 | V<br>kΩ<br>V<br>% | | Input Input Pull U Accur V <sub>ID3</sub> 1 1 | Threshor Pull Up Jp Voltagracy (all o V <sub>ID2</sub> 1 1 | Resistar<br>ge<br>codes exc<br>V <sub>ID1</sub><br>1<br>1<br>0 | cept 1111)<br>V <sub>ID0</sub><br>1<br>0 | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25<br>4.85<br>1.2191<br>2.1186<br>2.2176 | 1.25<br>50<br>5.00<br>1.2440<br>2.1400<br>2.2400 | 100<br>5.15<br>1.0<br>1.2689<br>2.1614<br>2.2624 | V<br>kΩ<br>V<br>%<br>V<br>V | | Input Input Pull U Accur V <sub>ID3</sub> 1 1 1 1 1 | Thresho<br>Pull Up<br>Jp Volta<br>racy (all o<br>V <sub>ID2</sub><br>1<br>1<br>1 | Resistar<br>ge<br>codes exc<br>V <sub>ID1</sub><br>1<br>1<br>0 | cept 1111) V <sub>ID0</sub> 1 0 1 | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25<br>4.85<br>1.2191<br>2.1186<br>2.2176<br>2.3166 | 1.25<br>50<br>5.00<br>1.2440<br>2.1400<br>2.2400<br>2.3400 | 100<br>5.15<br>1.0<br>1.2689<br>2.1614<br>2.2624<br>2.3634 | V<br>kΩ<br>V<br>% | | DAC Input Input Input V <sub>ID3</sub> 1 1 1 1 | Thresho<br>Pull Up<br>Jp Volta<br>racy (all o<br>V <sub>ID2</sub><br>1<br>1<br>1<br>1 | Resistar<br>ge<br>codes exc<br>V <sub>ID1</sub><br>1<br>1<br>0<br>0 | Cept 1111) V <sub>ID0</sub> 1 0 1 0 1 | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25<br>4.85<br>1.2191<br>2.1186<br>2.2176<br>2.3166<br>2.4156 | 1.25<br>50<br>5.00<br>1.2440<br>2.1400<br>2.2400<br>2.3400<br>2.4400 | 100<br>5.15<br>1.0<br>1.2689<br>2.1614<br>2.2624<br>2.3634<br>2.4644 | V<br>kΩ<br>V<br>% | | Input Input Pull U Accur V <sub>ID3</sub> 1 1 1 1 1 1 1 1 1 1 1 1 | Threshor Pull Up Up Voltagracy (all of V <sub>ID2</sub> 1 1 1 1 0 | Resistar<br>ge<br>codes exc<br>V <sub>ID1</sub><br>1<br>1<br>0<br>0<br>1 | vept 1111) V <sub>ID0</sub> 1 0 1 0 1 0 1 0 | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25<br>4.85<br>1.2191<br>2.1186<br>2.2176<br>2.3166<br>2.4156<br>2.5146 | 1.25<br>50<br>5.00<br>1.2440<br>2.1400<br>2.2400<br>2.3400<br>2.4400<br>2.5400 | 100<br>5.15<br>1.0<br>1.2689<br>2.1614<br>2.2624<br>2.3634<br>2.4644<br>2.5654 | V<br>kΩ<br>V<br>%<br>V<br>V<br>V<br>V | | Input Input Pull U Accur V <sub>ID3</sub> 1 1 1 1 1 1 1 1 1 1 1 1 | Threshove Pull Up Up Voltagracy (all of V <sub>ID2</sub> 1 1 1 0 0 0 | Resistar<br>ge<br>codes exc<br>V <sub>ID1</sub><br>1<br>1<br>0<br>0<br>1<br>1 | vept 1111) V <sub>ID0</sub> 1 0 1 0 1 0 1 1 1 | V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub><br>V <sub>ID0</sub> , V <sub>ID1</sub> , V <sub>ID2</sub> , V <sub>ID3</sub> | 25<br>4.85<br>1.2191<br>2.1186<br>2.2176<br>2.3166<br>2.4156<br>2.5146<br>2.6136 | 1.25<br>50<br>5.00<br>1.2440<br>2.1400<br>2.2400<br>2.3400<br>2.4400<br>2.5400<br>2.6400 | 100<br>5.15<br>1.0<br>1.2689<br>2.1614<br>2.2624<br>2.3634<br>2.4644<br>2.5654<br>2.6664 | V<br>kΩ<br>V<br>%<br>V<br>V<br>V<br>V | Electrical Characteristics: $0^{\circ}\text{C} < \text{T}_{A} < +70^{\circ}\text{C}$ ; $0^{\circ}\text{C} < \text{T}_{J} < +125^{\circ}\text{C}$ ; $8\text{V} < \text{V}_{\text{CC1}} < 14\text{V}$ ; $5\text{V} < \text{V}_{\text{CC2}} < 20\text{V}$ ; DAC Code: $\text{V}_{\text{ID2}} = \text{V}_{\text{ID1}} = \text{V}_{\text{ID0}} = 1$ ; $\text{V}_{\text{ID3}} = 0$ ; $\text{CV}_{\text{GATE(L)}}$ and $\text{CV}_{\text{GATE(H)}} = 1\text{nF}$ ; $\text{C}_{\text{OFF}} = 330\text{pF}$ ; $\text{C}_{\text{SS}} = 0.1\mu\text{F}$ , unless otherwise specified. | | C: contir | | | FEST CONDITIONS | | | | | |------------------------------------------|-----------------------------------|----------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------|--------|--------|-----------------------------------------| | $\overline{V_{\text{ID3}}}$ | V <sub>ID2</sub> | V <sub>ID1</sub> | $V_{\rm ID0}$ | | | | | | | 0 | 1 | 0 | 1 | | 3.0096 | 3.0400 | 3.0704 | V | | 0 | 1 | 0 | 0 | | 3.1086 | 3.1400 | 3.1714 | V | | 0 | 0 | 1 | 1 | | 3.2076 | 3.2400 | 3.2724 | V | | 0 | 0 | 1 | 0 | | 3.3066 | 3.3400 | 3.3734 | V | | 0 | 0 | 0 | 1 | | 3.4056 | 3.4400 | 3.4744 | V | | 0 | 0 | 0 | 0 | | 3.5046 | 3.5400 | 3.5754 | V | | V <sub>GAT</sub> | <sub>E(H)</sub> and | V <sub>GATE(I</sub> | L) | | | | | | | | OURCE | | | Measure $V_{CC1} - V_{GATE(L),;}V_{CC2} - V_{GATE(H)}$ | 1 | 1.2 | 2.0 | V | | Out S | INK Sat : | at 100m | A | Measure $V_{GATE(H)}$ – VPGnd;<br>$V_{GATE(L)}$ – VPGnd | | 1.0 | 1.5 | V | | Out R | ise Time | | | $1V < V_{GATE(H)} < 9V; 1V < V_{GATE(L)} < 9V$<br>$V_{CC1} = V_{CC2} = 12V$ | | 30 | 50 | ns | | Out F | all Time | | | $9V > V_{GATE(H)} > 1V; 9V > V_{GATE(L)} > 1V$<br>$V_{CC1} = V_{CC2} = 12V$ | | 30 | 50 | ns | | Shoot | -Througl | n Currei | nt | Note 1 | | | 50 | mA | | Delay | V <sub>GATE(H</sub> | <sub>I)</sub> to V <sub>GA</sub> | ATE(L) | $V_{GATE(H)}$ falling to 2V; $V_{CC1} = V_{CC2} = 8V$<br>$V_{GATE(L)}$ rising to 2V | | 25 | 50 | ns | | Delay | V <sub>GATE(L</sub> | ) to V <sub>GA</sub> | TE(H) | $V_{GATE(L)}$ falling to 2V; $V_{CC1} = V_{CC2} = 8V$<br>$V_{GATE(H)}$ rising to 2V | | 25 | 50 | ns | | $V_{GATE(H)}$ , $V_{GATE(L)}$ Resistance | | | sistance | Resistor to LGnd (Note 1) | 20 | 50 | 100 | kΩ | | $V_{GATE(H)}$ , $V_{GATE(L)}$ Schottky | | nottky | LGnd to V <sub>GATE(H)</sub> @ 10mA<br>LGnd to V <sub>GATE(L)</sub> @ 10mA | | 600 | 800 | mV | | | Soft S | Start (SS) | 1 | | | | | , | | | | ge Time | | | | 1.6 | 3.3 | 5.0 | ms | | | Period | | | | 25 | 100 | 200 | ms | | Duty | | | | (Charge Time/Pulse Period) × 100 | 1.0 | 3.3 | 6.0 | % | | | P Clamp | Voltage | 2 | $V_{FB} = 0V; V_{SS} = 0$ | 0.50 | 0.95 | 1.10 | V | | | SS Fault I | | | $V_{GATE(H)} = Low; V_{GATE(L)} = Low$ | 0.9 | 1.0 | 1.1 | V | | | Threshol | | | | | 2.5 | 3.0 | V | | PWM | Compa | rator | | | | | | | | Transi | ient Resp | oonse | | $V_{FFB} = 0$ to 5V to $V_{GATE(H)} = 9V$ to 1V;<br>$V_{CC1} = V_{CC2} = 12V$ | | 100 | 125 | ns | | V <sub>FFB</sub> E | Bias Curre | ent | | $V_{FFB} = 0V$ | | 0.3 | | μΑ | | | ly Curre | nt | | N. C. v. I. | | 0.5 | 10.5 | | | I <sub>CC1</sub> | | | | No Switching | | 8.5 | 13.5 | mA | | I <sub>CC2</sub> | | | No Switching | | 1.6 | 3.0 | mA | | | | ating I <sub>CC1</sub> | | | $V_{FB} = COMP = V_{FFB}$ | | 8 | 13 | mA | | Opera | ating I <sub>CC</sub> | 2 | | $V_{FB} = COMP = V_{FFB}$ | | 2 | 5 | mA | | | | - TP: | | V 4 PV V PV | 10 | 1.6 | | | | C <sub>OFF</sub> | -101 | o lime | | $V_{FFB} = 1.5V; V_{SS} = 5V$ | 1.0 | 1.6 | 2.2 | μs | | Norm | al Charg | | _ | NA NA O | En | 0.0 | 11 A | 000000000000000000000000000000000000000 | | Norm<br>Extens | ial Charg<br>sion Cha<br>arge Cur | rge Tim | ie | $V_{SS} = V_{FFB} = 0$<br>$C_{OFF}$ to 5V; $V_{FB} > 1V$ | 5.0<br>5.0 | 8.0 | 11.0 | μs<br>mA | UNIT $\mu$ s % Note 1: Guaranteed by design, not 100% tested in production. | | | Package Pin Description | |---------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1115 | FUNCTION | | 16L SO Narrow | | | | 1,2,3,4 | $V_{\text{ID0}} - V_{\text{ID3}}$ | Voltage ID DAC input pins. These pins are internally pulled up to 5V providing logic ones if left open. The DAC range is 2.14V to 3.54V with 100mV increments. $V_{\rm ID0}$ - $V_{\rm ID3}$ select the desired DAC output voltage. Leaving all 4 DAC input pins open results in a DAC output voltage of 1.244V, allowing for adjustable output voltage, using a traditional resistor divider. | | 5 | SS | Soft Start Pin. A capacitor from this pin to LGnd in conjunction with internal $60\mu\text{A}$ current source provides soft start function for the controller. This pin disables fault detect function during Soft Start. When a fault is detected, the soft start capacitor is slowly discharged by internal $2\mu\text{A}$ current source setting the time out before trying to restart the IC. Charge/discharge current ratio of 30 sets the duty cycle for the IC when the regulator output is shorted. | | 6 | NC | No connection. | | 7 | C <sub>OFF</sub> | A capacitor from this pin to ground sets the time duration for the on board one shot, which is used for the constant off time architecture. | | 8 | $ m V_{FFB}$ | Fast feedback connection to the PWM comparator. This pin is connected to the regulator output. The inner feedback loop terminates on time. | | 9 | $V_{CC2}$ | Boosted power for the high side gate driver. | | 10 | $V_{GATE(H)}$ | High FET driver pin capable of 1.5A peak switching current. Internal circuit prevents $V_{\text{GATE(H)}}$ and $V_{\text{GATE(L)}}$ from being in high state simultaneously. | | 11 | PGnd | High current ground for the IC. The MOSFET drivers are referenced to this pin. Input capacitor ground and the source of lower FET should be tied to this pin. | | 12 | V <sub>GATE(L)</sub> | Low FET driver pin capable of 1.5A peak switching current. | | 13 | $V_{CC1}$ | Input power for the IC and low side gate driver. | | 14 | LGnd | Signal ground for the IC. All control circuits are referenced to this pin. | | 15 | СОМР | Error amplifier compensation pin. A capacitor to ground should be provided externally to compensate the amplifier. | | 16 | $ m V_{FB}$ | Error amplifier DC feedback input. This is the master voltage feedback which sets the output voltage. This pin can be connected directly to the output or a remote sense trace. | #### **Applications Information** #### Theory of Operation #### V<sup>2TM</sup> Control Method The $V^{2\text{TM}}$ method of control uses a ramp signal that is generated by the ESR of the output capacitors. This ramp is proportional to the AC current through the main inductor and is offset by the value of the DC output voltage. This control scheme inherently compensates for variation in either line or load conditions, since the ramp signal is generated from the output voltage itself. This control scheme differs from traditional techniques such as voltage mode, which generates an artificial ramp, and current mode, which generates a ramp from inductor current. Figure 1: V2TM Control Diagram The $V^{2TM}$ control method is illustrated in Figure 1. The output voltage is used to generate both the error signal and the ramp signal. Since the ramp signal is simply the output voltage, it is affected by any change in the output regardless of the origin of that change. The ramp signal also contains the DC portion of the output voltage, which allows the control circuit to drive the main switch to 0% or 100% duty cycle as required. A change in line voltage changes the current ramp in the inductor, affecting the ramp signal, which causes the $V^{\rm 2TM}$ control scheme to compensate the duty cycle. Since the change in inductor current modifies the ramp signal, as in current mode control, the $V^{\rm 2TM}$ control scheme has the same advantages in line transient response. A change in load current will have an affect on the output voltage, altering the ramp signal. A load step immediately changes the state of the comparator output, which controls the main switch. Load transient response is determined only by the comparator response time and the transition speed of the main switch. The reaction time to an output load step has no relation to the crossover frequency of the error signal loop, as in traditional control methods. The error signal loop can have a low crossover frequency, since transient response is handled by the ramp signal loop. The main purpose of this 'slow' feedback loop is to provide DC accuracy. Noise immunity is significantly improved, since the error amplifier bandwidth can be rolled off at a low frequency. Enhanced noise immunity improves remote sens- ቹ ing of the output voltage, since the noise associated with የ long feedback traces can be effectively filtered. Line and load regulation are drastically improved because there are two independent voltage loops. A voltage mode controller relies on a change in the error signal to compensate for a deviation in either line or load voltage. This change in the error signal causes the output voltage to change corresponding to the gain of the error amplifier, which is normally specified as line and load regulation. A current mode controller maintains fixed error signal under deviation in the line voltage, since the slope of the ramp signal changes, but still relies on a change in the error signal for a deviation in load. The V<sup>2TM</sup> method of control maintains a fixed error signal for both line and load variation, since the ramp signal is affected by both line and load. #### **Constant Off Time** To maximize transient response, the CS-5150H uses a constant off time method to control the rate of output pulses. During normal operation, the off time of the high side switch is terminated after a fixed period, set by the $C_{OFF}$ capacitor. To maintain regulation, the $V^{\rm 2TM}$ control loop varies switch on time. The PWM comparator monitors the output voltage ramp, and terminates the switch on time. Constant off time provides a number of advantages. Switch duty cycle can be adjusted from 0 to 100% on a pulse by pulse basis when responding to transient conditions. Both 0% and 100% duty cycle operation can be maintained for extended periods of time in response to load or line transients. PWM slope compensation to avoid sub-harmonic oscillations at high duty cycles is avoided. Switch on time is limited by an internal $30\mu$ s timer, minimizing stress to the power components. #### **Programmable Output** The CS-5150H is designed to provide two methods for programming the output voltage of the power supply. A four bit on board digital to analog converter (DAC) is used to program the output voltage from 2.14V to 3.54V in 100mV steps, depending on the digital input code. If all four bits are left open, the CS-5150H enters adjust mode. In adjust mode, the designer can choose any output voltage by using resistor divider feedback to the $V_{FB}$ and $V_{FFB}$ pins, as in traditional controllers. The CS-5150H is specifically designed to be upwards compatible with the CS-5155H, which uses a five bit DAC code. #### Start Up Until the voltage on the $V_{CC1}$ supply pin exceeds the 3.9V monitor threshold, the soft start and gate pins are held low. The FAULT latch is reset (no Fault condition). The output of the error amplifier (COMP) is pulled up to 1V by the comparator clamp. When the $V_{CC1}$ pin exceeds the monitor threshold, the GateH output is activated, and the soft start capacitor begins charging. The GateH output will remain on, enabling the NFET switch, until terminated by either the PWM comparator, or the maximum on time timer. If the maximum on time is exceeded before the regulator output voltage achieves the 1V level, the pulse is terminated. The GateH pin drives low, and the GateL pin drives high for the duration of the extended off time. This time is set by the time out timer and is approximately equal to the maximum on time, resulting in a 50% duty cycle. The GateL pin will then drive low, the GateH pin will drive high, and the cycle repeats. When regulator output voltage achieves the 1V level present at the COMP pin, regulation has been achieved and normal off time will ensue. The PWM comparator terminates the switch on time, with off time set by the $C_{OFF}$ capacitor. The $V^{\rm 2TM}$ control loop will adjust switch duty cycle as required to ensure the regulator output voltage tracks the output of the error amplifier. The soft start and COMP capacitors will charge to their final levels, providing a controlled turn on of the regulator output. Regulator turn on time is determined by the COMP capacitor charging to its final value. Its voltage is limited by the soft start COMP clamp and the voltage on the soft start pin (see Figures 2 and 3). Figure 2: CS-5150H demonstration board startup in response to increasing 12V and 5V input voltages. Extended off time is followed by normal off time operation when output voltage achieves regulation to the error amplifier output. Figure 3: CS-5150H demonstration board startup waveforms. If the input voltage rises quickly, or the regulator output is enabled externally, output voltage will increase to the level set by the error amplifier output more rapidly, usually within a couple of cycles (see Figure 4). Figure 4: CS-5150H demonstration board enable startup waveforms. #### **Normal Operation** During normal operation, switch off time is constant and set by the $C_{OFF}$ capacitor. Switch on time is adjusted by the $V^{2TM}$ control loop to maintain regulation. This results in changes in regulator switching frequency, duty cycle, and output ripple in response to changes in load and line. Output voltage ripple will be determined by inductor ripple current working into the ESR of the output capacitors (see Figures 5 and 6). Figure 5: Peak-to-peak ripple on $V_{OUT} = 2.8V$ , $I_{OUT} = 0.5A$ (light load). Figure 6: Peak-to-peak ripple on $V_{OUT} = 2.8V$ , $I_{OUT} = 13A$ (heavy load). #### **Transient Response** The CS-5150H $V^{\rm 2TM}$ control loop's 100ns reaction time provides unprecedented transient response to changes in input voltage or output current. Pulse by pulse adjustment of duty cycle is provided to quickly ramp the inductor current to the required level. Since the inductor current cannot be changed instantaneously, regulation is maintained by the output capacitor(s) during the time required to slew the inductor current. Overall load transient response is further improved through a feature called "adaptive voltage positioning". This technique pre-positions the output capacitor's voltage to reduce total output voltage excursions during changes in load. Holding tolerance to 1% allows the error amplifier's reference voltage to be targeted +40 mV high without compromising DC accuracy. A "droop resistor", implemented through a PC board trace, connects the error amplifier's feedback pin ( $V_{FB}$ ) to the output capacitors and load and carries the output current. With no load, there is no DC drop across this resistor, producing an output voltage tracking the error amplifier's, including the +40 mV offset. When the full load current is delivered, an 80 mV drop is developed across this resistor. This results in output voltage being offset -40 mV low. The result of adaptive voltage positioning is that additional margin is provided for a load transient before reaching the output voltage specification limits. When load current suddenly increases from its minimum level, the output capacitor is pre-positioned +40mV. Conversely, when load current suddenly decreases from its maximum level, the output capacitor is pre-positioned -40mV (see Figures 7, 8, and 9). For best transient response, a combination of a number of high frequency and bulk output capacitors are usually used If the maximum on time is exceeded while responding to a sudden increase in load current, a normal off time occurs to prevent saturation of the output inductor. Figure 7: CS-5150H demonstration board response to a 0.5 to 13A load pulse (output set for 2.8V). Figure 8: CS-5150H demonstration board response to 13A load turn on (output set for 2.8V). Upon completing a normal off time, the $V^{\rm 2TM}$ control loop immediately connects the inductor to the input voltage, providing 100% duty cycle. Regulation is achieved in less than 20 $\mu$ s. Figure 9: CS-5150H demonstration board response to 13A load turn off (output set for 2.8V). $V^{2TM}$ control topology immediately connects inductor to ground, providing 0% duty cycle. Regulation is achieved in less than $10\mu$ s. #### Professional Management Realists #### **V<sub>CC1</sub>** Monitor To maintain predictable startup and shutdown characteristics an internal $V_{\rm CC1}$ monitor circuit is used to prevent the part from operating below 3.75V minimum startup. The $V_{\rm CC1}$ monitor comparator provides hysteresis and guarantees a 3.70V minimum shutdown threshold. #### **Short Circuit Protection** A lossless hiccup mode short circuit protection feature is provided, requiring only the soft start capacitor to implement. If a short circuit condition occurs (VFFB < 1V), the VFFB low comparator sets the FAULT latch. This causes the top MOSFET to shut off, disconnecting the regulator from its input voltage. The soft start capacitor is then slowly discharged by a $2\mu A$ current source until it reaches its lower 0.7V threshold. The regulator will then attempt to restart normally, operating in its extended off time mode with a 50% duty cycle, while the soft start capacitor is charged with a $60\mu A$ charge current. If the short circuit condition persists, the regulator output will not achieve the 1V low $V_{FFB}$ comparator threshold before the soft start capacitor is charged to its upper 2.5V threshold. If this happens the cycle will repeat itself until the short is removed. The soft start charge/discharge current ratio sets the duty cycle for the pulses $(2\mu A/60\mu A=3.3\%)$ , while actual duty cycle is half that due to the extended off time mode (1.65%). This protection feature results in less stress to the regulator components, input power supply, and PC board traces than occurs with constant current limit protection (see Figures 10 and 11). If the short circuit condition is removed, output voltage will rise above the 1V level, preventing the FAULT latch from being set, allowing normal operation to resume. Figure 10: CS-5150H demonstration board hiccup mode short circuit protection. Gate pulses are delivered while the soft start capacitor charges, and cease during discharge. Figure 11: Startup with regulator output shorted. #### **Overvoltage Protection** Overvoltage protection (OVP) is provided as result of the normal operation of the $V^{\rm 2TM}$ control topology and requires no additional external components. The control loop responds to an overvoltage condition within 100ns, causing the top MOSFET to shut off, disconnecting the regulator from its input voltage. The bottom MOSFET is then activat- ed, resulting in a "crowbar" action to clamp the output voltage and prevent damage to the load (see Figures 12 and 13). The regulator will remain in this state until the overvoltage condition ceases or the input voltage is pulled low. The bottom FET and board trace must be properly designed to implement the OVP function. Figure 12: OVP response to an input-to-output short circuit by immediately providing 0% duty cycle, crow-barring the input voltage to ground. Figure 13: OVP response to an input-to-output short circuit by pulling the input voltage to ground. #### **External Output Enable Circuit** On/off control of the regulator can be implemented through the addition of two additional discrete components (see Figure 14). This circuit operates by pulling the soft start pin high, and the $V_{FFB}$ pin low, emulating a short circuit condition. Figure 14: Implementing shutdown with the CS-5150H. #### **External Power Good Circuit** An optional Power Good signal can be generated through the use of four additional external components (see Figure 15). The threshold voltage of the Power Good signal can be adjusted per the following equation: $$V_{Power\,Good} = \frac{(R1 + R2) \times 0.65V}{R2}$$ This circuit provides an open collector output that drives the Power Good output to ground for regulator voltages less than $V_{\text{Power Good}}$ . Figure 15: Implementing Power Good with the CS-5150H. Figure 16: CS-5150H demonstration board during power up. Power Good signal is activated when output voltage reaches 1.70V. #### **Selecting External Components** The CS-5150H can be used with a wide range of external power components to optimize the cost and performance of a particular design. The following information can be used as general guidelines to assist in their selection. #### **NFET Power Transistors** Both logic level and standard MOSFETs can be used. The reference designs derive gate drive from the 12V supply which is generally available in most computer systems and utilize logic level MOSFETs. A charge pump may be easily implemented to permit use of standard MOSFETs or support 5V or 12V only systems (maximum of 20V). Multiple MOSFETs may be paralleled to reduce losses and improve efficiency and thermal management. Voltage applied to the MOSFET gates depends on the application circuit used. Both upper and lower gate driver outputs are specified to drive to within 1.5V of ground when in the low state and to within 2V of their respective bias supplies when in the high state. In practice, the MOSFET gates will be driven rail to rail due to overshoot caused by the capacitive load they present to the controller IC. For the typical application where $V_{CC1} = V_{CC2} = 12V$ and 5V is used as the source for the regulator output current, the following gate drive is provided; $$V_{GATE(H)} = 12V - 5V = 7V$$ , $V_{GATE(L)} = 12V$ (see Figure 17). Figure 17: CS-5150H gate drive waveforms depicting rail to rail swing. The most important aspect of MOSFET performance is RDS<sub>ON</sub>, which effects regulator efficiency and MOSFET thermal management requirements. The power dissipated by the MOSFETs may be estimated as follows; Switching MOSFET: Power = $$I_{LOAD}^2 \times RDS_{ON} \times duty$$ cycle Synchronous MOSFET: Power = $$I_{LOAD}^2 \times RDSON \times (1 - duty cycle)$$ Duty Cycle = $$V_{OUT} + (I_{LOAD} \times RDS_{ON OF SYNCH FET})$$ $$\overline{V_{IN} + (I_{LOAD} \times RDS_{ON \ OF \ SYNCH \ FET}) - (I_{LOAD} \times RDS_{ON \ OF \ SWITCH \ FET})}$$ #### Off Time Capacitor (COFF) The C<sub>OFF</sub> timing capacitor sets the regulator off time: $$T_{OFF} = C_{OFF} \times 4848.5$$ When the $V_{FFB}$ pin is less than 1V, the current charging the $C_{OFF}$ capacitor is reduced. The extended off time can be calculated as follows: $$T_{OFF} = C_{OFF} \times 24,242.5.$$ Off time will be determined by either the $T_{OFF}$ time, or the time out timer, whichever is longer. The preceding equations for duty cycle can also be used to calculate the regulator switching frequency and select the C<sub>OFF</sub> timing capacitor: $$C_{OFF} = \frac{Period \times (1 - duty \ cycle)}{48485}$$ where: $$Period = \frac{1}{\text{switching frequency}}$$ #### Schottky Diode for Synchronous MOSFET A Schottky diode may be placed in parallel with the synchronous MOSFET to conduct the inductor current upon turn off of the switching MOSFET to improve efficiency. The CS-5150H reference circuit does not use this device due to its excellent design. Instead, the body diode of the synchronous MOSFET is utilized to reduce cost and conducts the inductor current. For a design operating at 200kHz or so, the low non-overlap time combined with Schottky forward recovery time may make the benefits of this device not worth the additional expense (see Figure 6, channel 2). The power dissipation in the synchronous MOSFET due to body diode conduction can be estimated by the following equation: $Power = V_{bd} \times I_{LOAD} \times conduction \ time \times switching \ frequency$ Where $V_{bd}$ = the forward drop of the MOSFET body diode. For the CS-5150H demonstration board as shown in Figure 6; $$Power = 1.6V \times 13A \times 100 \text{ns} \times 233 \text{kHz} = 0.48W$$ This is only 1.3% of the 36.4W being delivered to the load. #### "Droop" Resistor for Adaptive Voltage Positioning Adaptive voltage positioning is used to reduce output voltage excursions during abrupt changes in load current. Regulator output voltage is offset +40mV when the regulator is unloaded, and -40mV at full load. This results in increased margin before encountering minimum and maximum transient voltage limits, allowing use of less capacitance on the regulator output (see Figure 7). To implement adaptive voltage positioning, a "droop" resistor must be connected between the output inductor and output capacitors and load. This is normally implemented by a PC board trace of the following value: $$R_{DROOP} = \frac{80mV}{I_{MAX}}$$ Adaptive voltage positioning can be disabled for improved DC regulation by connecting the $V_{FB}$ pin directly to the load using a separate, non-load current carrying circuit trace. #### Input and Output Capacitors These components must be selected and placed carefully to yield optimal results. Capacitors should be chosen to provide acceptable ripple on the input supply lines and regulator output voltage. Key specifications for input capacitors are their ripple rating, while ESR is important for output capacitors. For best transient response, a combination of low value/high frequency and bulk capacitors placed close to the load will be required. #### **Output Inductor** The inductor should be selected based on its inductance, current capability, and DC resistance. Increasing the inductor value will decrease output voltage ripple, but degrade transient response. #### Thermal Management #### Thermal Considerations for Power MOSFETs and Diodes In order to maintain good reliability, the junction temperature of the semiconductor components should be kept to a maximum of 150°C or lower. The thermal impedance (junction to ambient) required to meet this requirement can be calculated as follows: $$Thermal\ Impedance = \frac{T_{JUNCTION(MAX)} - T_{AMBIENT}}{Power}$$ A heatsink may be added to TO-220 components to reduce their thermal impedance. A number of PC board layout techniques such as thermal vias and additional copper foil area can be used to improve the power handling capability of surface mount components. #### **EMI Management** As a consequence of large currents being turned on and off at high frequency, switching regulators generate noise as a consequence of their normal operation. When designing for compliance with EMI/EMC regulations, additional components may be added to reduce noise emissions. These components are not required for regulator operation and experimental results may allow them to be eliminated. The input filter inductor may not be required because bulk filter and bypass capacitors, as well as other loads located on the board will tend to reduce regulator di/dt effects on the circuit board and input power supply. Placement of the power component to minimize routing distance will also help to reduce emissions. Figure 18: Filter components Figure 19: Input Filter #### **Layout Guidelines** - 1. Place 12V filter capacitor next to the IC and connect capacitor ground to pin 11 (PGnd). - 2. Connect pin 11 (PGnd) with a separate trace to the ground terminals of the 5V input capacitors. - 3. Place fast feedback filter capacitor next to pin 8 ( $V_{FFB}$ ) and connect its ground terminal with a separate, wide trace directly to pin 14 (LGnd). - 4. Connect the ground terminals of the Compensation capacitor directly to the ground of the fast feedback filter capacitor to prevent common mode noise from effecting the PWM comparator. - 5. Place the output filter capacitor(s) as close to the load as possible and connect the ground terminal to pin 14 (LGnd). - 6. To implement adaptive voltage positioning, connect both slow and fast feedback pins 16 ( $V_{FB}$ ) and 8 ( $V_{FFB}$ ) to the regulator output right at the inductor terminal. Connect inductor to the output capacitors via a trace with the following resistance: $$R_{TRACE} = \frac{80mV}{I_{MAX}}$$ This causes the output voltage to be +40mV with no load, and -40mV with a full load, improving regulator transient response. This trace must be wide enough to carry the full output current. (Typical trace is 1.0 inch long, 0.17 inch wide). Care should be taken to minimize any additional losses after the feedback connection point to maximize regulation. - 7. If DC regulation is to be optimized (at the expense of degraded transient regulation), adaptive voltage positioning can be disabled by connecting to $V_{FB}$ pin directly to the load with a separate trace (remote sense). - 8. Place 5V input capacitors close to the switching MOSFET and synchronous MOSFET. Route gate drive signals $V_{\rm GATE(H)}$ (pin 10) and $V_{\rm GATE(L)}$ (pin 12 when used) with traces that are a minimum of 0.025 inches wide. Figure 20: Layout Guidelines +12V Figure 21: 5V to 3.3V/10A converter. Figure 23: 12V to 3.3V/5A converter with remote sense. Figure 22: 5V to 3.3V/10A converter with current sharing. Figure 24: 3.3V to 2.5V/7A converter with 12V bias. | Package Specification | |-----------------------| |-----------------------| | PACE A CERTIFICA | S (O) S (I) | | 01115 | | | |------------------|-------------|------|-------|-------|--| | | | D | | | | | Lead Count | Me | tric | Enş | glish | | | | Max | Min | Max | Min | | | 16L SO Narrow | 10.00 | 9.80 | .394 | .385 | | | | PAG | | | |-----------------|---------|------------------|------| | Therma | ıl Data | 16L<br>SO Narrow | | | $R_{\Theta JC}$ | typ | 28 | °C/W | | $R_{\Theta JA}$ | typ | 115 | °C/W | #### | Part Number | Description | |--------------|----------------------------| | CS-5150HD16 | 16L SO Narrow | | CS-5150HDR16 | 16L SO Narrow, Tape & Reel | Cherry Semiconductor Corporation reserves the right to make changes to the specifications without notice. Please contact Cherry Semiconductor Corporation for the latest available information. © 1999 Cherry Semiconductor Corporation