# **DSP56300 Family Manual Addendum**

This document provides updated information for revision 3.0 of the *DSP56300 Family Manual (DSP56300FM/AD)*. The updates include the following:

- Change in required instructions to ensure that no maskable interrupts occur during a non-interruptible code sequence
- Modified stack extension description
- Operating Mode Register (OMR) bit 11 definition
- System stack configuration description
- Added note about the DSP56321 DPLL and clock modules
- Updated VCO description
- Modified design guidelines for ripple and PCAP
- Modified Port A descriptions
- Added note about DRAM support
- Clarified BLH bit description and modified trailing wait state definition for DSP56321 only
- Added note for the DRAM control register
- Redefined DMA end-of-block transfer operation
- Modified X0 register description example for the INSERT instruction

#### CONTENTS

| 1  | Non-Interruptible Code Sequence            |
|----|--------------------------------------------|
| 2  | Stack Extension Definition2                |
| 3  | Operating Mode Register Bit 11 Definition2 |
| 4  | System Stack Configuration                 |
| 5  | PLL and Clock Generator                    |
| 6  | Voltage Controlled Oscillator (VCO)        |
| 7  | Design Guidelines for Ripple and PCAP4     |
| 8  | External Memory Interface (Port A)4        |
| 9  | DRAM Support                               |
| 10 | Bus Control Register                       |
| 11 | DRAM Control Register7                     |
| 12 | DMA End-of-Block Transfer7                 |
| 13 | INSERT Instruction Example7                |



## **1** Non-Interruptible Code Sequence

### Area to Change Change Description

Section 2.3.2,There is a change in the number of prior instructions required to ensure that non-interruptible<br/>code runs correctly. Replace the second sentence from the top of the page with the following:

Due to pipeline latency, any changes to IPL masking in the SR are not reflected in code processing until 15 clock cycles after the change is made. Therefore, after any change in IPL masking, particularly if the masking level is increased, add 15 NOP instructions immediately after the instruction that writes the new IPL masking to ensure proper operation.

- **Note:** The two preferable scenarios in which interrupt disabling should not require additional precautions are:
  - Within an ISR of the same or higher interrupt priority, if you are sure that an interrupt of the same priority will not occur.
  - During background processing, but only when you are sure that no interrupt will occur, such as during the time before the interrupt source is initialized.

## 2 Stack Extension Definition

### Area to Change Change Description

p. 4-5

Section 4.3.2, Replace the first two sentences with the following:

The stack extension is in an area in internal memory (extending the hardware stack, thus the name). The stack extension exists in either the X data memory or the Y data memory, as selected by the XYS bit in the Operating Mode Register (OMR) (refer to **Chapter 5**, *Program Control Unit*, for a detailed description of the OMR).

## 3 Operating Mode Register Bit 11 Definition

Area to Change Change Description

**Table 5-2**,For bit 11, change the row contents to the following:p. 5-9

| Selects the synchronization method for the input Port A pin—TA (Transfer<br>Acknowledge). At operating frequencies ≤ 100 MHz, you can use TA with<br>external synchronization with respect to CLKOUT or asynchronously (whi<br>synchronizes the TA signal with the clock internally) depending on the set<br>the TAS bit in the Operating Mode Register (OMR). If external synchronou<br>mode is selected (TAS = 0), you are responsible for ensuring that TA trans<br>occur synchronous to CLKOUT to ensure correct operation. External<br>synchronous operation is not supported above 100 MHz; therefore, when | 11 | TAS | 0 | synchronous operation is not supported above 100 MHz; therefore, when usin TA above 100 MHz, the OMR[TAS] bit must be set to synchronize the TA sign |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------|

## 4 System Stack Configuration

### Area to Change Change Description

Section 5.4.3,Two sentences in this section may create confusion about the definition of the system stack.p. 5-19A more complete definition exists on the following page. Therefore, starting on line 4, delete<br/>the following two sentences:

The system stack is extended in the data memory in a space specified by the stack control registers that monitor system stack accesses. This hardware copies the least recently used (LRU) location of the system stack to data memory if the on-chip hardware stack is full and brings data from data memory when the on-chip hardware stack is empty.

### 5 PLL and Clock Generator

Area to Change Change Description

Chapter 6, Add the following note after the chapter heading:

- p. 6-1
- **Note:** The DSP56321 device uses a digital phase-lock loop (DPLL) and a different clock module than other members of the DSP56300 family. Refer to **Chapter 5** of the *DSP56321 Reference Manual*.

## 6 Voltage Controlled Oscillator (VCO)

### Area to Change Change Description

Section 6.2.3, Replace all the text in the section with the following:

p. 6-3

The Voltage Controlled Oscillator (VCO) operates at frequencies from 30 MHz to twice the maximum device operating frequency. The minimum frequency is required to ensure VCO stability. See **Table 2-6** in the device-specific *Technical Data* sheet for the maximum frequency for each device. Also refer to **Table 2-5** in the same *Technical Data* sheet for the external clock signal characteristics.

**Note:** When the PLL is enabled, the maximum device operating frequency is half the VCO frequency.

Because the reset value of all clock dividers and multiplier is 1, if EXTAL is less than 30 MHz, the VCO cannot operate correctly during reset and the PLL must be disabled. For such cases, the hardware design must hold the PINIT input low during reset to disable the PLL. After reset, the software can change the pre-divider (PD) and MF to the desired values (ensuring that the input to the VCO is not less than 30 MHz) and then set the PCTL[PEN] bit to enable the PLL.

**Note:** The DSP56321 has a DPLL clock circuit that is different from the rest of the DSP56300 family. Its VCO operates differently from this description. Refer to **Section 5.5** in the *DSP56321 Reference Manual*.

## 7 Design Guidelines for Ripple and PCAP

| Area to Change | Change Description                                                                            |
|----------------|-----------------------------------------------------------------------------------------------|
| Figure 6-3,    | At the top of the figure, change $V_{CC} = 5 V$ to $V_{CC}$ .                                 |
| p. 6-11        | <b>Note:</b> More recent versions of DSP56300 devices use lower voltage levels for $V_{CC}$ . |

## 8 External Memory Interface (Port A)

| Area to Ch<br>Table 9-2, | 0      | <b>Change Description</b><br>Change the title for the third column to <b>State During Reset</b> <sup>1,2</sup> . |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|--------------------------|--------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| p. 9-2                   | A      | dd notes that                                                                                                    | state:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                          | No     | • If f<br>• If f<br>How<br>whe<br>man                                                                            | the Stop state, the signal maintains the last state as follows:<br>the last state is input, the signal is an ignored input.<br>the last state is output, these lines are tri-stated internally.<br>vever, some DSP56300 devices have internal keeper circuits that maintain last output level even<br>en the internal drivers are tri-stated. Refer to the specific device technical data sheet, user's<br>hual, or reference manual for details.                                                                                                                                          |  |  |
| Table 9-3,               | Cl     | nange the title                                                                                                  | e of the third column to State During Reset, Stop, or Wait.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| p. 9-2                   | Cl     | nange the firs                                                                                                   | t row of the table to the following:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| AA[0-3]                  | Output | Tri-stated                                                                                                       | Address Attribute—When defined as AA, these signals can be used as chip selects or additional address lines. The default use defines a priority scheme under which only one AA signal can be asserted at a time. Setting the AA priority disable (APD) bit (Bit 14) of the OMR, the priority mechanism is disabled and the lines can be used together as four external lines that can be decoded externally into 16 chip select signals. Unlike address lines, these lines are deasserted between external accesses. See Section 9.6.1 Address Attribute Registers (AAR[0-3]) for details. |  |  |
| RAS[0-3]                 | Output |                                                                                                                  | Row Address StrobeWhen defined as RAS, these signals can be used as RAS for the<br>DRAM interface. These signals are tri-statable outputs with programmable polarity.Note:DRAM access is not supported above 100 MHz. Also, the DSP56321 does not support<br>DRAM at any frequency.                                                                                                                                                                                                                                                                                                        |  |  |

DSP56300 Family Manual Addendum, Rev. 3

### Area to Change Change Description

| <b>Table 9-3</b> , | Change the $\overline{TA}$ signal row to the following: |
|--------------------|---------------------------------------------------------|
| p. 9-3             |                                                         |

| TA | Input | Ignored Input | <b>Transfer Acknowledge</b> —If the DSP56300 device is the bus master and there is no external bus activity, or the device is not the bus master, the TA input is ignored. The TA input is a data transfer acknowledge (DTACK) function that can extend an external bus cycle indefinitely. Any number of wait states (1, 2, infinity) can be added to the wait states inserted by the bus control register (BCR) by keeping TA deasserted. In typical operation, TA is deasserted at the start of a bus cycle, asserted to enable completion of the bus cycle, and deasserted before the next bus cycle. The current bus cycle completes one clock period after TA is deasserted. The number of wait states is determined by the TA input or by the BCR, whichever is longer. The BCR sets the minimum number of wait states in external bus cycles. In order to use the TA functionality, the BCR must be programmed to at least one wait state. A zero wait state access cannot be extended by TA deassertion. |
|----|-------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |       |               | At operating frequencies $\leq$ 100 MHz, TA can operate synchronously (with respect to CLKOUT) or<br>asynchronously depending on the setting of the TAS bit in the Operating Mode Register (OMR). If<br>synchronous mode is selected, the user is responsible for ensuring that TA transitions occur<br>synchronous to CLKOUT to ensure correct operation. Synchronous operation is not supported<br>above 100 MHz and the OMR[TAS] bit must be set to synchronize the TA signal with the internal<br>clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|    |       |               | Note: Do not use TA while performing DRAM accesses; otherwise, improper operation may result. Also, when the DSP56300 device is the bus master, but TA is not used for external bus control, TA must be pulled down (asserted).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

### Area to Change Change Description

| <b>Table 9-3</b> , | Change the $\overline{BR}$ signal row to the following: |
|--------------------|---------------------------------------------------------|
|--------------------|---------------------------------------------------------|

### p. 9-3

| BR  | Output | Reset: Output (deasserted)   | Bus Request—Never tri-stated. BR is asserted when the DSP requests bus            |
|-----|--------|------------------------------|-----------------------------------------------------------------------------------|
| DIT | Output | nesei. Ouiput (deasseried)   | mastership. BR is deasserted when the DSP no longer needs the bus. BR may         |
|     |        | State during Stop/Wait       | be asserted or deasserted independent of whether the DSP56300 family device       |
|     |        | depends on BCR[BRH] bit      | is a bus master or not. Bus "parking" allows bus access without asserting BR      |
|     |        | setting:                     | (see the descriptions of bus "parking" in Section 9.5.3.4 and Section 9.5.3.6).   |
|     |        | • BRH = 0: Output,           | The Bus Request Hold (BRH) bit in the Bus Control Register (BCR) allows BR to     |
|     |        | deasserted                   | be asserted under software control, even though the DSP does not need the         |
|     |        | • BRH = 1: Maintains last    | bus. BR is typically sent to an external bus arbiter that controls the priority,  |
|     |        | state (that is, if asserted, | parking, and tenure of each master on the same external bus. BR is only           |
|     |        | remains asserted)            | affected by DSP requests for the external bus, never for the internal bus. During |
|     |        |                              | hardware reset, BR is deasserted; arbitration is reset to the bus slave state.    |

### Area to Change Change Description

| Table 9-3, | Change $\overline{BB}$ signal row to the following: |
|------------|-----------------------------------------------------|
|------------|-----------------------------------------------------|

p. 9-4

| BB | Input/ Output | Ignored input | <b>Bus Busy</b> —Indicates that the bus is active. $\overline{BB}$ must be asserted and deasserted synchronous to CLKOUT. Only after $\overline{BB}$ is deasserted can a pending bus master become the bus master (and assert $\overline{BB}$ ). Some designs allow a bus master to keep $\overline{BB}$ asserted after ceasing bus activity. This is called "bus parking" and allows the current bus master to reuse the bus without re-arbitration until another device requires the bus (see Section 9.5.3.4 and Section 9.5.3.6). Deassertion of $\overline{BB}$ uses an "active pull-up" method (that is, $\overline{BB}$ is driven high and then released and held high by an external pull-up resistor). |
|----|---------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |               |               | Note: BB requires an external pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### **DRAM Support**

| Area to Change | <b>Change Description</b> |
|----------------|---------------------------|
|----------------|---------------------------|

| <b>Table 9-3</b> , pp. 9-4 | (      | Change the $\overline{C}$ | AS signal row to the following:                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------|--------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAS                        | Output | Tri-stated                | <ul> <li>Column Address Strobe—When the DSP is the bus master, CAS is an active-low output used by DRAM to strobe the column address. Otherwise, if the Bus Mastership Enable (BME) bit in the DRAM control register is cleared, the signal is tri-stated.</li> <li>Note: DRAM access is not supported above 100 MHz. Also, the DSP56321 does not support DRAM at any frequency.</li> </ul> |

#### Area to Change Change Description

Table 9-3,

Change the last two rows in the table to the following:

pp. 9-4 to 9-5

| BCLK | Output | Tri-stated | Bus Clock         When the DSP is the bus master, BCLK is active when the ATE bit in the Operating Mode         Register is set. When BCLK is active and synchronized to CLKOUT by the internal PLL, BCLK         precedes CLKOUT by one-fourth of a clock cycle. You can use the rising edge of BCLK to         sample the address lines to determine where an internal Program memory access is occurring.         Note: At operating frequencies above 100 MHz, this signal produces a low-amplitude waveform         that is not usable externally by other devices. Also, the DSP56321 does not support BCLK at any frequency. |  |
|------|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BCLK | Output | Tri-stated | Bus Clock Not         When the DSP is the bus master, BCLK is the inverse of the BCLK signal. Otherwise, the signal is tri-stated.         Note: At operating frequencies above 100 MHz, this signal produces a low-amplitude waveform that is not usable externally by other devices. Also, the DSP56321 does not support BCLK at any frequency.                                                                                                                                                                                                                                                                                   |  |

## 9 DRAM Support

Area to Change Change Description

**Section 9.2.3**, After the section heading, add the following note: p. 9-8

**Note:** DSP56300 devices do not support the DRAM interface above 100 MHz. The DSP56321 does not support DRAM at any frequency.

### **10 Bus Control Register**

| Area to Change  | Change Description                                                                                                                                       |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Table 9-5,      | After the description for bit 22 (BLH), add the following note:                                                                                          |  |  |
| p. 9-19         | Note: This bit is not supported by all DSP56300 devices.                                                                                                 |  |  |
| Table 9-5,      | After the descriptions for bits 20-16 (BDFW), bits 15-13 (BA3W), bits 12-10 (BA2W),                                                                      |  |  |
| p. 9-19 to 9-20 | bits 9-5 (BA1W), and bits 4-0 (BA0W) add the following note:                                                                                             |  |  |
|                 | <b>Note:</b> For the DSP56321 device, when three through seven wait states are selected, one additional wait state is inserted at the end of the access. |  |  |

DSP56300 Family Manual Addendum, Rev. 3

## **11 DRAM Control Register**

 Area to Change
 Change Description

 Section 9.6.3,
 After the section heading, add the following note:

 p. 9-21
 Note:
 DSP56300 devices do not support the DRAM interface above 100 MHz. The DSP56321 does not support DRAM at any frequency.

## 12 DMA End-of-Block Transfer

| Area to Change                 | Change Description                                                                                                                                                                                                                                                                                                        |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 10.4.1.2,              | Replace the last sentence in the section with the following:                                                                                                                                                                                                                                                              |
| p. 10-9 to 10-10               | When operating in a mode in which DE is not cleared at the end of the block transfer (that is, if DTM = 100 or 101), the DMA end-of-block transfer interrupt may not be latched when the bus grant ( $\overline{BG}$ ) signal is asserted by the external bus arbiter. This causes the end-of-block interrupt to be lost. |
| <b>Table 10-5</b> ,<br>p. 1-17 | Delete the notes at the end of the descriptions for DTM = 100 and 101 in the table that state:<br>"The DMA End-of-Block-Transfer Interrupt cannot be used in this mode."                                                                                                                                                  |

## **13 INSERT Instruction Example**

Chapter 13,For the X0 register (shown just below the middle of the page), change 47 to 23 and 24 to 0.p. 13-79The correct range for the register is bits 23–0.

#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations not listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GMBH Technical Information Center Schatzbogen 7 81829 München, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan @freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

DSP56300FMAD Rev. 3 10/2004 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 1996, 2004.

