#### **General Description** The DS8024 smart card interface IC is a low-cost, analog front-end for a smart card reader, designed for all ISO 7816, EMV\*, and GSM11-11 applications. The DS8024 is a pin-for-pin drop-in replacement for the NXP TDA8024 and is offered in 28-pin TSSOP and SO packages. Applications requiring support for 1.8V smart cards or requiring low power should consider the DS8113, which achieves lower active- and stop-mode power with minimal changes to application hardware and software. #### **Applications** Set-Top Box Conditional Access Access Control **Banking Applications** **POS Terminals** Debit/Credit Payment Terminals PIN Pads **Automated Teller Machines** **Telecommunications** Pay/Premium Television ## **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|----------------|-------------| | DS8024-RJX+ | -40°C to +85°C | 28 TSSOP | | DS8024-RRX+ | -40°C to +85°C | 28 SO | Note: Contact the factory for availability of other variants and package options. Selector Guide appears at end of data sheet. #### **Features** - ♦ Analog Interface and Level Shifting for IC Card Communication - ♦ 8kV (min) ESD (IEC) Protection on Card Interfaces - ♦ Internal IC Card Supply-Voltage Generation: 5.0V ±5%, 80mA (max) 3.0V ±8%, 65mA (max) - **♦** Automatic Card Activation and Deactivation **Controlled by Dedicated Internal Sequencer** - ♦ I/O Lines from Host Directly Level Shifted for **Smart Card Communication** - ♦ Flexible Card Clock Generation, Supporting External Crystal Frequency Divided by 1, 2, 4, or 8 - ♦ High-Current, Short-Circuit and High-Temperature **Protection** #### **Pin Configuration** \*EMV is a trademark owned by EMVCo LLC. EMV Level 1 library and hardware reference design available. Contact factory for details. Note: Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, go to: www.maxim-ic.com/errata. <sup>+</sup>Denotes a lead-free/RoHS-compliant package. #### **ABSOLUTE MAXIMUM RATINGS** | Voltage Range on VDD Relative to GND. | 0.5V to +6.5V | |----------------------------------------|---------------------------| | Voltage Range on VDDA Relative to PGNI | D0.5V to +6.5V | | Voltage Range on CP1, CP2, and VUP | | | Relative to PGND | 0.5V to +7.5V | | Voltage Range on All Other Pins | | | Relative to GND | 0.5V to $(V_{DD} + 0.5V)$ | | Maximum Junction Temperature | +125°C | |---------------------------------------------------------|-----------------| | Maximum Power Dissipation (T <sub>A</sub> = -25°C to +8 | 35°C)700mW | | Storage Temperature Range | 55°C to +150°C | | Soldering TemperatureRefer to the IPC/L | JEDEC J-STD-020 | | | Specification. | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### RECOMMENDED DC OPERATING CONDITIONS $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|----------| | POWER SUPPLY | • | | | | | | | Digital Supply Voltage | V <sub>DD</sub> | | 2.7 | | 6.0 | V | | Cord Voltage Congretor Cumply Voltage | \/· | V <sub>CC</sub> = 5V, I <sub>CC</sub> < 80mA | 4.0 | | 6.0 | V | | Card Voltage-Generator Supply Voltage | $V_{DDA}$ | V <sub>CC</sub> = 5V, I <sub>CC</sub> < 30mA | 3.0 | | 6.0 | ľ | | Reset Voltage Thresholds | V <sub>TH2</sub> | Threshold voltage (falling) | 2.30 | 2.45 | 2.60 | V | | neset voltage miesilolus | V <sub>H</sub> YS2 | Hysteresis | 50 | 100 | 150 | mV | | CURRENT CONSUMPTION | | | | | | | | Active V <sub>DD</sub> Current 5V Cards<br>(Including 80mA Draw from 5V Card) | I <sub>DD_50V</sub> | I <sub>CC</sub> = 80mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V | | | 215 | mA | | Active V <sub>DD</sub> Current 5V Cards<br>(Current Consumed by DS8024 Only) | IDD_IC | I <sub>CC</sub> = 80mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V (Note 2) | | | 135 | mA | | Active V <sub>DD</sub> Current 3V Cards<br>(Including 65mA Draw from 3V Card) | I <sub>DD_30V</sub> | I <sub>CC</sub> = 65mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V | | | 100 | mA | | Active V <sub>DD</sub> Current 3V Cards<br>(Current Consumed by DS8024 Only) | IDD_IC | I <sub>CC</sub> = 65mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V (Note 2) | | | 35 | mA | | Inactive-Mode Current | I <sub>DD</sub> | Card inactive | | | 500 | μΑ | | CLOCK SOURCE | | | | | | | | Crystal Frequency | fxtal | External crystal | 0 | | 20 | MHz | | | fXTAL1 | | 0 | | 20 | MHz | | XTAL1 Operating Conditions | VIL_XTAL1 | Low-level input on XTAL1 (Note 3) | -0.3 | | 0.3 x<br>V <sub>DD</sub> | V | | | VIH_XTAL1 | High-level input on XTAL1 (Note 3) | 0.7 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | External Capacitance for Crystal | CXTAL1,<br>CXTAL2 | (Note 3) | | | 15 | pF | | Internal Oscillator | fINT | | | 2.7 | | MHz | | SHUTDOWN TEMPERATURE | | | <u> </u> | | <u> </u> | <u> </u> | | Shutdown Temperature | T <sub>SD</sub> | (Note 3) | | +150 | <u> </u> | °C | ## **RECOMMENDED DC OPERATING CONDITIONS (continued)** $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25$ °C, unless otherwise noted.) (Note 1) | PARAI | METER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|-------------------------------|-------------------------------------|-------------------------------------------------------------------------------|-----------------------|------|------------------|-------| | RST PIN | | • | | | | | | | Card-Inactive Mode | Output Low Voltage | VOL_RST1 | I <sub>OL_RST</sub> = 1mA | 0 | | 0.3 | V | | Card-mactive Mode | Output Current | IOL_RST1 | V <sub>O_LRST</sub> = 0V | 0 | | -1 | mA | | | Output Low Voltage | VOL_RST2 | IOL_RST = 200µA | 0 | | 0.3 | V | | | Output High<br>Voltage | VOH_RST2 | IOH_RST = -200μA | V <sub>CC</sub> - 0.5 | | Vcc | V | | | Rise Time | t <sub>R_RST</sub> | C <sub>L</sub> = 30pF (Note 3) | | | 0.1 | μs | | Card-Active Mode | Fall Time | t <sub>F_RST</sub> | C <sub>L</sub> = 30pF (Note 3) | | | 0.1 | μs | | | Shutdown Current<br>Threshold | I <sub>RST(SD)</sub> | | | -20 | | mA | | | Current Limitation | IRST(LIMIT) | | -20 | | +20 | mA | | | RSTIN to RST Delay | tD(RSTIN-RST) | | | | 2 | μs | | CLK PIN | | | | ' | | | | | Card-Inactive Mode | Output Low Voltage | VOL_CLK1 | IOLCLK = 1mA | 0 | | 0.3 | V | | Card-mactive Mode | Output Current | IOL_CLK1 | V <sub>OLCLK</sub> = 0V | 0 | | -1 | mA | | | Output Low Voltage | V <sub>OL_CLK2</sub> | I <sub>OLCLK</sub> = 200µA | 0 | | 0.3 | V | | | Output High<br>Voltage | VOH_CLK2 | Іонськ = -200µА | V <sub>CC</sub> - 0.5 | | V <sub>C</sub> C | V | | | Rise Time | t <sub>R_CLK</sub> | C <sub>L</sub> = 30pF (Note 3) | | | 8 | ns | | Card-Active Mode | Fall Time | tF_CLK | C <sub>L</sub> = 30pF (Note 3) | | | 8 | ns | | | Current Limitation | ICLK(LIMIT) | | -70 | | +70 | mA | | | Clock Frequency | fCLK | Operational (Note 3) | 0 | | 10 | MHz | | | Duty Factor | δ | C <sub>L</sub> = 30pF (Note 3) | 45 | | 55 | % | | | Slew Rate | SR | C <sub>L</sub> = 30pF (Note 3) | 0.2 | | | V/ns | | V <sub>CC</sub> PIN | | | | | | | | | Card-Inactive Mode | Output Low Voltage | V <sub>CC1</sub> | I <sub>CC</sub> = 1mA | 0 | | 0.3 | V | | Card-mactive Mode | Output Current | Icc1 | $V_{CC} = 0V$ | 0 | | -1 | mA | | | | | I <sub>CC(5V)</sub> < 80mA | 4.75 | 5.00 | 5.25 | | | | | | I <sub>CC(3V)</sub> < 65mA | 2.78 | 3.00 | 3.22 | | | Card-Active Mode | Output Low Voltage | Output Low Voltage V <sub>CC2</sub> | 5V card: current pulses of 40nC with I < 200mA, t < 400ns, f < 20MHz (Note 3) | 4.6 | | 5.4 | V | | | | | 3V card: current pulses of 24nC with I < 200mA, t < 400ns, f < 20MHz (Note 3) | 2.75 | | 3.25 | | | | Output Current Id | I <sub>CC2</sub> | $V_{CC(5V)} = 0 \text{ to } 5V$ | | | -80 | mA | | | | 1002 | $V_{CC(3V)} = 0 \text{ to } 3V$ | | | -65 | 111/4 | | | Shutdown Current<br>Threshold | ICC(SD) | | | 120 | | mA | | | Slew Rate | VCCSR | Up/down, C < 300nF | 0.05 | 0.16 | 0.22 | V/µs | ## RECOMMENDED DC OPERATING CONDITIONS (continued) $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAI | METER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|-----------------------------|---------------------|----------------------------------------------------------------------------|---------------------------|-----|--------------------------|-------| | DATA LINES (I/O AN | ID I/OIN) | | • | • | | | | | I/O ⇔ I/OIN Falling E | dge Delay | tD(IO-IOIN) | (Note 3) | | | 200 | ns | | Pullup Pulse Active T | ime | tpu | (Note 3) | | | 100 | ns | | Maximum Frequency | | fIOMAX | | | | 1 | MHz | | Input Capacitance | | CI | (Note 3) | | | 10 | pF | | I/O, AUX1, AUX2 PIN | IS | | | | | | | | | Output Low Voltage | V <sub>OL_IO1</sub> | I <sub>OL_IO</sub> = 1mA | 0 | | 0.3 | V | | Card-Inactive Mode | Output Current | I <sub>OL_IO1</sub> | $V_{OL\_IO} = 0V$ | 0 | | -1 | mA | | Card-mactive Mode | Internal Pullup<br>Resistor | R <sub>PU_IO</sub> | To VCC | 9 | 11 | 19 | kΩ | | | Output Low Voltage | V <sub>OL_IO2</sub> | I <sub>OL_IO</sub> = 1mA | 0 | | 0.3 | V | | | Output High<br>Voltage | VOH_IO2 | I <sub>OH_IO</sub> = < -40µA (3V/5V) | 0.75 x V | /cc | Vcc | V | | | Output Rise/Fall<br>Time | tOT | C <sub>L</sub> = 30pF (Note 3) | | | 0.1 | μs | | | Input Low Voltage | V <sub>IL_IO</sub> | | -0.3 | | +0.8 | V | | Card-Active Mode | Input High Voltage | V <sub>IH</sub> _IO | | 1.5 | | Vcc | , v | | | Input Low Current | I <sub>IL_IO</sub> | V <sub>IL_IO</sub> = 0V | | | 700 | μΑ | | | Input High Current | I <sub>IH</sub> _IO | VIH_IO = VCC | | | 20 | μΑ | | | Input Rise/Fall Time | t <sub>IT</sub> | (Note 3) | | | 1.2 | μs | | | Current Limitation | IIO(LIMIT) | $C_L = 30pF$ | -15 | | +15 | mA | | | Current When Pullup Active | I <sub>PU</sub> | C <sub>L</sub> = 80pF, V <sub>OH</sub> = 0.9 x V <sub>DD</sub> (Note 3) | -1 | | | mA | | I/OIN, AUX1IN, AUX | 2IN PINS | | | | | | • | | Output Low Voltage | | Vol | I <sub>OL</sub> = 1mA | 0 | | 0.3 | V | | Output High Voltage | | VoH | I <sub>OH</sub> < -40μA | 0.75 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.1 | V | | Output Rise/Fall Time | ) | tor | C <sub>L</sub> = 30pF, 10% to 90% (Note 3) | | | 0.1 | μs | | Input Low Voltage | | VIL | | -0.3 | | 0.3 x<br>V <sub>DD</sub> | V | | Input High Voltage | | VIH | | 0.7 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | Input Low Current | | I <sub>IL_IO</sub> | V <sub>IL</sub> = 0V | | | 600 | μΑ | | Input High Current | | I <sub>IH</sub> IO | V <sub>IH</sub> = V <sub>DD</sub> | | | 10 | μΑ | | Input Rise/Fall Time | | tı⊤ | V <sub>IL</sub> to V <sub>IH</sub> (Note 3) | | | 1.2 | μs | | Integrated Pullup Res | sistor | Rpu | Pullup to V <sub>DD</sub> | 9 | 11 | 13 | kΩ | | Current When Pullup | Active | I <sub>PU</sub> | C <sub>L</sub> = 30pF, V <sub>OH</sub> = 0.9 x V <sub>DD</sub><br>(Note 3) | -1 | | | mA | #### **RECOMMENDED DC OPERATING CONDITIONS (continued)** $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAMETER | | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|--------------------|----------------------|----------------------------------------|---------------------------|-----------|--------------------------|-------| | CONTROL PINS (C | LKDIV1, CLKDIV2, ( | CMDVCC, RSTIN | , 5V/ <del>3V</del> ) | • | | | • | | Input Low Voltage | | VIL | | -0.3 | | 0.3 x<br>V <sub>DD</sub> | V | | Input High Voltage | | VIH | | 0.7 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | Input Low Current | | I <sub>IL_IO</sub> | 0 < V <sub>IL</sub> < V <sub>DD</sub> | | | 5 | μΑ | | Input High Current | | I <sub>IH</sub> _IO | 0 < V <sub>IH</sub> < V <sub>DD</sub> | | | 5 | μΑ | | Integrated Pullup Re | esistor | Rpu | Pullup to V <sub>DD</sub> , 5V/3V only | 50 | 85 | 120 | kΩ | | INTERRUPT OUTP | UT PIN (OFF) | | | | | | | | Output Low Voltage | | VoL | I <sub>OL</sub> = 2mA | 0 | | 0.3 | V | | Output High Voltage | | VoH | I <sub>OH</sub> = -15μA | 0.75 x<br>V <sub>DD</sub> | | | V | | Integrated Pullup Resistor | | Rpu | Pullup to V <sub>DD</sub> | 12 | 20 | 28 | kΩ | | PRES, PRES PINS | | | | • | | | | | Input Low Voltage | | VIL_PRES | | | | 0.3 x<br>V <sub>DD</sub> | V | | Input High Voltage | | VIH_PRES | | 0.7 x<br>V <sub>DD</sub> | | | V | | Input Low Current | | I <sub>IL_PRES</sub> | V <sub>IL_PRES</sub> = 0V | | | 40 | μΑ | | Input High Current | | lih_pres | VIH_PRES = VDD | | | 40 | μΑ | | TIMING | | • | | | | | | | Activation Time | | tact | | | 160 | | μs | | Deactivation Time | | tDEACT | | | 80 | | μs | | CLK to Card Start Window Start Time Window End | | t3<br>t5 | | | 95<br>160 | | μs | | PRES/PRES Debour | nce Time | †DEBOUNCE | | | 8 | | ms | **Note 1:** Operation guaranteed at $T_A = -40^{\circ}C$ and $T_A = +85^{\circ}C$ , but not tested. Note 2: IDD\_IC measures the amount of current used by the DS8024 to provide the smart card current minus the load. Note 3: Guaranteed by design, but not production tested. ## **Pin Description** | PIN | NAME | FUNCTION | | | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1, 2 | CLKDIV1,<br>CLKDIV2 | Clock Divider. Determines the divided-down input clock frequency (presented at XTAL1 or from a crystal at XTAL1 and XTAL2) on the CLK output pin. Dividers of 1, 2, 4, and 8 are available. | | | | 3 | 5V/3V | 5V/3V Selection Pin. Allows selection of 5V or 3V for communication with an IC card. Logic-high selects 5V operation; logic-low selects 3V operation. See Table 3 for a complete description of choosing card voltages. | | | | 4 | PGND | Analog Ground | | | | 5, 7 | CP2, CP1 | Step-Up Converter Contact. Charge-pump capacitor. Connect a 100nF capacitor (ESR < $100m\Omega$ ) between CP1 and CP2. | | | | 6 | V <sub>DDA</sub> | Charge-Pump Supply. Must be equal to or higher than VDD. Connect a supply of at least 3.3V. | | | | 8 | V <sub>UP</sub> | Charge-Pump Output. Connect a 100nF capacitor (ESR < $100m\Omega$ ) between $V_{UP}$ and GND. | | | | 9 | PRES | Card Presence Indicator. Active-low card presence inputs. When the presence indicator becomes active, a debounce timeout begins. After 8ms (typ) the OFF signal becomes active. | | | | 10 | Card Presence Indicator. Active-high card presence inputs. When the presence in active, a debounce timeout begins. After 8ms (typ) the OFF signal becomes active | | | | | 11 | I/O | Smart Card Data-Line Output. Card data communication line, contact C7. | | | | 12, 13 | AUX2,<br>AUX1 | Smart Card Auxiliary Line (C4, C8) Output. Data line connected to card reader contacts C4 (AUX1) and C8 (AUX2). | | | | 14 | CGND | Smart Card Ground | | | | 15 | CLK | Smart Card Clock. Card clock, contact C3. | | | | 16 | RST | Smart Card Reset. Card reset output from contact C2. | | | | 17 | V <sub>CC</sub> | Smart Card Supply Voltage. Decouple to CGND (card ground) with 2 x 100nF or 100 + 220nF capacitors (ESR < 100m $\Omega$ ). | | | | 18 | N.C. | No Connection. Unused on the DS8024. | | | | 19 | CMDVCC | Activation Sequence Initiate. Active-low input from host. | | | | 20 | RSTIN | Card Reset Input. Reset input from the host. | | | | 21 | V <sub>DD</sub> | Supply Voltage | | | | 22 | GND | Digital Ground | | | | 23 | OFF | Status Output. Active-low interrupt output to the host. Use a $20k\Omega$ integrated pullup resistor to $V_{DD}$ . | | | | 24, 25 | XTAL1,<br>XTAL2 | Crystal/Clock Input. Connect an input from an external clock to XTAL1 or connect a crystal across XTAL1 and XTAL2. For the low idle-mode current variant, an external clock must be driven on XTAL1. | | | | 26 | I/OIN | I/O Input. Host-to-interface chip data I/O line. | | | | 27, 28 | AUX1IN,<br>AUX2IN | C4/C8 Input. Host-to-interface I/O line for auxiliary connections to C4 and C8. | | | #### **Detailed Description** The DS8024 is an analog front-end for communicating with 3V and 5V smart cards. Using an integrated charge pump, the DS8024 can operate from a single input voltage. The device translates all communication lines to the correct voltage level and provides power for smart card operation. It can operate from a wide input voltage range (3.3V to 6.0V). The DS8024 is compatible with the NXP TDA8024 and is provided in the same packages. (Note that the PORADJ pin is not present in the DS8024. Most applications do not make use of this Figure 1. Functional Diagram input pin, instead using the DS8024's default reset threshold.) #### Power Supply The DS8024 can operate from a single supply or a dual supply. The supply pins for the device are $V_{DD}$ , GND, $V_{DDA}$ , and PGND. $V_{DD}$ should be in the range of 2.7V to 6.0V, and is the supply for signals that interface with the host controller. It should, therefore, be the same supply as used by the host controller. All smart card contacts remain inactive during power on or power off. The internal circuits are kept in the reset state until $V_{DD}$ reaches $V_{TH2} + V_{HYS2}$ and for the duration of the internal power-on reset pulse, $V_{TH2}$ . An internal charge pump and regulator generate the 3V or 5V card supply voltage ( $V_{CC}$ ). The charge pump and regulator are supplied by $V_{DDA}$ and PGND. $V_{DDA}$ should be connected to a minimum 3.3V (maximum 6.0V) supply and should be at a potential that is equal to or higher than $V_{DD}$ . The charge pump operates in a 1x (voltage follower) or 2x (voltage doubler) mode depending on the input VDDA and the selected card voltage (5V or 3V). - For 5V cards, the DS8024 operates in a 1x mode for V<sub>DDA</sub> > 5.8V and in a 2x mode for V<sub>DDA</sub> < 5.8V.</li> - For 3V cards, the DS8024 operates in a 1x mode for VDDA > 4.1V and in a 2x mode for VDDA < 4.0V.</li> ## Voltage Supervisor The voltage supervisor monitors the $V_{DD}$ supply. A 220 $\mu$ s reset pulse (tw) is used internally to keep the device inactive during power on or power off of the $V_{DD}$ supply. See Figure 2. Figure 2. Voltage Supervisor Behavior The DS8024 card interface remains inactive no matter the levels on the command lines until duration tw after $V_{DD}$ has reached a level higher than $V_{TH2}$ + $V_{HYS2}$ . When $V_{DD}$ falls below $V_{TH2}$ , the DS8024 executes a card deactivation sequence if its card interface is active. #### Clock Circuitry The clock signal from the DS8024 to the smart card (CLK) is generated from the clock input on XTAL1 or from a crystal operating at up to 20MHz connected between pins XTAL1 and XTAL2. The inputs CLKDIV1 and CLKDIV2 determine the frequency of the CLK signal, which can be fxtal, fxtal/2, fxtal/4, or fxtal/8. Table 1 shows the relationship between CLKDIV1 and CLKDIV2 and the frequency of CLK. Do not change the state of pins CLKDIV1 and CLKDIV2 simultaneously; a delay of 10ns minimum between changes is required. The minimum duration of any state of CLK is 8 periods of XTAL1. The hardware in the DS8024 guarantees that the frequency change is synchronous. During a transition of the clock divider, no pulse is shorter than 45% of the smallest period, and the clock pulses before and after the instant of change have the correct width. To achieve a 45% to 55% duty factor on pin CLK when no crystal is present, the input signal on XTAL1 should have a 48% to 52% duty factor. Transition time on XTAL1 should be less than 5% of the period. With a crystal, the duty factor on pin CLK may be 45% to 55% depending on the circuit layout and on the crystal characteristics and frequency. The DS8024 crystal oscillator runs when the device is powered up. If the crystal oscillator is used or the clock pulse on pin XTAL1 is permanent, the clock pulse is applied to the card at time t4 (see Figures 7 and 8). If the signal applied to XTAL1 is controlled by the host microcontroller, the clock pulse is applied to the card when it is sent by the system microcontroller (after completion of the activation sequence). **Table 1. Clock Frequency Selection** | CLKDIV1 | CLKDIV2 | fcLK | |---------|---------|----------------------| | 0 | 0 | f <sub>XTAL</sub> /8 | | 0 | 1 | f <sub>XTAL</sub> /4 | | 1 | 1 | f <sub>XTAL</sub> /2 | | 1 | 0 | fXTAL | #### I/O Transceivers The three data lines I/O, AUX1, and AUX2 are identical. This section describes the characteristics of I/O and I/OIN but also applies to AUX1, AUX1IN, AUX2, and AUX2IN. I/O and I/OIN are pulled high with an 11k $\Omega$ resistor (I/O to V<sub>CC</sub> and I/OIN to V<sub>DD</sub>) in the inactive state. The first side of the transceiver to receive a falling edge becomes the master. When the master is decided, the opposite side switches to slave mode, ignoring subsequent edges until the master releases. After a time delay tD(EDGE), an n transistor on the slave side is turned on, thus transmitting the logic 0 present on the master side. When the master side asserts a logic 1, a p transistor on the slave side is activated during the time delay tpu and then both sides return to their inactive (pulled up) states. This active pullup provides fast low-to-high transitions. After the duration of tpu, the output voltage depends only on the internal pullup resistor and the load current. Current to and from the card I/O lines is limited internally to 15mA. The maximum frequency on these lines is 1MHz. #### **Inactive Mode** The DS8024 powers up with the card interface in the inactive mode. Minimal circuitry is active while waiting for the host to initiate a smart card session. - All card contacts are inactive (approximately 200Ω to GND). - Pins I/OIN, AUX1IN, and AUX2IN are in the highimpedance state (11kΩ pullup resistor to V<sub>DD</sub>). - Voltage generators are stopped. - XTAL oscillator is running (if included in the device). - Voltage supervisor is active. - The internal oscillator is running at its low frequency. ## Activation Sequence After power-on and the reset delay, the host microcontroller can monitor card presence with signals OFF and CMDVCC, as shown in Table 2. **Table 2. Card Presence Indication** | OFF | CMDVCC | STATUS | |------|--------|--------------------------| | High | High | Card present. | | Low | High | Card <b>not</b> present. | \_\_\_ /N/XI/M # When a card is inserted into the reader (if PRES is An alternate sequence allows the application to control When a card is inserted into the reader (if PRES is active), the host microcontroller can begin an activation sequence (start a card session) by pulling <u>CMDVCC</u> low. The following events form an activation sequence (Figure 3): - 1) Host: CMDVCC is pulled low. - 2) DS8024: The internal oscillator changes to high frequency (t<sub>0</sub>). - 3) DS8024: The voltage generator is started (between to and t<sub>1</sub>). - 4) DS8024: V<sub>CC</sub> rises from 0 to 5V or 3V with a controlled slope ( $t_2 = t_1 + 1.5 \times T$ ). T is 64 times the internal oscillator period (approximately 25 $\mu$ s). - 5) DS8024: I/O, AUX1, and AUX2 are enabled ( $t_3 = t_1 + 4T$ ). - 6) DS8024: The CLK signal is applied to the C3 contact (t<sub>4</sub>). - 7) DS8024: RST is enabled ( $t_5 = t_1 + 7T$ ). An alternate sequence allows the application to control when the clock is applied to the card. - 1) Host: Set RSTIN high. - 2) Host: Set CMDVCC low. - Host: Set RSTIN low between t<sub>3</sub> and t<sub>5</sub>; CLK will now start. - 4) DS8024: RST stays low until t<sub>5</sub>, then RST becomes the copy of RSTIN. - 5) DS8024: RSTIN has no further effect on CLK after t<sub>5</sub>. If the applied clock is not needed, set $\overline{\text{CMDVCC}}$ low with RSTIN low. In this case, CLK starts at t3 (minimum 200ns after the transition on I/O, see Figure 4); after t5, RSTIN can be set high to obtain an answer to request (ATR) from an inserted smart card. Do not perform activation with RSTIN held permanently high. #### Active Mode When the activation sequence is completed, the DS8024 card interface is in active mode. The host microcontroller and the smart card exchange data on the I/O lines. Figure 3. Activation Sequence Using RSTIN and CMDVCC Figure 4. Activation Sequence at t3 Figure 5. Deactivation Sequence #### **Deactivation Sequence** When the host microcontroller is done communicating with the smart card, it sets the CMDVCC line high to execute an automatic deactivation sequence and returns the card interface to the inactive mode. The following sequence of events occurs during a deactivation sequence (Figure 5): - 1) RST goes low (t<sub>10</sub>). - 2) CLK is held low ( $t_{12} = t_{10} + 0.5 \times T$ ), where T is 64 times the period of the internal oscillator (approximately 25 $\mu$ s). - 3) I/O, AUX1, and AUX2 are pulled low $(t_{13} = t_{10} + T)$ . - 4) VCC starts to fall $(t_{14} = t_{10} + 1.5 \times T)$ . - 5) When VCC reaches its inactive state, the deactivation sequence is complete (at tDE). - 6) All card contacts become low impedance to GND; I/OIN, AUX1IN, and AUX2IN remain at $V_{DD}$ (pulled up through an 11k $\Omega$ resistor). - 7) The internal oscillator returns to its lower frequency. #### **Vcc Generator** The card voltage (VCC) generator can supply up to 80mA continuously at 5V or 65mA at 3V. An internal overload detector triggers at approximately 120mA. Current samples to the detector are filtered. This allows spurious current pulses (with a duration of a few µs) up to 200mA to be drawn without causing deactivation. The average current must stay below the specified maximum current value. See the Applications Information section for recommendations to help maintain $V_{CC}$ voltage accuracy. #### **Fault Detection** The DS8024 integrates circuitry to monitor the following fault conditions: - Short-circuit or high current on VCC - Card removal while the interface is activated - V<sub>DD</sub> dropping below threshold - Card voltage generator operating out of the specified values (V<sub>DDA</sub> too low or current consumption too high) - Overheating ## **Smart Card Interface** There are two different cases for how the DS8024 reacts to fault detection (Figure 6): - Outside a Card Session (CMDVCC High). Output OFF is low if a card is not in the card reader and high if a card is in the reader. The V<sub>DD</sub> supply is monitored—a decrease in input voltage generates an internal power-on reset pulse but does not affect the OFF signal. Short-circuit and temperature detection are disabled because the card is not powered up. - Within a Card Session (CMDVCC Low). Output OFF goes low when a fault condition is detected, and an emergency deactivation is performed automatically (Figure 7). When the system controller resets CMDVCC to high, it may sense the OFF level again after completing the deactivation sequence. This distinguishes between a card extraction and a hardware problem (OFF goes high again if a card is present). Depending on the connector's card-present switch (normally closed or normally open) and the mechanical characteristics of the switch, bouncing can occur on the PRES signals at card insertion or withdrawal. The DS8024 has a debounce feature with an 8ms typical duration (Figure 6). When a card is inserted, output $\overline{\text{OFF}}$ goes high after the debounce time delay. When the card is extracted, an automatic deactivation sequence of the card is performed on the first true/false transition on PRES and output $\overline{\text{OFF}}$ goes low. ## \_Stop Mode (Low-Power Mode) The DS8024 (like the TDA8024) does not support a low-power stop mode. For applications requiring low-power support, refer to the DS8113. #### **Smart Card Power Select** The DS8024 supports two smart card V<sub>CC</sub> voltages: $\frac{3V}{4}$ and 5V. The power select is controlled by the $\frac{5V}{3V}$ signal as shown in Table 3. V<sub>CC</sub> is 5V if $\frac{5V}{3V}$ is asserted to a logic-high state, and V<sub>CC</sub> is 3V if $\frac{5V}{3V}$ is pulled to a logic-low state. **Table 3. Vcc Select and Operation Mode** | 5V/3V | CMDVCC | V <sub>CC</sub><br>SELECT (V) | CARD INTERFACE<br>STATUS | |-------|--------|-------------------------------|--------------------------| | 0 | 0 | 3 | Activated | | 0 | 1 | 3 | Inactivated | | 1 | 0 | 5 | Activated | | 1 | 1 | 5 | Inactivated | Figure 6. Behavior of PRES, OFF, CMDVCC, and VCC Figure 7. Emergency Deactivation Sequence (Card Extraction) Figure 8. Typical Application Diagram #### **Applications Information** Performance can be affected by the layout of the application. For example, an additional cross-capacitance of 1pF between card reader contacts C2 (RST) and C3 (CLK) or C2 (RST) and C7 (I/O) can cause contact C2 to be polluted with high-frequency noise from C3 (or C7). In this case, include a 100pF capacitor between contacts C2 and CGND. Application recommendations include the following: - Ensure there is ample ground area around the DS8024 and the connector; place the DS8024 very near to the connector; decouple the V<sub>DD</sub> and V<sub>DDA</sub> lines separately. These lines are best positioned under the connector. - The DS8024 and the host microcontroller must use the same V<sub>DD</sub> supply. Pins CLKDIV1, CLKDIV2, RSTIN, PRES, AUX1IN, I/OIN, AUX2IN, 5V/3V, CMDVCC, and OFF are referenced to V<sub>DD</sub>; if pin XTAL1 is to be driven by an external clock, also reference this pin to V<sub>DD</sub>. - Trace C3 (CLK) should be placed as far as possible from the other traces. - The trace connecting CGND to C5 (GND) should be straight (the two capacitors on C1 (VCC) should be connected to this ground trace). - Avoid ground loops among CGND, PGND, and GND. - Decouple VDDA and VDD separately; if the two supplies are the same in the application, they should be connected in a star on the main trace. - Connect a 100nF capacitor (ESR < $100m\Omega$ ) between VCC and CGND and place near the DS8024's VCC pin. - Connect a 100nF or 220nF capacitor (220nF preferred, ESR < 100mΩ) between V<sub>CC</sub> and CGND and place near the smart card socket's C1 contact. With all these layout precautions, noise should be kept to an acceptable level and jitter on C3 (CLK) should be less than 100ps. #### **Selector Guide** | PART | CURRENT<br>VOLTAGES<br>SUPPORTED (V) | VOLTAGES SUPPORTS | | |-------------|--------------------------------------|-------------------|----------| | DS8024-RJX+ | 3.0, 5.0 | No | 28 TSSOP | | DS8024-RRX+ | 3.0, 5.0 | No | 28 SO | **Note:** Contact the factory for availability of other variants and package options. +Denotes a lead-free/RoHS-compliant package. ### **Package Information** For the latest package outline information and land patterns, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. | PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | |------------------|--------------|---------------------| | 28 SO (300 mils) | _ | 21-0042 | | 28 TSSOP | _ | <u>56-G2020-001</u> | #### Revision History | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-------------------------------------------------------------------------------------------------------|------------------| | 0 | 6/08 | Initial release. | _ | | 1 | 8/08 | Clarified the V <sub>DDA</sub> specification in the <i>Recommended DC Operating Conditions</i> table. | 2 | EMVCo approval of the interface module (IFM) contained in this Terminal shall mean only that the IFM has been tested in accordance and for sufficient conformance with the EMV Specifications, Version 3.1.1, as of the date of testing. EMVCo approval is not in any way an endorsement or warranty regarding the completeness of the approval process or the functionality, quality or performance of any particular product or service. EMVCo does not warrant any products or services provided by third parties, including, but not limited to, the producer or provider of the IFM and EMVCo approval does not under any circumstances include or imply any product warranties from EMVCo, including, without limitation, any implied warranties of merchantability, fitness for purpose, or noninfringement, all of which are expressly disclaimed by EMVCo. All rights and remedies regarding products and services which have received EMVCo approval shall be provided by the party providing such products or services, and not by EMVCo and EMVCo accepts no liability whatsoever in connection therewith. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_ 15