# Fibre Channel Transceiver Chip # Technical Data #### **HDMP-1526 Transceiver** #### **Features** - ANSI X3.230-1994 Fibre Channel Compatible (FC-0) - Supports Full Speed (1062.5 MBd) Fibre Channel - Conforms to "Fibre Channel 10-Bit Interface" Specification - Transmitter and Receiver Functions Incorporated onto a Single IC - 10-Bit Wide Parallel TTL Compatible I/Os - Single +5.0 V Power Supply # **Applications** - 1062.5 MBd Fibre Channel Interface - Mass Storage System I/O Channel - Work Station/Server I/O Channel - High Speed Proprietary Interface #### **Description** The HDMP-1526 transceiver is a single silicon bipolar integrated circuit packaged in an EDQuad package. It provides a low-cost, low-power physical layer solution for 1062.5 MBd Fibre Channel or proprietary link interfaces. It provides complete FC-0 functionality for copper transmission, incorporating both the Fibre Channel FC-0 transmit and receive functions into a single device. This chip is used to build a high-speed interface (as shown in Figure 1) while minimizing board space, power and cost. It is compatible with both the ANSI X3.230-1994 document and the "Fibre Channel 10-bit Interface" specification. The transmitter section accepts 10-bit wide parallel TTL data and multiplexes this data into a high-speed serial data stream. The parallel data is expected to be 8B/10B encoded data, or equivalent. This parallel data is latched into the input register of the transmitter section on the rising edge of the 106.25 MHz reference clock (used as the transmit byte clock). The transmitter section's PLL locks to this user supplied 106.25 MHz byte clock. This clock is multiplied by 10, to generate the 1062.5 MHz serial signal clock used to generate the high-speed output. The high-speed outputs are capable of interfacing directly to copper cables for electrical transmission or to a separate fiber-optic module for optical transmission. The receiver section accepts a serial electrical data stream at 1062.5 MBd and recovers the original 10-bit wide parallel data. The receiver PLL locks onto the incoming serial signal and recovers the high-speed serial clock and data. The serial data is converted back into 10-bit parallel data, recognizing the 8B/10B comma character to establish byte alignment. The recovered parallel data is presented to the user at TTL compatible outputs. The receiver section also recovers two 53.125 MHz receiver byte clocks that are 180 degrees out of phase with each other. The parallel data is aligned with the rising edge of alternating clocks. The transceiver provides for onchip local loop-back functionality, controlled through an external input pin. Additionally, the byte synchronization feature may be disabled. This may be useful in proprietary applications that use alternative methods to align the parallel data. Figure 1. Typical Application Using the HDMP-1526. Figure 2. HDMP-1526 Transceiver Block Diagram. ### **HDMP-1526 Block Diagram** The HDMP-1526 was designed to transmit and receive 10-bit wide parallel data over a single highspeed line, as specified for the FC-0 layer of the Fibre Channel standard. The parallel data applied to the transmitter is expected to be encoded per the Fibre Channel specification, which uses an 8B/10B encoding scheme with special reserve characters for link management purposes. In order to accomplish this task, the HDMP-1526 incorporates the following: - TTL Parallel I/Os - High-Speed Phase Lock Loops - Clock Generation/Recovery Circuitry - Parallel-to-Serial Converter - High-Speed Serial Clock-and-Data Recovery Circuitry - Comma Character Recognition Circuitry - Byte Alignment Circuitry - Serial-to-Parallel Converter #### **INPUT LATCH** The transmitter accepts 10-bit wide TTL parallel data at inputs TX[0..9]. The user-provided reference clock signal, REFCLK, is also used as the transmit byte clock. The TX[0..9] and REFCLK signals must be properly aligned, as shown in Figure 3. #### TX PLL/CLOCK GENERATOR The transmitter Phase Lock Loop and Clock Generator (TX PLL/CLOCK GENERATOR) block is responsible for generating all internal clocks needed by the transmitter section to perform its functions. These clocks are based on the supplied reference byte clock (REFCLK). REFCLK is used as both the frequency reference clock for the PLL and the transmit byte clock for the incoming data latches. It is expected to be 106.25 MHz and properly aligned to the incoming parallel data (see Figure 3). This clock is multiplied by 10 to generate the 1062.5 MHz clock necessary for the high-speed serial outputs. #### FRAME MUX The FRAME MUX accepts the 10-bit wide parallel data from the INPUT LATCH. Using internally generated high-speed clocks, this parallel data is multiplexed into the 1062.5 MBd serial data stream. The data bits are transmitted sequentially, from the least significant bit (TX[0]) to the most significant bit (TX[9]). # **OUTPUT SELECT** The OUTPUT SELECT block provides for an optional internal loopback of the high-speed serial signal, for testing purposes. In normal operation, LOOPEN is set low and the serial data stream is placed at $\pm$ DOUT. When wrapmode is activated by setting LOOPEN high, the $\pm$ DOUT pins are held static and the serial output signal is internally wrapped to the INPUT SELECT box of the receiver section. #### INPUT SELECT The INPUT SELECT block determines whether the signal at $\pm$ DIN or the internal loop-back serial signal is used. In normal operation, LOOPEN is set low and the serial data is accepted at $\pm$ DIN. When LOOPEN is set high, the high-speed serial signal is internally looped-back from the transmitter section to the receiver section. This feature allows for loop-back testing exclusive of the transmission medium. #### RX PLL/CLOCK RECOVERY The RX PLL/CLOCK RECOVERY block is responsible for frequency and phase locking onto incoming serial data stream and recovering the bit and byte clocks. In order to accomplish this, upon startup, the user should set -LCKREF low for a period of at least 500 µsec. This allows the PLL to first frequency lock onto the 106.25 MHz reference clock provided at the REFCLK input. The RX PLL/CLOCK RECOVERY circuitry multiplies this reference clock by 10 to generate an internal 1062.5 MHz clock. After 500 µsec, the user should set -LCKREF high. This will allow the receiver to frequency and phase lock the internal 1062.5 MHz clock onto the incoming serial data stream. Once locked, the receiver will recover the two 53.125 MHz receiver byte clocks (RBC1/RBC0). These byte clocks are approximately 180° out of phase with each other and are alternately used to clock the 10-bit parallel output data. #### INPUT SAMPLER The INPUT SAMPLER is responsible for converting the serial input signal into a retimed serial bit stream. In order to accomplish this, it uses the high speed serial clock recovered from the RX PLL/CLOCK RECOVERY block. This serial bit stream is sent to the FRAME DEMUX and BYTE SYNC block. # FRAME DEMUX AND BYTE SYNC The FRAME DEMUX AND BYTE SYNC block is responsible for restoring the 10-bit parallel data from the high speed serial bit stream. This block is also responsible for recognizing the comma character (or a K28.5 character) of positive disparity (0011111xxx). When recognized, the FRAME DEMUX AND BYTE SYNC block works with the RX PLL/CLOCK RECOVERY block to properly align the receive byte clocks to the parallel data. When a comma character is detected and realignment of the receiver byte clocks (RBC1/RBC0) is necessary, these clocks are stretched, not slivered, to the next possible correct alignment position. These clocks will be fully aligned by the start of the second 4-byte ordered set. The second comma character received shall be aligned with the rising edge of RBC1. Comma characters should not be transmitted in consecutive succession to allow the receiver byte clocks to maintain their proper recovered frequencies. #### **OUTPUT DRIVERS** The OUTPUT DRIVERS present the 10-bit parallel recovered data byte properly aligned to the receive byte clocks (RBC1/RBC0), as shown in Figure 4. These output data buffers provide TTL compatible signals. # **HDMP-1526 (Transmitter Section)** ## **Timing Characteristics** $T_C = 0$ °C to +85°C, $V_{CC} = 4.5 \text{ V}$ to 5.25 V | Symbol | Parameter | Units | Min. | Typ. | Max. | |----------------|---------------------|-------|------|------|------| | $t_{ m setup}$ | Setup Time | nsec | 2 | | | | $t_{ m hold}$ | Hold Time | nsec | 1.5 | | | | t txlat[1] | Transmitter Latency | nsec | | 6.25 | 12.2 | | <del>-</del> | | bits | | 6.64 | 13.0 | #### Note: 1. The transmitter latency, as shown in Figure 4, is defined as the time between the latching in of the parallel data word (as triggered by the rising edge of the transmit byte clock, REFCLK) and the transmission of the first serial bit of that parallel word (defined by the rising edge of the first bit transmitted). Figure 3. Transmitter Section Timing. Figure 4. Transmitter Latency. ## **HDMP-1526** (Receiver Section) ## **Timing Characteristics** $T_C = 0$ °C to +85°C, $V_{CC} = 4.5 \text{ V}$ to 5.25 V | Symbol | Parameter | Units | Min. | Typ. | Max. | |----------------------------|-----------------------------------------------------------|----------|------|------|------| | b_sync[1,2] | Bit Sync Time | bits | | | 2500 | | f_lock <sup>[2]</sup> | Frequency Lock Time<br>(from Time of Setting -LCKREF = 0) | μsec | | | 500 | | f_lock_rate <sup>[2]</sup> | Frequency Lock Rate (when -LCKREF = 0) | kHz/μsec | 7000 | 200 | | | $ m t_{valid\_before}$ | Time Data Valid Before Rising Edge of RBC | nsec | 3 | 5.8 | | | t <sub>valid_after</sub> | Time Data Valid After Rising Edge of RBC | nsec | 1.5 | 3.3 | | | $t_{ m duty}$ | RBC Duty Cycle | % | 40 | | 60 | | t <sub>A-B</sub> [3] | Rising Edge Time Difference | nsec | 8.9 | 9.4 | 9.9 | | t_rxlat[4] | Receiver Latency | nsec | • | 25.0 | 33.9 | | | | bits | | 26.6 | 36 | #### Notes: - 1. This is the recovery time for input phase jumps, per the FC-PH specification Ref 4.1, Sec 5.3. - 2. Tested using $C_{PLL} = 0.01 \ \mu F$ . - 3. The RBC clock skew is calculated as $t_{\text{A-B}(\text{max})}$ $t_{\text{A-B}(\text{min})}.$ - 4. The receiver latency, as shown in Figure 5, is defined as the time between receiving the first serial bit of a parallel data word (as defined as the first edge of the first serial bit) and the clocking out of that parallel word (defined by the rising edge of the receive byte clock, either RBC1 or RBC0). Figure 5. Receiver Section. Figure 6. Receiver Latency. # **HDMP-1526 (TRx)** #### **Absolute Maximum Ratings** $T_A = 25$ °C, except as specified. Operation in excess of any one of these conditions may result in permanent damage to this device. | Symbol | Parameter | Units | Min. | Max. | |-----------------------|-------------------------------------------------------|-------|------|--------------------| | $V_{\rm CC}$ | Supply Voltage | V | -0.5 | 6.0 | | $V_{\mathrm{IN,TTL}}$ | TTL Input Voltage | V | -0.7 | $V_{\rm CC} + 0.7$ | | V <sub>IN,HS_IN</sub> | HS_IN Input Voltage | V | 2.0 | $V_{\rm CC}$ | | I <sub>O,TTL</sub> | TTL Output Source Current | mA | | 13 | | $T_{ m stg}$ | Storage Temperature | °C | -40 | +130 | | $T_{j}$ | Junction Operating Temperature | °C | 0 | +130 | | | Maximum Assembly Temperature (for 10 seconds maximum) | °C | | +260 | ## **HDMP-1526 (TRx)** #### **Recommended Operating Conditions** | Symbol | Parameter | Units | Min. | Max. | |--------------|------------------|-------|------|------| | $V_{\rm CC}$ | Supply Voltage | V | 4.5 | 5.25 | | $T_{ m C}$ | Case Temperature | °C | 0 | 85 | # HDMP-1526 (TRx) ## **Transceiver Reference Clock Requirements** $T_{C}$ = 0°C to +85°C, $V_{CC}$ = 4.5 V to 5.25 V | Symbol | Parameter | Unit | Min. | Тур. | Max. | |--------------------------|--------------------------------------------------|------|--------|--------|--------| | f | Nominal Frequency (for Fibre Channel Compliance) | MHz | 106.20 | 106.25 | 106.30 | | $\mathbf{F}_{ ext{tol}}$ | Frequency Tolerance | ppm | -100 | | +100 | | Symm | Symmetry (Duty Cycle) | % | 40 | | 60 | ## **HDMP-1526 (Trx)** #### **DC Electrical Specifications** $T_C = 0$ °C to +85°C, $V_{CC} = 4.5 \text{ V}$ to 5.25 V | Symbol | Parameter | Unit | Min. | Тур. | Max. | |-----------------------------|--------------------------------------------------------------------------|------|------|-------|-----------------| | $V_{\mathrm{IH,TTL}}$ | TTL Input High Voltage Level, Guaranteed High Signal for All TTL Inputs | V | 2 | | V <sub>CC</sub> | | $V_{\mathrm{IL,TTL}}$ | TTL Input Low Voltage Level, Guaranteed Low Signal for<br>All TTL Inputs | V | 0 | | 0.8 | | $V_{\mathrm{OH,TTL}}$ | TTL Output High Voltage Level, I <sub>OH</sub> = -400 μA | V | 2.4 | | V <sub>CC</sub> | | $V_{ m OL,TTL}$ | TTL Output Low Voltage Level, I <sub>OL</sub> = 1 mA | V | 0 | | 0.6 | | $I_{\mathrm{IH,TTL}}$ | Input High Current (Magnitude), $V_{IN} = V_{CC}$ | μΑ | | 0.004 | 40 | | $I_{\mathrm{IL-TTL}}$ | Input Low Current (Magnitude), V <sub>IN</sub> = 0 Volts | μΑ | | 295 | 600 | | $I_{\text{CC,TRx}}^{[1,2]}$ | Transceiver $V_{CC}$ Supply Current, $T_A = 25$ °C | mA | | 375 | 475 | #### Notes: - 1. Measurement Conditions: Tested sending 1062.5 MBd PRBS 27-1 sequence with both DOUT outputs biased with 270 $\Omega$ resistors and the receiver TTL outputs driving 10 pF loads. - 2. Typical specified with $V_{CC} = 5.0$ volts, maximum specified with $V_{CC} = 5.25$ volts. # **HDMP-1526 (TRx)** #### **AC Electrical Specifications** $T_C$ = 0°C to +85°C, $V_{CC}$ = 4.5 V to 5.25 V | Symbol | Parameter | Units | Min. | Typ. | Max. | |-------------------------------------------------------|----------------------------------------------------|-------|------|------|------| | $t_{r,TTLin}$ | Input TTL Rise Time, 0.8 to 2.0 Volts | nsec | | 2 | | | ${ m t_{f,TTLin}}$ | Input TTL Fall Time, 2.0 to 0.8 Volts | nsec | | 2 | | | $ m t_{r,TTLout}$ | Output TTL Rise Time, 0.8 to 2.0 Volts, 10 pF Load | nsec | | 1.1 | 2.4 | | ${ m t_{f,TTLout}}$ | Output TTL Fall Time, 2.0 to 0.8 Volts, 10 pF Load | nsec | | 1.5 | 2.4 | | $\mathrm{t_{rs,HS\_OUT}^{[1,2]}}$ | HS_OUT Single-Ended (+DOUT) Rise Time | psec | | 190 | 400 | | $\mathrm{t_{fs,HS\_OUT}^{[1,2]}}$ | HS_OUT Single-Ended (+DOUT) Fall Time | psec | | 170 | 400 | | $\mathrm{t}_{\mathrm{rd},\mathrm{HS\_OUT}^{[1,2,3]}}$ | HS_OUT Differential Rise Time | psec | | 180 | | | $t_{\mathrm{fd,HS\_OUT}^{[1,2,3]}}$ | HS_OUT Differential Fall Time | psec | | 230 | | | $V_{\text{IP,HS}\_{\text{IN}}}[3,4]$ | HS_IN Input Peak-to-Peak Differential Voltage | mV | 200 | 1200 | 2200 | | $V_{\mathrm{OP,HS\_OUT}}^{[1,3]}$ | HS_OUT Output Peak-to-Peak Differential Voltage | mV | 1200 | 1740 | 2200 | #### Notes: - 1. Each output is measured with a 270 $\Omega$ bias resistor to ground and a 50 $\Omega$ AC load. - 2. Specified between 20% and 80% points of full voltage swing. - 3. Output Peak-to-Peak Differential Voltage specified as DOUT+ minus DOUT-. - 4. Measured using a 50 $\Omega$ load. ### a. Differential HS\_OUT Output (Dout+ Minus Dout-). b. Single-Ended HS\_OUT Output (Dout+). $\ \, \textbf{Figure 7. Transmitter DOUT Eye Diagrams.} \\$ # **HDMP-1526 (Transmitter Section)** #### **Output Jitter Characteristics** $T_C = 0$ °C to +85°C, $V_{CC} = 4.5$ V to 5.25 V | Symbol | Parameter | Units | Typ. | |--------|----------------------------------------------------------------------------------------------------------------------|-------|------| | RJ[1] | Random Jitter at DOUT, the High Speed Electrical Data Port, specified as 1 sigma deviation of the 50% crossing point | ps | 8 | | DJ[1] | Deterministic Jitter at DOUT, the High Speed Electrical Data Port | ps | 35 | #### Note: 1. Defined by Fibre Channel Specification Rev 4.1, Annex A, Section A.4 and tested using measurement method shown in Figure 8. a. Block Diagram of RJ Measurement Method. b. Block Diagram of DJ Measurement Method. Figure 8. Transmitter Jitter Measurement Method. #### HDMP-1526 (TRx) #### Thermal and Power Temperature Characteristics, $T_{C}$ = 0°C to +85°C, $V_{CC}$ = 4.5 V to 5.25 V | Symbol | Parameter | Units | Тур. | Max. | |------------------------------|---------------------------------------------------------------------------------------|---------|------|------| | P <sub>D,TRx</sub> [1,2] | Transceiver Power Dissipation, Outputs Open, Parallel Data<br>has 5 Ones and 5 Zeroes | Watt | 1.6 | | | P <sub>D,TRx</sub> [1,2,3] | Transceiver Power Dissipation, Outputs Connected per<br>Recommended Bias Terminations | Watt | 1.8 | 2.4 | | $\Theta_{\mathrm{jc}}^{[4]}$ | Thermal Resistance, Junction to Case | °C/Watt | 7 | | #### Notes: - 1. PD is calculated by multiplying the max $V_{\rm CC}$ by the max $I_{\rm CC}$ and subtracting the power dissipated outside the chip at the high speed bias resistors. - 2. Typical specified with $V_{\rm CC}$ = 5 volts, maximum specified with $V_{\rm CC}$ = 5.25 volts. - 3. Specified with high speed outputs biased with $270 \Omega$ resistors and receiver TTL outputs driving 10 pF loads. Pattern is PRBS $2^7$ -1. - 4. Based on independant package testing by HP. #### I/O Type Definitions | I/O Type | Definition | |----------|------------------------------------------------------------| | I-TTL | Input TTL. Floats High When Left Open. | | O-TTL | Output TTL | | HS_OUT | High Speed Output. ECL Compatible | | HS_IN | High Speed Input, Internally Biased, High Input Resistance | | C | External Circuit Node | | S | Power Supply or Ground | # HDMP-1526 (TRx) ## Pin Input Capacitance | Symbol | Parameter | Units | Тур. | Max. | |-------------|-----------------------|-------|------|------| | $C_{INPUT}$ | Pin Input Capacitance | pF | 1.6 | 4.0 | Figure 9. O-TTL and I-TTL Simplified Circuit Schematic. Figure 10. HS\_OUT and HS\_IN Simplified Circuit Schematic. #### Notes - 1. HS\_IN inputs should never be connected to ground as permanent damage to the device may result. - $2.75 \Omega$ serial padding resistors are optional, the serial resistors should be matched to the receiver input bias resistors. Figure 11. HDMP-1526 (TRx) Package Layout and Marking, Top View. TRx I/O Definition | Name | Pin | Туре | Signal | |-----------|---------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND_TXTTL | 1<br>14 | S | TTL Transmitter Ground: Normally 0 volts. Used for the TTL input cells of the transmitter section. | | TX[0] | 2 | I-TTL | | | TX[1] | 3 | 1 111 | Data Inputs: One, 10 bit, pre-encoded data byte. TX[0] is the first bit | | TX[2] | 4 | | transmitted. TX[0] is the least significant bit. | | TX[3] | - 1 | | | | | 6 | | | | TX[4] | 7 | | | | TX[5] | 8 | | | | TX[6] | 9 | | | | TX[7] | 11 | | | | TX[8] | 12 | | | | TX[9] | 13 | | | | VCC_TXTTL | 5 | S | TTI D | | | 10 | | TTL Power Supply: Normally 5 volts. Used for all TTL transmitter input buffer cells. | | GND_TXA | 15 | S | Analog Ground: Normally 0 volts. Used to provide a clean ground plane | | TXCAP1 | 16 | - C | I for the fall and high-speed analog cells. | | TXCAP0 | 1 | C | Loop Filter Capacitor: A loop filter capacitor must be connected across the TYCAP1 and TYCAP0 min (4) | | | 17 | ļ | + and $+$ and $+$ ACAPO pins (typical value = 0.01 $+$ E) | | VCC_TXA | 18 | S | Analog Power Supply: Normally 5 volts. Used to provide a clean supply line for the PLL and high grand line for the PLL and high grand line. | | | 1 | | line for the PLL and high-speed analog cells. | | LOOPEN | 19 | I-TTL | Loonback Enable Input: When a think it is the state of th | | | | | Loopback Enable Input: When set high, the high-speed serial signal is | | | | | Internally wrapped from the transmitter's serial loopheds auto-1 | | : | | | the receiver's 100pback inputs. Also when in loopback made the | | | | | 1 = DOOT outputs are need static. When set low + DOUT outputs and | | VOC my | 0.0 | | = Div inputs are active. | | VCC_TX | 20 | $\mathbf{S}$ | Logic Power Supply: Normally 5 volts. Used for internal transmitter | | | 59 | | PECL logic. It should be isolated from the noisy TTL supply as well as | | | | | possible. | | GND | 21 | S | Logic Ground: Normally O walte. This | | | 25 | | Logic Ground: Normally 0 volts. This ground is used for internal PECL | | | 58 | J | logic. It should be isolated from the noisy TTL ground as well as possible | | REFCLK | | LUUR | | | THE CHA | 22 | I-TTL | Reference Clock and Transmit Byte Clock: A 106.25 MHz clock supplied by the host system. The | | | 1 | | by the flost system. The transmitter section accepts this gigned and | | | - 1 | | requericy reference clock. It is multiplied by 10 to generate the govern- | | | ĺ | } | crock and other internal Clocks. The transmit side also used this also | | | | | the transmit byte clock for the incoming parallel data TX[0]TX[9]. It | | 1 | | | also serves as the reference clock for the receive portion of the | | ļ | - 1 | | transceiver. When -LCKREF is activated, the receiver PLL frequency | | | | | locks to this reference signal. | | VCC_RX | 23 | $\overline{\mathbf{S}}$ | Logic Power Cumber V | | _ | 28 | ~ | Logic Power Supply: Normally 5 volts. Used for internal receiver PECL | | | 57 | | logic. It should be isolated from the noisy TTL supply as well as possible. | | DVTCVNC | | | | | BYTSYNC | 24 | I-TTL | Enable Byte Sync Input: When high, enables the internal byte sync | | | 1 | Į. | runction to allow clock synchronization to a comma character ( | | 1 | 1 | | K28.5 character) of positive disparity (0011111010). When the line is | | | 1 | 1 | low, the function is disabled and will not reset registers and clocks, or | | | | ] | strobe the BYTSYNC line. | | LCKREF | 27 | I-TTL | Lock to Deference VIII | | | | | Lock to Reference: When low, causes the PLL to acquire frequency lock on the external reference, supplied at REFCLK. | | 1 | 1 | | Off the external reference, complicated DDDGCCC | # TRx I/O Definition (cont'd.) | Name | Pin | Туре | Signal | | |----------------------------------------------------------------------------------------|----------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | VCC_RXTTL | 29<br>37<br>42 | s | TTL Power Supply: Normally 5 volts. Used for all TTL receiver output buffer cells. | | | RBC1<br>RBC0 | 30 31 | O-TTL | Receiver Byte Clocks: The receiver section recovers two 53.125 MHz receive byte clocks. These two clocks are approximately 180 degrees out of phase. The receiver parallel data outputs are alternatively clocked on the rising edge of these clocks. RBC1 aligns and outputs the comma character (for byte alignment) when detected. | | | GND_RXTTL | 32<br>33<br>46 | S | TTL Receiver Ground: Normally 0 volts. Used for the TTL output cells of the receiver section. | | | RX[0]<br>RX[1]<br>RX[2]<br>RX[3]<br>RX[4]<br>RX[5]<br>RX[6]<br>RX[7]<br>RX[8]<br>RX[9] | 45<br>44<br>43<br>41<br>40<br>39<br>38<br>36<br>35<br>34 | O-TTL | Data Outputs: One 10 bit data byte. RX[0] is the first bit received. RX[0] is the least significant bit. | | | BYTSYNC | 47 | O-TTL | Byte Sync Output: An active high output. Used to indicate detection of either a comma character or a K28.5 special character of positive disparity. It is only active when ENBYTSYNC is enabled. | | | RXCAP0<br>RXCAP1 | 48<br>49 | С | Loop Filter Capacitor: A loop filter capacitor for the internal PLL is connected across the RXCAP0 and RXCAP1 pins. (typical value = $0.01 \mu F$ ). | | | VCC_RXA | 50 | S | Analog Power Supply: Normally 5 volts. Used to provide a clean supply line for the PLL and high-speed analog cells. | | | GND_RXA | 51 | S | Analog Ground: Normally 0 volts. Used to provide a clean ground plane for the receiver PLL and high-speed analog cells. | | | -DIN<br>+DIN | 52<br>54 | HS_IN | Serial Data Inputs: High-speed inputs. Serial data is accepted from the ± DIN inputs when LOOPEN is low. | | | VCC_RXHS | 53<br>55 | S | High-Speed Supply: Normally 5 volts. Used only for the high-speed receiver cell (HS_IN). Noise on this line should be minimized for best operation. | | | GND_RXHS | 56 | S | Ground: Normally 0 volts. | | | VCC_TXECL | 60 | S | High-Speed ECL Supply: Normally 5 volts. Used only for the last stage of the high-speed transmitter output cell (HS_OUT) as shown in Figure 9. Due to high current transitions, this V <sub>CC</sub> should be well bypassed to a ground plane. | | | VCC_TXHS | 63 | S | High-Speed Supply: Normally 5 volts. Used by the transmitter side for the high-speed circuitry. Noise on this line should be minimized for best operation. | | | -DOUT<br>+DOUT | 61<br>62 | HS_OUT | Table 1. 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | GND_TXHS | 64 | S | Ground: Normally 0 volts. | | # Transceiver Power Supply Bypass and Loop Filter Capacitors Bypass capacitors should be liberally used and placed as close as possible to the appropriate power supply pins of the HDMP-1526 as shown on the schematic of Figure 11. All bypass chip capacitors are 0.1 µF. The VCC RXA and VCC TXA pins are the analog power supply pins for the PLL sections. The voltage into these pins should be clean with minimum noise. The PLL loop filter capacitors and their pin locations are also shown on Figure 11. Notice that only two capacitors are required: CPLLT for the transmitter and CPLLR for the receiver. Nominal capacitance is 0.01 μF. The voltage across the capacitors is on the order of 1 volt, so the capacitor can be a low voltage type and physically small. The PLL capacitors are placed physically close to the appropriate pins on the HDMP-1526. Keeping the lines short will prevent them from picking up stray noise from surrounding lines or components. # Transceiver Package Information The HDMP-1526 is constructed of a single integrated circuit packaged in a 14x14 mm EDQuad package. This package was designed to provide enhanced power dissipation, thus allowing for smaller package dimensions. The package conforms to the industry standard JEDEC land pattern for 14x14 mm devices. As shown in Figure 12, the die is attached to a copper heatsink using thermally conductive epoxy. This allows for \* SUPPLY VOLTAGE INTO VCC\_RXA AND VCC\_TXA SHOULD BE FROM A LOW NOISE SOURCE. ALL BYPASS CAPACITORS ARE 0.1 $\mu F.$ THE PLL FILTER CAPACITORS ARE 0.01 $\mu F.$ Figure 12. Power Supply Bypass. the power dissipated by the IC to be directly connected to the ambient environment, thereby minimizing the Ojc of the device. Figure 13. Package Cross Section of HDMP-1526. # **EDQuad Package Information** | Item | Details | | |-----------------------|---------------------------------|--| | Package Material | Plastic (with copper heat slug) | | | Lead Finish Material | 85% Tin, 15% Lead | | | Lead Finish Thickness | 300-800 μm | | | Lead Coplanarity | 0.10 mm max | | # **Mechanical Dimensions** Figure 14. Mechanical Dimensions of HDMP-1526. # Assembly Handling Information **Caution:** Parts must be kept in dry pack, or baked out before IR reflow. Refer to package moisture label for more details. For technical assistance or the location of your nearest Hewlett-Packard sales office, distributor or representative call: **Americas/Canada:** 1-800-235-0312 or 408-654-8675 Far East/Australasia: (65) 290-6305 Japan: (81 3) 3335-8152 Europe: Call your local HP sales office. Data subject to change. Copyright © 1996 Hewlett-Packard Co. Obsoletes 5964-6369E Printed in U.S.A. 5964-6897E (6/96) 14