96 Mbit (64 + 32Mb, x16, Multiple Bank, Burst, Flash Memories) 1.8V Supply, Multi-Chip Package #### **FEATURES SUMMARY** - MULTI-CHIP PACKAGE - 1 die of 64 Mbit (4Mb x 16) Flash Memory - 1 die of 32 Mbit (2Mb x 16) Flash Memory - SUPPLY VOLTAGE - V<sub>DDF1</sub> = V<sub>DDF2</sub> = V<sub>DDQ</sub> = 1.7 to 2.2V - V<sub>PP</sub> = 12V for fast Program (optional) - LOW POWER CONSUMPTION - **■** ELECTRONIC SIGNATURE - Manufacturer Code: 20h - 64Mb Device Code (Top Configuration): 8810h - 32Mb Device Code (Top Configuration): 8814h - PACKAGE - Compliant with Lead-Free Soldering Processes - Lead-Free Versions #### **FLASH MEMORY** - SYNCHRONOUS / ASYNCHRONOUS READ - Synchronous Burst Read mode: 54MHz - Asynchronous/ Synchronous Page Read mode - Random Access: 70ns - PROGRAMMING TIME - 8µs by Word typical for Fast Factory Program - Double/Quadruple Word Program option - Enhanced Factory Program options - ARCHITECTURE - 64Mbit and 32Mbit Flash memories - Multiple Bank Memory Array: 4 Mbit Banks - Parameter Blocks (Top location) - DUAL OPERATIONS - Program Erase in one Bank while Read in others - No delay between Read and Write operations Figure 1. Packages #### BLOCK LOCKING - All blocks locked at Power up - Any combination of blocks can be locked - WP for Block Lock-Down - SECURITY - 128 bit user programmable OTP cells - 64 bit unique device number - One parameter block permanently lockable - COMMON FLASH INTERFACE (CFI) - 100,000 PROGRAM/ERASE CYCLES per BLOCK December 2004 1/19 # **TABLE OF CONTENTS** | FEATURES SUMMARY | 1 | |--------------------------------------------------------|----| | FLASH MEMORY | 1 | | Figure 1. Packages | | | | | | SUMMARY DESCRIPTION | 4 | | Figure 2. Logic Diagram | 5 | | Table 1. Signal Names | | | Figure 3. LFBGA Connections (Top view through package) | 6 | | SIGNAL DESCRIPTIONS | 7 | | Address Inputs (A0-A21) | 7 | | Data Input/Output (DQ0-DQ15). | | | Chip Enable $(\overline{E}_{(F1/F2)})$ | | | Output Enable $(G_{(F1/F2)})$ | | | Write Enable (W) | | | Write Protect (WP) | | | Reset (RP) | | | Latch Enable (L) | | | Clock (K) | 7 | | Wait (WAIT) | 7 | | V <sub>DD(F1/F2)</sub> Supply Voltages | 7 | | V <sub>DDQ</sub> Supply Voltage | | | V <sub>PP</sub> Program Supply Voltage | | | V <sub>SS</sub> Ground | | | V <sub>SSQ</sub> Ground | 8 | | FUNCTIONAL DESCRIPTION | 9 | | Figure 4. Functional Block Diagram | 9 | | Table 2. Main Operating modes | | | | | | 64Mbit FLASH MEMORY COMPONENT | 11 | | 32Mbit FLASH MEMORY COMPONENT | 11 | | MAXIMUM RATING | 12 | | Table 3. Absolute Maximum Ratings | 12 | | | | | DC AND AC PARAMETERS | | | Table 4. Operating and AC Measurement Conditions | | | Figure 5. AC Measurement I/O Waveform | | | Figure 6. AC Measurement Load Circuit | | | Table 5. Capacitance | | | Table 6. DC Characteristics - Currents | | | Table 7. DC Characteristics - Voltages | 15 | | PACKAGE N | MECHANICAL | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Stacked LFBGA88 8x10mm, 8x10 array, 0.8mm pitch, Bottom View Package Outline . 16 Stacked LFBGA88 8x10mm - 8x10 ball array, 0.8mm pitch, Package Mechanical Data 16 | | PART NUME | BERING | | Table 9. | Ordering Information Scheme | | REVISION H | ISTORY18 | | Table 10 | Document Revision History | #### SUMMARY DESCRIPTION The M30W0R6500T0 is a 96 Mbit device that is composed of two separate 64-Mbit and 32-Mbit Flash memories, both with Top Boot Block architecture. Each Flash memory can be erased electrically at block level and programmed in-system on a Wordby-Word basis using a 1.7 to 2.2V V<sub>DD</sub> supply for the circuitry and a 1.7 to 2.2V V<sub>DDQ</sub> supply for the Input/Output pins. An optional 12V V<sub>PP</sub> power supply is provided to speed up customer programming. Two Chip Enable signals are provided to select and enable each memory. Only one memory can be selected at a time. Once selected the memory operates in the same way as the single memory devices M58WR064E and M58WR032E (refer to the respective datasheets). The 64 Mbit Flash memory features an asymmetrical block architecture with an array of 135 blocks divided into 4 Mbit banks. It has 15 banks each containing 8 main blocks of 32 KWords, and one parameter bank containing 8 parameter blocks of 4 KWords and 7 main blocks of 32 KWords. The 32 Mbit Flash memory features an asymmetrical block architecture with an array of 71 blocks divided into 4 Mbit banks. It has 7 banks each containing 8 main blocks of 32 KWords, and one parameter bank containing 8 parameter blocks of 4 KWords and 7 main blocks of 32 KWords. The Multiple Bank Architecture allows Dual Operations, while programming or erasing in one bank, Read operations are possible in other banks. Only one bank at a time is allowed to be in Program or Erase mode. It is possible to perform burst reads that cross bank boundaries. Each block can be erased separately. Erase can be suspended, in order to perform program in any other block, and then resumed. Program can be suspended to read data in any other block and then resumed. Each block can be programmed and erased over 100,000 cycles using the supply voltage $V_{DD}$ . There are two Enhanced Factory programming commands available to speed up programming. Program and Erase commands are written to the Command Interface of the memory. An internal Program/Erase Controller takes care of the timings necessary for program and erase operations. The end of a program or erase operation can be detected and any error conditions identified in the Status Register. The command set required to control the memory is consistent with JEDEC standards. The M30W0R6500T0 supports synchronous burst read and asynchronous read from all blocks of each memory array; at power-up each device is configured for asynchronous read. In synchronous burst mode, data is output on each clock cycle at frequencies of up to 54MHz. Each device features an Automatic Standby mode. When the bus is inactive during asynchronous read operations, the device automatically switches to the Automatic Standby mode. In this condition the power consumption is reduced to the standby value I<sub>DD4</sub> and the outputs are still driven. The M30W0R6500T0 features an instant, individual block locking scheme that allows any block to be locked or unlocked with no latency, enabling instant code and data protection. All blocks have three levels of protection. They can be locked and locked-down individually preventing any accidental programming or erasure. There is an additional hardware protection against program and erase. When $V_{PP} \leq V_{PPLK}$ all blocks are protected against program or erase. All blocks are locked at Power-Up. Each memory includes a Protection Register and a Security Block to increase the protection of a system's design. Each Protection Register is divided into two segments: a 64 bit segment containing a unique device number written by ST, and a 128 bit segment One Time Programmable (OTP) by the user. The user programmable segments can be permanently protected. The Security Blocks, parameter blocks 0, can be permanently protected by the user. The memory is offered in a Stacked LFBGA88 (8 x 10mm, 8x10 ball array, 0.8mm pitch) package. In addition to the standard version, the packages are also available in Lead-free version, in compliance with JEDEC Std J-STD-020B, the ST ECO-PACK 7191395 Specification, and the RoHS (Restriction of Hazardous Substances) directive. All packages are compliant with Lead-free soldering processes. The memory is supplied with all the bits erased (set to '1'). Figure 2. Logic Diagram Table 1. Signal Names | A0-A21 <sup>1</sup> | Address Inputs | |---------------------|-----------------------------------------------------| | DQ0-DQ15 | Data Input/Outputs, Command Inputs | | E <sub>F1</sub> | Chip Enable of 64Mb Flash Device | | E <sub>F2</sub> | Chip Enable of 32Mb Flash Device | | G <sub>F1</sub> | Output Enable of 64Mb Flash<br>Device | | G <sub>F2</sub> | Output Enable of 32Mb Flash<br>Device | | W | Write Enable | | RP | Reset | | WP | Write Protect | | К | Clock | | Ī | Latch Enable | | WAIT | Wait | | V <sub>DDF1</sub> | Supply Voltage of 64Mb Flash device | | V <sub>DDF2</sub> | Supply Voltage of 32Mb Flash device | | V <sub>DDQ</sub> | Supply Voltage for Input/Output<br>Buffers | | V <sub>PP</sub> | Optional Supply Voltage for<br>Fast Program & Erase | | V <sub>SS</sub> | Ground | | V <sub>SSQ</sub> | Ground Input/Output Supply | | NC | Not Connected Internally | | DU | Do Not Use | Note: 1. A21 is not connected to the 32Mbit Flash Memory component. Figure 3. LFBGA Connections (Top view through package) #### SIGNAL DESCRIPTIONS See Figure 2., Logic Diagram, and Table 1., Signal Names, for a brief overview of the signals connected to this device. Certain signals are common to both internal Flash memories, however the Chip Enable, Output Enable and V<sub>DD</sub> Voltages are separate for each internal memory. Address Inputs (A0-A21). Addresses A0-A20 are common inputs for both Flash Memory components. A21 is an input for the 64Mbit Flash Memory component only. The Address Inputs select the cells in the selected memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the internal state machine. **Data Input/Output (DQ0-DQ15).** The Data I/O outputs the data stored at the selected address during a Bus Read operation or inputs a command or the data to be programmed during a Bus Write operation. Chip Enable ( $E_{(F1/F2)}$ ). Each Flash memory has its own Chip Enable input that activates the memory control logic, input buffers, decoders and sense amplifiers. When a Chip Enable is at $V_{IL}$ and Reset is at $V_{IH}$ the corresponding Flash memory is in active mode. When a Chip Enable is at $V_{IH}$ the corresponding Flash memory is deselected, the outputs are high impedance and the power consumption is reduced to the stand-by level. Only one Flash memory should be enabled at a time, which means that $E_{F1}$ should be High whenever $E_{F2}$ is Low and that $E_{F2}$ should be High whenever $E_{F1}$ is Low. Output Enable $(\overline{G}_{(F1/F2)})$ . Each Flash memory has its own Output Enable that controls data outputs during the Bus Read operation of the memory. **Write Enable (W).** The Write Enable controls the Bus Write operation of the memory's Command Interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable whichever occurs first. **Write Protect (WP).** Write Protect is an input that gives an additional hardware protection for each block. When Write Protect is at $V_{IL}$ , the Lock-Down is enabled and the protection status of the Locked-Down blocks cannot be changed. When Write Protect is at $V_{IH}$ , the Lock-Down is disabled and the Locked-Down blocks can be locked or unlocked. **Reset (RP).** The Reset input provides a hardware reset of the memory. When Reset is at $V_{IL}$ , the memory is in reset mode: the outputs are high impedance and the current consumption is reduced to the Reset Supply Current $I_{DD2}$ . Refer to Table 2, DC Characteristics - Currents for the value of $I_{DD2}$ . After Reset all blocks are in the Locked state and the Configuration Register is reset. When Reset is at $V_{IH}$ , the device is in normal operation. Exiting reset mode the device enters asynchronous read mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs. The Reset pin can be interfaced with 3V logic without any additional circuitry. It can be tied to $V_{RPH}$ (refer to Table 7., DC Characteristics - Voltages). **Latch Enable (L).** Latch Enable latches the address bits on its rising edge. The address latch is transparent when Latch Enable is at $V_{IL}$ and it is inhibited when Latch Enable is at $V_{IH}$ . Latch Enable can be kept Low (also at board level) when the Latch Enable function is not required or supported. **Clock (K).** The clock input synchronizes the memory to the microcontroller during synchronous read operations; the address is latched on a Clock edge (rising or falling, according to the configuration settings) when Latch Enable is at V<sub>IL</sub>. Clock is don't care during asynchronous read and in write operations. Wait (WAIT). Wait is an output signal used during synchronous read to indicate whether the data on the output bus are valid. This output is high impedance when Chip Enable is at $V_{IH}$ or Reset is at $V_{IL}$ . It can be configured to be active during the wait cycle or one clock cycle in advance. The WAIT signal is not gated by Output Enable. **V<sub>DD(F1/F2)</sub> Supply Voltages.** V<sub>DDF1</sub> and V<sub>DDF2</sub> provide the power supply to the internal cores of the Flash memories. They are the main power supplies for all operations (Read, Program and Erase). $V_{DDQ}$ Supply Voltage. $V_{DDQ}$ provides the power supply to the I/O pins and enables all Outputs to be powered independently from $V_{DD}$ . $V_{DDQ}$ can be tied to $V_{DD}$ or can use a separate supply. **VPP Program Supply Voltage.** VPP is both a control input and a power supply pin. The two functions are selected by the voltage range applied to the pin. If $V_{PP}$ is kept in a low voltage range (0V to $V_{DDQ}$ ) $V_{PP}$ is seen as a control input. In this case a voltage lower than $V_{PPLK}$ gives an absolute protection against program or erase, while $V_{PP} > V_{PP1}$ enables these functions (see Tables 6 and 7, DC Characteristics for the relevant values). $V_{PP}$ is only sampled at the beginning of a program or erase; a change in its value after the operation has started does not have any effect and program or erase operations continue. 477 If $V_{PP}$ is in the range of $V_{PPH}$ it acts as a power supply pin. In this condition $V_{PP}$ must be stable until the Program/Erase algorithm is completed. $\ensuremath{\text{V}_{\text{SS}}}$ Ground. $\ensuremath{\text{V}_{\text{SS}}}$ ground is the reference for the core supply. It must be connected to the system ground. $V_{SSQ}$ Ground. $V_{SSQ}$ ground is the reference for the input/output circuitry driven by $V_{DDQ}$ . $V_{SSQ}$ must be connected to $V_{SS}$ Note: Each device in a system should have $V_{DD}$ , $V_{DDQ}$ and $V_{PP}$ decoupled with a $0.1\mu F$ ceramic capacitor close to the pin (high frequency, inherently low inductance capacitors should be as close as possible to the package). See Figure 6., AC Measurement Load Circuit. The PCB track widths should be sufficient to carry the required $V_{PP}$ program and erase currents. ## **FUNCTIONAL DESCRIPTION** The two Flash memory components have separate power supplies but share the same grounds. They are distinguished by two Chip Enable inputs: $\overline{\mathsf{E}}_{\mathsf{F}1}$ and $\overline{\mathsf{E}}_{\mathsf{F}2}$ . Recommended operating conditions do not allow more than one device to be active at a time. The most common example is simultaneous read operations on both of the Flash memories which would result in a data bus contention. Therefore it is recommended to put the one device in the high impedance state when reading the other. Figure 4. Functional Block Diagram 4 **Table 2. Main Operating modes** | Operation | E <sub>F1</sub> | G <sub>F1</sub> | E <sub>F2</sub> | G <sub>F2</sub> | $\overline{W}_F$ | RP <sub>F</sub> | WAIT <sub>F</sub> <sup>(3)</sup> | DQ15-DQ0 | |--------------------------|--------------------|-----------------|--------------------------------|-----------------|------------------|-----------------|----------------------------------|--------------------------------| | Flash1 Read | V <sub>IL</sub> | V <sub>IL</sub> | | | V <sub>IH</sub> | V <sub>IH</sub> | | Flash1 Data Out | | Flash1 Write | V <sub>IL</sub> | V <sub>IH</sub> | | must be | V <sub>IL</sub> | V <sub>IH</sub> | | Flash1 Data In | | Flash1 Address Latch | V <sub>IL</sub> | Х | disabled | | V <sub>IH</sub> | V <sub>IH</sub> | | Flash1 Data Out<br>or Hi-Z (2) | | Flash1 Output<br>Disable | V <sub>IL</sub> | V <sub>IH</sub> | Any mode in Flash2 is allowed. | | V <sub>IH</sub> | V <sub>IH</sub> | | Flash1 Hi-Z | | Flash1 Standby | V <sub>IH</sub> | Х | | | X | V <sub>IH</sub> | Hi-Z | Flash1 Hi-Z | | Flash1 Reset | Х | X | | | Х | V <sub>IL</sub> | Hi-Z | Flash1 Hi-Z | | Flash2 Read | | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | | Flash2 Data Out | | Flash2 Write | Flash1 ı | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | | Flash2 Data In | | Flash2 Address Latch | disabled | | VIL | Х | V <sub>IH</sub> | V <sub>IH</sub> | | Flash2 Data Out<br>or Hi-Z (2) | | Flash2 Output<br>Disable | Any mode in Flash1 | | VIL | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | | Flash2 Hi-Z | | Flash2 Standby | is allowed. | | V <sub>IH</sub> | Х | X | V <sub>IH</sub> | Hi-Z | Flash2 Hi-Z | | Flash2 Reset | | | X | Х | Х | V <sub>IL</sub> | Hi-Z | Flash2 Hi-Z | 47/ 10/19 Note: 1. X = Don't care. 2. Depends on Gr. 3. WAIT signal polarity is configured using the Set Configuration Register command. See M58WR064E and M58WR032E datasheets for details. ## **64MBIT FLASH MEMORY COMPONENT** The M30W0R6500T0 contains a 64Mbit Flash memory. Only one Flash memory can be enabled at a time. For detailed information on how to use the device, refer to the M58WR064E datasheet which is available from the internet site <a href="http://www.st.com">http://www.st.com</a> or from your local STMicroelectronics distributor. ### 32MBIT FLASH MEMORY COMPONENT The M30W0R6500T0 contains a 32Mbit Flash memory. Only one Flash memory can be enabled at a time. For detailed information on how to use the device, refer to the M58WR032E datasheet which is available from the internet site <a href="http://www.st.com">http://www.st.com</a> or from your local STMicroelectronics distributor. ## **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not im- plied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents **Table 3. Absolute Maximum Ratings** | Symbol | | Value | | Unit | |-------------------|----------------------------------------------|-------|-----------------------|--------| | Symbol | Parameter | Min | Max | - Onit | | T <sub>A</sub> | Ambient Operating Temperature | -40 | 85 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -40 | 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 | 155 | °C | | T <sub>LEAD</sub> | Lead Temperature during Soldering | | (1) | °C | | V <sub>IO</sub> | Input or Output Voltage | -0.5 | V <sub>DDQ</sub> +0.6 | V | | V <sub>DD</sub> | Supply Voltage | -0.2 | 2.45 | V | | V <sub>DDQ</sub> | Input/Output Supply Voltage | -0.2 | 3.6 | V | | V <sub>PP</sub> | Program Voltage | -0.2 | 14 | V | | Io | Output Short Circuit Current | | 100 | mA | | tvpph | Time for V <sub>PP</sub> at V <sub>PPH</sub> | | 100 | hours | Note: 1. Compliant with the JEDEC Std J-STD-020B (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU. ### DC AND AC PARAMETERS This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in Table 4., Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. **Table 4. Operating and AC Measurement Conditions** | Parameter | Min | Max | Units | |----------------------------------------------------------|---------------------|-----------------------|-------| | V <sub>DD</sub> Supply Voltage | 1.7 | 2.2 | V | | V <sub>DDQ</sub> Supply Voltage | 1.7 | 2.2 | V | | V <sub>PP</sub> Supply Voltage (Factory environment) | 11.4 | 12.6 | V | | V <sub>PP</sub> Supply Voltage (Application environment) | -0.4 | V <sub>DDQ</sub> +0.4 | V | | Ambient Operating Temperature | -40 | 85 | °C | | Load Capacitance (C <sub>L</sub> ) | 3 | pF | | | Input Rise and Fall Times | | 5 | ns | | Input Pulse Voltages 0 to V <sub>DDQ</sub> | | | | | Input and Output Timing Ref. Voltages | V <sub>DDQ</sub> /2 | | | Figure 5. AC Measurement I/O Waveform Figure 6. AC Measurement Load Circuit Table 5. Capacitance | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 12 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 15 | pF | Note: Sampled only, not 100% tested. **Table 6. DC Characteristics - Currents** | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |---------------------------------|------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-----|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{DDQ}$ | | | ±1 | μA | | I <sub>LO</sub> | Output Leakage Current | $0V \le V_{OUT} \le V_{DDQ}$ | | | ±1 | μA | | | Supply Current<br>Asynchronous Read (f=6MHz) | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$ | | 3 | 6 | mA | | | | 4 Word | | 6 | 13 | mA | | | Supply Current Synchronous Read (f=40MHz) | 8 Word | | 8 | 14 | mA | | I <sub>DD1</sub> | , , | Continuous | | 6 | 10 | mA | | | | 4 Word | | 7 | 16 | mA | | | Supply Current Synchronous Read (f=54MHz) | 8 Word | | 10 | 18 | mA | | | , , | Continuous | | 13 | 25 | mA | | I <sub>DD2</sub> | Supply Current (Reset) | $\overline{RP} = V_{SS} \pm 0.2V$ | | 10 | 50 | μA | | I <sub>DD3</sub> | Supply Current (Standby) | $\overline{E} = V_{DD} \pm 0.2V$ | | 10 | 50 | μA | | I <sub>DD4</sub> | Supply Current (Automatic Standby) | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$ | | 10 | 50 | μΑ | | | Supply Current (Program) | $V_{PP} = V_{PPH}$ | | 8 | 15 | mA | | . (1) | Supply Current (Program) | $V_{PP} = V_{DD}$ | | 10 | 20 | mA | | I <sub>DD5</sub> <sup>(1)</sup> | Comply Commant (France) | V <sub>PP</sub> = V <sub>PPH</sub> | | 8 | 15 | mA | | | Supply Current (Erase) | $V_{PP} = V_{DD}$ | | 10 | 20 | mA | | I <sub>DD6</sub> (1,2) | Supply Current | Program/Erase in one<br>Bank, Asynchronous<br>Read in another Bank | | 13 | 26 | mA | | IDD6 (1)=7 | (Dual Operations) | Program/Erase in one<br>Bank, Synchronous<br>Read in another Bank | | 16 | 30 | mA | | I <sub>DD7</sub> <sup>(1)</sup> | Supply Current Program/ Erase<br>Suspended (Standby) | $\overline{E} = V_{DD} \pm 0.2V$ | | 10 | 50 | μΑ | | | V Cumply Current (Brogram) | $V_{PP} = V_{PPH}$ | | 2 | 5 | mA | | . (1) | V <sub>PP</sub> Supply Current (Program) | $V_{PP} = V_{DD}$ | | 0.2 | 5 | μA | | I <sub>PP1</sub> <sup>(1)</sup> | V Comple Compat (France) | $V_{PP} = V_{PPH}$ | | 2 | 5 | mA | | | V <sub>PP</sub> Supply Current (Erase) | $V_{PP} = V_{DD}$ | | 0.2 | 5 | μA | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current (Read) | $V_{PP} \le V_{DD}$ | | 0.2 | 5 | μA | | I <sub>PP3</sub> <sup>(1)</sup> | V <sub>PP</sub> Supply Current (Standby) | $V_{PP} \le V_{DD}$ | | 0.2 | 5 | μA | Note: 1. Sampled only, not 100% tested. 2. V<sub>DD</sub> Dual Operation current is the sum of read and program or erase currents. 3. Chip Enable, E, is either E<sub>F1</sub> or E<sub>F2</sub> and Output Enable, G, is either G<sub>F1</sub> or G<sub>F2</sub> depending on the memory selected. **Table 7. DC Characteristics - Voltages** | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |-------------------|-----------------------------------------|-----------------------|-----------------------|-----|------------------------|------| | VIL | Input Low Voltage | | -0.5 | | 0.4 | V | | V <sub>IH</sub> | Input High Voltage | | V <sub>DDQ</sub> -0.4 | | V <sub>DDQ</sub> + 0.4 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 100 \mu A$ | | | 0.1 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -100 \mu A$ | V <sub>DDQ</sub> –0.1 | | | V | | V <sub>PP1</sub> | V <sub>PP</sub> Program Voltage-Logic | Program, Erase | 1 | 1.8 | 1.95 | V | | V <sub>PPH</sub> | V <sub>PP</sub> Program Voltage Factory | Program, Erase | 11.4 | 12 | 12.6 | V | | V <sub>PPLK</sub> | Program or Erase Lockout | | | | 0.9 | V | | V <sub>LKO</sub> | V <sub>DD</sub> Lock Voltage | | 1 | | | V | | V <sub>RPH</sub> | RP pin Extended High Voltage | | | | 3.3 | V | # PACKAGE MECHANICAL Figure 7. Stacked LFBGA88 8x10mm, 8x10 array, 0.8mm pitch, Bottom View Package Outline Note: Drawing is not to scale. Table 8. Stacked LFBGA88 8x10mm - 8x10 ball array, 0.8mm pitch, Package Mechanical Data | Comple al | Symbol millimeters | | | | inches | | |-----------|--------------------|-------|--------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.400 | | | 0.0551 | | A1 | | 0.250 | | | 0.0098 | | | A2 | 1.000 | | | 0.0394 | | | | b | 0.400 | 0.350 | 0.450 | 0.0157 | 0.0138 | 0.0177 | | D | 8.000 | 7.900 | 8.100 | 0.3150 | 0.3110 | 0.3189 | | D1 | 5.600 | _ | - | 0.2205 | _ | _ | | ddd | | | 0.100 | | | 0.0039 | | E | 10.000 | 9.900 | 10.100 | 0.3937 | 0.3898 | 0.3976 | | E1 | 7.200 | _ | _ | 0.2835 | _ | _ | | E2 | 8.800 | _ | - | 0.3465 | _ | _ | | е | 0.800 | _ | _ | 0.0315 | _ | _ | | FD | 1.200 | _ | - | 0.0472 | _ | _ | | FE | 1.400 | _ | _ | 0.0551 | - | _ | | FE1 | 0.600 | _ | _ | 0.0236 | - | _ | | SD | 0.400 | _ | _ | 0.0157 | - | _ | | SE | 0.400 | _ | _ | 0.0157 | - | _ | ## **PART NUMBERING** #### **Table 9. Ordering Information Scheme** Blank = Standard Packing T = Tape & Reel Packing E = Lead-free and RoHS Package, Standard Packing F = Lead-free and RoHS Package, Tape & Reel Packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. # **REVISION HISTORY** **Table 10. Document Revision History** | Date | Version | Revision Details | |-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23-Jun-2003 | 1.0 | First Issue | | 03-Dec-2004 | 2.0 | LFBGA88 package specification updated. Table 6., DC Characteristics - Currents updated. E and F lead-free options added to Table 9., Ordering Information Scheme. LFBGA88 package fully compatible with the ST ECOPACK specification. Document status promoted from Product Preview to full Datasheet. | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. ECOPACK is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2004 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 477