## 3.0V to 3.6V 512K $\times$ 8 Intelliwatt<sup>TM</sup> low-power CMOS SRAM with one chip enable ### **Features** - AS6WA5128 - Intelliwatt<sup>TM</sup> active power circuitry - Industrial and commercial temperature ranges available - Organization: 524,288 words × 8 bits - 3.0V to 3.6V at 55 ns - Low power consumption: ACTIVE - 144 mW at 3.6V and 55 ns - Low power consumption: STANDBY - 72 μW max at 3.6V - 1.2V data retention - Equal access and cycle times ### Logic block diagram ## 36(48)-CSP BGA Package (shading indicates no ball) | | 1 | 2 | 3 | 4 | 5 | 6 | |---|------------------|-----------------|-----------------|-----------------|-----------------|------------------| | A | $A_0$ | $A_1$ | NC | $A_3$ | $A_6$ | A <sub>8</sub> | | В | I/O <sub>5</sub> | $A_2$ | WE | $A_4$ | A <sub>7</sub> | I/O <sub>1</sub> | | C | I/O <sub>6</sub> | | NC | $A_5$ | | I/O <sub>2</sub> | | D | $V_{SS}$ | | | | | $V_{CC}$ | | E | $V_{CC}$ | | | | | $V_{SS}$ | | F | I/O <sub>7</sub> | | A <sub>18</sub> | A <sub>17</sub> | | I/O <sub>3</sub> | | G | I/O <sub>8</sub> | OE | CZ | A <sub>16</sub> | A <sub>15</sub> | I/O <sub>4</sub> | | Н | $A_9$ | A <sub>10</sub> | A <sub>11</sub> | A <sub>12</sub> | A <sub>13</sub> | A <sub>14</sub> | - Easy memory expansion with $\overline{\text{CS}}$ , $\overline{\text{OE}}$ inputs - Smallest footprint packages - 36(48)-ball FBGA - 32-pin TSOP I (available September 2000) - 32-pin sTSOP I (available September 2000) - 32-pin TSOP II (forward) (available September 2000) - 32-pin TSOP II (reverse) (available September 2000) - ESD protection ≥ 2000 volts - Latch-up current ≥ 200 mA ### Pin arrangement ### Selection guide | | V <sub>CC</sub> Range | | | | Power Dissipation | | | |-----------|-----------------------|------------------|-----|-------|-------------------------------|-----------------------------|--| | | Min | Typ <sup>2</sup> | Max | Speed | Operating (I <sub>CC1</sub> ) | Standby (I <sub>SB2</sub> ) | | | Product | (V) | (V) | (V) | (ns) | Max (mA) | Max (μA) | | | AS6WA5128 | 3.0 | 3.3 | 3.6 | 55 | 2 | 20 | | ### Functional description The AS6WA5128 is a low-power CMOS 4,194,304-bit Static Random Access Memory (SRAM) device organized as 524,288 words $\times$ 8 bits. It is designed for memory applications where slow data access, low power, and simple interfacing are desired. Equal address access and cycle times ( $t_{AA}$ , $t_{RC}$ , $t_{WC}$ ) of 55 ns are ideal for low-power applications. Active high and low chip selects ( $\overline{CS}$ ) permit easy memory expansion with multiple-bank memory systems. When $\overline{\text{CS}}$ is high, the device enters standby mode: the AS6WA5128 is guaranteed not to exceed 72 $\mu\text{W}$ power consumption at 3.6V and 55ns. The device also returns data when $V_{CC}$ is reduced to 1.5V for even lower power consumption. A write cycle is accomplished by asserting write enable ( $\overline{WE}$ ) and chip select ( $\overline{CS}$ ) low. Data on the input pins I/O1–I/O8 is written on the rising edge of $\overline{WE}$ (write cycle 1) or $\overline{CS}$ (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable ( $\overline{OE}$ ) or write enable ( $\overline{WE}$ ). A read cycle is accomplished by asserting output enable $(\overline{OE})$ , chip select $(\overline{CS})$ , with write enable $(\overline{WE})$ High. The chip drives I/O pins with the data word referenced by the input address. When either chip select or output enable is inactive, or write enable is active, output drivers stay in high-impedance mode. All chip inputs and outputs are CMOS-compatible, and operation is from a single 3.0 to 3.6V supply. The device is available in the JEDEC standard 32-pin TSOP I, 32-pin sTSOP I, 400-mL TSOP II, and 36(48)-ball FBGA packages. ### Absolute maximum ratings | Parameter | Device | Symbol | Min | Max | Unit | |--------------------------------------------------------|--------|-------------------|------|----------------|------| | Voltage on V <sub>CC</sub> relative to V <sub>SS</sub> | | $V_{tIN}$ | -0.5 | $V_{CC} + 0.5$ | V | | Voltage on any I/O pin relative to GND | | V <sub>tI/O</sub> | -0.5 | | V | | Power dissipation | | $P_{\mathrm{D}}$ | _ | 1.0 | W | | Storage temperature (plastic) | | T <sub>stg</sub> | -65 | +150 | °C | | Temperature with V <sub>CC</sub> applied | | T <sub>bias</sub> | -55 | +125 | °C | | DC output current (low) | | I <sub>OUT</sub> | - | 20 | mA | Note: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### Truth table | CS | WE | ŌĒ | Supply Current | I/O1-I/O8 | Mode | |----|----|----|----------------|------------------|-----------------------------------| | Н | X | X | $I_{SB}$ | High Z | Standby (I <sub>SB</sub> ) | | L | X | X | $I_{SB}$ | High Z | Standby (I <sub>SB</sub> ) | | L | Н | Н | $I_{CC}$ | High Z | Output disable (I <sub>CC</sub> ) | | L | Н | L | $I_{CC}$ | D <sub>OUT</sub> | Read (I <sub>CC</sub> ) | | L | L | X | $I_{CC}$ | $D_{IN}$ | Write (I <sub>CC</sub> ) | Key: X = Don't care, L = Low, H = High. Recommended operating condition (over the operating range) | Parameter | Description | Test | t Conditions | Min | Max | Unit | |-----------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|----------------|------| | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -2.1 \text{mA}$ | $V_{CC} = 3.0V$ | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $I_{OL} = 2.1 \text{mA}$ | $V_{CC} = 3.0V$ | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | $V_{CC} = 3.0V$ | 2.2 | $V_{CC} + 0.5$ | V | | $V_{IL}$ | Input LOW Voltage | | $V_{CC} = 3.0V$ | -0.5 | 0.8 | V | | $I_{IX}$ | Input Load Current | GND | $\leq V_{IN} \leq V_{CC}$ | -1 | +1 | μΑ | | $I_{OZ}$ | Output Load Current | $GND \leq V_O \leq$ | V <sub>CC</sub> ; Outputs High Z | -1 | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply<br>Current | | $V_{CC} = 3.6V$ | | 2 | mA | | I <sub>CC1</sub> @<br>1 MHz | Average V <sub>CC</sub> Operating<br>Supply Current at 1 MHz | | $V_{CC} = 3.6V$ | | 2 | mA | | $I_{CC2}$ | Average V <sub>CC</sub> Operating<br>Supply Current | $\overline{\text{CS}} \neq \text{V}_{\text{IL}}, \text{V}_{\text{IN}} = \text{V}_{\text{IL}} \text{ or } \\ \text{V}_{\text{IH}}, f = f_{\text{Max}}$ | $V_{CC} = 3.6V (55 \text{ ns})$ | | 40 | mA | | $I_{SB}$ | CS Power Down Current;<br>TTL Inputs | $\overline{\text{CS}} \ge \text{V}_{\text{IH}}$ , other inputs<br>= $0\text{V} - \text{V}_{\text{CC}}$ | $V_{CC} = 3.6V$ | | 100 | μА | | I <sub>SB1</sub> | CS Power Down Current;<br>CMOS Inputs | | $V_{CC} = 3.6V$ | | 20 | μА | | I <sub>SBDR</sub> | Data Retention | $\overline{\text{CS}} \ge V_{\text{CC}} - 0.1V,$ $f = 0$ | $V_{CC} = 1.2V$ | | 2 | μА | # Capacitance (f = 1 MHz, $T_a$ = Room temperature, $V_{CC}$ = NOMINAL) | Parameter | Symbol | Signals | Test conditions | Max | Unit | |-------------------|-----------|---------------|-------------------------|-----|------| | Input capacitance | $C_{IN}$ | A, CS, WE, OE | $V_{IN} = 0V$ | 5 | pF | | I/O capacitance | $C_{I/O}$ | I/O | $V_{IN} = V_{OUT} = 0V$ | 7 | pF | ## Read cycle (over the operating range) | Parameter | Symbol | Min | Max | Unit | Notes | |---------------------------------|------------------|-----|-----|------|-------| | Read cycle time | t <sub>RC</sub> | 55 | - | ns | | | Address access time | t <sub>AA</sub> | _ | 55 | ns | 3 | | Chip select (CS) access time | t <sub>ACS</sub> | - | 55 | ns | 3 | | Output enable (OE) access time | t <sub>OE</sub> | _ | 25 | ns | | | Output hold from address change | t <sub>OH</sub> | 10 | _ | ns | 5 | | CS low to output in low Z | t <sub>CLZ</sub> | 10 | _ | ns | 4, 5 | | CS high to output in high Z | t <sub>CHZ</sub> | 0 | 20 | ns | 4, 5 | | OE low to output in low Z | t <sub>OLZ</sub> | 5 | _ | ns | 4, 5 | | OE high to output in high Z | t <sub>OHZ</sub> | 0 | 20 | ns | 4, 5 | | Power up time | t <sub>PU</sub> | 0 | _ | ns | 4, 5 | | Power down time | t <sub>PD</sub> | - | 55 | ns | 4, 5 | | | | | | | | Shaded areas indicate preliminary information. ## Key to switching waveforms Rising input Falling input Undefined/don't care ## Read waveform 1 (address controlled) ### Read waveform 2 (CS, OE controlled) ## Write cycle (over the operating range) | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------|-----------------|-----|-----|------|-------| | Write cycle time | t <sub>WC</sub> | 55 | - | ns | | | Chip select to write end | t <sub>CW</sub> | 40 | _ | ns | 12 | | Address setup to write end | t <sub>AW</sub> | 40 | - | ns | | | Address setup time | t <sub>AS</sub> | 0 | _ | ns | 12 | | Write pulse width | t <sub>WP</sub> | 35 | _ | ns | | | Address hold from end of write | t <sub>AH</sub> | 0 | - | ns | | | Data valid to write end | t <sub>DW</sub> | 25 | - | ns | | | Data hold time | t <sub>DH</sub> | 0 | - | ns | 4, 5 | | Write enable to output in high Z | t <sub>WZ</sub> | 0 | 20 | ns | 4, 5 | | Output active from write end | t <sub>OW</sub> | 5 | - | ns | 4, 5 | Shaded aread indicate preliminary information. ## Write waveform 1 (WE controlled) ## Write waveform 2 (CS controlled) ### Data retention characteristics (over the operating range) | Parameter | Symbol | Test conditions | Min | Max | Unit | |--------------------------------------|-------------------|------------------------------------------------------------------------------|-----------------|-----|------| | V <sub>CC</sub> for data retention | $V_{\mathrm{DR}}$ | $V_{CC} = 1.2V$ | 1.2V | 3.6 | V | | Data retention current | $I_{CCDR}$ | $\overline{\text{CS}} \ge \overline{\text{V}_{\text{CC}}} - 0.1 \text{V or}$ | - | 2 | mA | | Chip deselect to data retention time | t <sub>CDR</sub> | $V_{IN} \ge V_{CC} - 0.1V$ or | 0 | _ | | | Operation recovery time | t <sub>R</sub> | $V_{IN} \le 0.1V$ | t <sub>RC</sub> | _ | ns | ### Data retention waveform ### AC test loads and waveforms | Parameters | $V_{CC} = 3.0V$ | $V_{CC} = 2.5V$ | $V_{CC} = 2.0V$ | Unit | |-----------------|-----------------|-----------------|-----------------|-------| | R1 | 1105 | 16670 | 15294 | Ohms | | R2 | 1550 | 15380 | 11300 | Ohms | | $R_{TH}$ | 645 | 8000 | 6500 | Ohms | | V <sub>TH</sub> | 1.75V | 1.2V | 0.85V | Volts | ### Notes - During $V_{CC}$ power-up, a pull-up resistor to $V_{CC}$ on $\overline{CS}$ is required to meet $I_{SB}$ specification. - 2 This parameter is sampled, but not 100% tested. - 3 For test conditions, see AC Test Conditions. - 4 $t_{CLZ}$ and $t_{CHZ}$ are specified with $C_L = 5pF$ as in Figure C. Transition is measured $\pm 500$ mV from steady-state voltage. - 5 This parameter is guaranteed, but not tested. - 6 WE is HIGH for read cycle. - 7 $\overline{\text{CS}}$ and $\overline{\text{OE}}$ are LOW for read cycle. - 8 Address valid prior to or coincident with $\overline{\text{CS}}$ transition LOW. - 9 All read cycle timings are referenced from the last valid address to the first transitioning address. - 10 $\overline{\text{CS}}$ or $\overline{\text{WE}}$ must be HIGH during address transitions. Either $\overline{\text{CS}}$ or $\overline{\text{WE}}$ asserting high terminates a write cycle. - 11 All write cycle timings are referenced from the last valid address to the first transitioning address. - 12 N/A - 13 1.2V data retention applies to commercial and industrial temperature range operations. - 14 C = 30pF, except at high Z and low Z parameters, where C = 5pF. ## Typical DC and AC characteristics ## Package diagrams and dimensions ### 32-pin Thin Small Outline Package Type I (Forward) (T) ### 32-pin Thin Small Outline Package Type I (Forward) (T) 36(48)-ball FBGA | | Minimum | Typical | Maximum | |----|---------|---------|---------| | A | - | 0.75 | - | | В | 6.90 | 7.00 | 7.10 | | B1 | - | 3.75 | _ | | С | 10.90 | 11.00 | 11.10 | | C1 | - | 5.25 | - | | D | 0.30 | 0.35 | 0.40 | | E | - | - | 1.20 | | E1 | _ | 0.68 | _ | | E2 | 0.22 | 0.25 | 0.27 | | Y | _ | _ | 0.08 | ### Notes - 1. Bump counts: 36(48) (8 row $\times$ 6 column). - 2. Pitch: $(x,y) = 0.75 \text{ mm} \times 0.75 \text{ mm}$ (typ). - 3. Units: millimeters. - 4. All tolerance are $\pm 0.050$ unless otherwise specified. - 5. Typ: typical. - 6. Y is coplanarity: 0.08 (max). Ordering codes | Speed (ns) | Ordering Code | Package Type | Operating Range | | |------------|---------------|--------------------------|-----------------|--| | | AS6WA5128-TC | 32-pin 8×20 TSOP I | | | | | AS6WA5128-STC | 32-pin 8×13.4 TSOP I | | | | 55 | AS6WA5128-HFC | 32-pin TSOP II (forward) | Commercial | | | | AS6WA5128-HRC | 32-pin TSOP II (reverse) | | | | | AS6WA5128-BC | 48-ball fine pitch BGA | | | | | AS6WA5128-TI | 32-pin 8×20 TSOP I | | | | | AS6WA5128-STI | 32-pin 8×13.4 TSOP I | | | | 55 | AS6WA5128-HFI | 32-pin TSOP II (forward) | Industrial | | | | AS6WA5128-HRI | 32-pin TSOP II (reverse) | | | | | AS6WA5128-BI | 48-ball fine pitch BGA | | | ### Part numbering system | AS6WA | 5128 | T, ST, HF, HR, B | C, I | |--------------------------|---------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | ASOVVA | 3120 | 1, 31, 111, 1110, D | C, 1 | | SRAM Intelliwatt™ prefix | Device number | Package:<br>T: TSOP I<br>ST: sTSOPI<br>HF: TSOP2 Forward<br>HR: TSOP2 Reverse<br>B: CSP BGA | Temperature range:<br>C: Commercial: 0° C to 70° C<br>I: Industrial: –40°C to 85° C |