The control of the first of the control of the first t # **Technology** # 128K x 8 BIT PROGRAMMABLE EEPROM 8090 # **FEATURES** Voltage: +5.0V and Gnd • Operating Temperature: -55° to +200°C • Operating Current: 10mA (Typ) • Standby Current: 1.0mA (Typ) Programming Temp: -55° to +180°C Access Time: 250nS ## BLOCK DIAGRAM #### EEPROM Characteristics | Sym | Parameter (At 125°C) | Min | Тур | Max | Units | |-----------------|----------------------------------------------------------|--------------------------------|-----|------------|---------| | l <sub>li</sub> | Input Load Current | | | 50 | μΑ | | I <sub>Io</sub> | Output Leakage Current | | | 50 | $\mu$ A | | Isb | V <sub>cc</sub> Standby Current $\overline{CE} = V_{cc}$ | | ĺ | 175 | μΑ | | Icc | V <sub>cc</sub> Active Current f = 5MHz | | | 10.2 | mΑ | | V <sub>ii</sub> | Input Low Voltage | -0.1 | | 8.0 | V | | V <sub>ih</sub> | Input High Voltage | 2.0 | | $V_{cc}+1$ | V | | V <sub>ol</sub> | Output Low Voltage | | | .45 | V | | Voh | Output High Voltage | 2.4 | | | l v | | Cin | Capacitance | | 110 | 150 | pF | | Cout | Capacitance | | 180 | 250 | рF | | | Access Time at 125° C | | · | 150 | nS | | | Access Time at 200° C | | | 250 | nS | | | Endurance<br>Data Retention | 10000 Write Cycles<br>10 Years | | | | # descalption The Bowmar/White Technology 8090 is a low-power, high-performance 128K x 8 bit non-volatile Electrically Erasable and Programmable Read Only Memory with popular, easy to use features, with data retention and readability to +200°C; and programmability to +180°C. The 8090 is accessed like a static RAM for the read or write cycles without the need of external components. During a "byte write," the address and data are latched internally, freeing the microprocessor address and data bus for other operations. Following the initiation of a write cycle, the device will go to a busy state and automatically clear and write the latched data using an internal control timer. The device includes a method for detecting the end of a write cycle, DATA polling of I/O7. Once the end of a write cycle has been detected, a new access for a read or write can begin. The CMOS technology offers fast access times of 250nS at low power dissipation. When the chip is deselected, the standby current is less than 1.0mA. #### TRUTH TABLE | CE | ŌĒ | WE | MODE | I/O | POWER | |----|----|----|-----------------------|--------|---------| | L | L | Н | Read | Dout | Active | | L | Н | L | Write | Din | Active | | Н | × | Х | Standby/Write Inhibit | High Z | Standby | | X | L | Х | Write Inhibit | _ | | | X | × | Н | Write Inhibit | _ | _ | Bowmar/White Technology 4246 EAST WOOD ST. • PHOENIX, AZ 85040 TEL: 602-437-1520 • TWX: 910-951-4203 # 128K x 8 BT PROGRAMMA BEFFEROM BOSD # DEVICE OPERATION #### READ The 8090 is accessed like a static RAM. When CE and OE are low and WE is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in a high impedance state whenever CE or OE is high. This dual line control gives designers increased flexibility in preventing bus contention. ## DATA POLLING The 8090 also utilizes DATA POLLING to signal the completion of a write cycle. During a write cycle, an attempted read of the data being written results in the compliment of that data for I/O7 (the other outputs are indeterminate). When the write cycle is finished, true data appears on all outputs. #### BYTE WRITE Writing data into the 8090 is similar to writing into a static RAM. A low pulse on the WE or CE input with OE high and CE or WE low (respectively) initiates a byte write. The address location is latched on the falling edge of WE (or CE); the new data is latched on the rising edge. Internally the device performs a self-clear before write. Once a byte write has been started, it will automatically time itself to completion. Write cycle is 1mS max. ## WRITE PROTEC-TION Inadvertent writes to the device are protected against in the following ways: (a) VCC sense—if VCC is below 3.8V, the write function is inhibited; (b) VCC power on delay—once VCC has reached 3.8V, the device will automatically time out 5mS before allowing a byte write; (c) Write Inhibit—holding any one of OE low, CE high or WE high inhibits byte write cycles. ### TIMING DIAGRAMS All times are maximums unless otherwise specified. #### **CASE OUTLINE** | DIM | INCHES | | MILLIMETERS | | | |-------|--------------------------|-------|----------------|-------|--| | 51,70 | MIN | MAX | MIN | MAX | | | A | 2.870 | 2.880 | 72.90 | 73.15 | | | В | 0.770 | 0.780 | 19.56 | 19.81 | | | С | 0.495 | 0.535 | 12.57 | 13.59 | | | D | 0.100 TYP 2.54 T | | TYP | | | | Ε | 0.018 DIA ±0.002 | | 0.46 DIA ±0.05 | | | | F | 2.695 | 2.705 | 68.45 | 68.71 | | | G | 0.255 | 0.275 | 6.48 | 6.99 | | | н | 0.240 | 0.260 | 6.10 | 6.60 | | | J | 0.595 | 0.605 | 15.11 | 15.38 | | | к | 0.086 R ±0.003 | | 2.18 R ±0.08 | | | | L | 0.060 B MAX TYP 1.52 B N | | AX TYP | | | Bowmar/White Technology 4246 EAST WOOD ST. • PHOENIX, AZ 85040 TEL: 602-437-1520 • TWX: 910-951-4203 Form 8090 @Bowmar/White Technology 1987. Bowmar/White Technology reserves the right to change electrical or mechanical characteristics as specified herein.