# RRIS FSL430D, FSL430R # Radiation Hardened, SEGR Resistant N-Channel Power MOSFETs June 1997 ## Features - 2A, 500V, $r_{DS(ON)} = 2.50\Omega$ - Total Dose - Meets Pre-Rad Specifications to 100KRAD(Si) - Single Event - Safe Operating Area Curve for Single Event Effects - SEE Immunity for LET of 36MeV/mg/cm $^2$ with V<sub>DS</sub> up to 80% of Rated Breakdown and V<sub>GS</sub> of 10V Off-Bias - Dose Rate - Typically Survives 3E9RAD(Si)/s at 80% BV<sub>DSS</sub> - Typically Survives 2E12 if Current Limited to IDM - Photo Current - 8.0nA Per-RAD(Si)/s Typically - Neutron - Maintain Pre-RAD Specifications for 3E12 Neutrons/cm<sup>2</sup> - Usable to 3E13 Neutrons/cm<sup>2</sup> # Symbol # Description The Discrete Products Operation of Harris Semiconductor has developed a series of Radiation Hardened MOSFETs specifically designed for commercial and military space applications. Enhanced Power MOSFET immunity to Single Event Effects (SEE), Single Event Gate Rupture (SEGR) in particular, is combined with 100KRADS of total dose hardness to provide devices which are ideally suited to harsh space environments. The dose rate and neutron tolerance necessary for military applications have not been sacrificed. The Harris portfolio of SEGR resistant radiation hardened MOSFETs includes N-channel and P-Channel devices in a variety of voltage, current and on-resistance ratings. Numerous packaging options are also available. This MOSFET is an enhancement-mode silicon-gate power field-effect transistor of the vertical DMOS (VDMOS) structure. It is specially designed and processed to be radiation tolerant. The MOSFET is well suited for applications exposed to radiation environments such as switching regulation, switching converters, motor drives, relay drivers, and drivers for high-power bipolar switching transistors requiring high speed and low gate drive power. This type can be operated directly from integrated circuits. Reliability screening is available as either commercial, TXV equivalent of MIL-S-19500, or Space equivalent of MIL-S-19500. Contact Harris Semiconductor for any desired deviations from the data sheet. #### PACKAGING AVAILABILITY | PART NUMBER | PACKAGE | BRAND | |-------------|----------|---------| | FSL430D | TO-205AF | FSL430D | | FSL430R | TO-205AF | FSL430R | Formerly Available As Type TA17639. ## Package TO-205AF CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. Copyright © Harris Corporation 1997 File Number 4010.2 # FSL430D, FSL430R | | FSL430D, FSL430R | UNITS | |---------------------------------------------------------------|------------------|-------| | Drain-Source Voltage | 500 | V | | Drain-Gate Voltage ( $R_{GS} = 20k\Omega$ ) $V_{DGR}$ | 500 | V | | Continuous Drain Current | | | | $T_C = 25^{\circ}C$ | 2 | Α | | $T_C = 100^{\circ}C$ | 1 | Α | | Pulsed Drain Current | 6 | Α | | Gate-Source Voltage | ±20 | V | | Maximum Power Dissipation | | | | $T_C = 25^{\circ}C$ $P_T$ | 25 | W | | $T_C = 100^{\circ}C$ | 10 | W | | Derated Above 25°C. | 0.20 | W/°C | | Single Pulsed Avalanche Current, L = 100μH, (See Test Figure) | 6 | Α | | Continuous Source Current (Body Diode) | 2 | Α | | Pulsed Source Current (Body Diode) | 6 | Α | | Operating and Storage Temperature | -55 to 150 | °C | | Lead Temperature (During Soldering) | 300 | ٥С | # **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CON | TEST CONDITIONS | | TYP | МАХ | UNITS | |---------------------------------|------------------------|-------------------------------------------------------|------------------------------------------|-----|------|------|-------| | Drain-Source Breakdown Voltage | BV <sub>DSS</sub> | $I_D = 1 \text{mA}, V_{GS} = 0 \text{V}$ | | 500 | - | - | ٧ | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | V <sub>GS</sub> = V <sub>DS</sub> , | $T_{\rm C} = -55^{\rm o}{\rm C}$ | - | - | 5.0 | ٧ | | | | I <sub>D</sub> = 1mA | $T_{\rm C} = 25^{\rm o}{\rm C}$ | 1.5 | - | 4.0 | ٧ | | | | | T <sub>C</sub> = 125°C | 0.5 | - | - | ٧ | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 400V, | T <sub>C</sub> = 25 <sup>o</sup> C | - | - | 25 | μА | | | | $V_{GS} = 0V$ | T <sub>C</sub> = 125°C | - | - | 250 | μА | | Gate-Source Leakage Current | l <sub>GSS</sub> | V <sub>GS</sub> = ±20V | $V_{GS} = \pm 20V$ $T_{C} = 25^{\circ}C$ | | - | 100 | nA | | | | $T_{\rm C} = 125^{\rm o}{\rm C}$ | | - | - | 200 | nA | | Drain-Source On-State Voltage | V <sub>DS(ON)</sub> | V <sub>GS</sub> = 12V, I <sub>D</sub> = 2A | | - | - | 5.25 | ٧ | | On Resistance | r <sub>DS(ON)12</sub> | I <sub>D</sub> = 1A,<br>V <sub>GS</sub> = 12V | T <sub>C</sub> = 25 <sup>o</sup> C | - | 1.80 | 2.50 | Ω | | | | | T <sub>C</sub> = 125 <sup>o</sup> C | - | - | 4.80 | Ω | | Turn-On Delay Time | <sup>t</sup> d(ON) | $V_{DD} = 250V, I_D = 2A,$ | | - | - | 80 | ns | | Rise Time | t <sub>r</sub> | $R_L = 125\Omega, V_{GS}$ 12V<br>$R_{GS} = 7.5\Omega$ | , | - | - | 100 | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | 1 | | - | - | 150 | ns | | Fall Time | t <sub>f</sub> | 1 | | - | - | 140 | ns | | Total Gate Charge | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = 0V to 20V | V <sub>DD</sub> = 250V, | - | - | 52 | nC | | Gate Charge at 12V | Q <sub>g(12)</sub> | V <sub>GS</sub> = 0V to 12V | I <sub>D</sub> = 2A | - | 28 | 35 | пC | | Threshold Gate Charge | Q <sub>g(TH)</sub> | V <sub>GS</sub> = 0V to 2V | 1 | - | - | 2.1 | пC | | Gate Charge Source | Q <sub>gs</sub> | | • | - | 4.7 | 6.7 | nC | | Gate Charge Drain | Q <sub>gd</sub> | 1 | | - | 13 | 16 | пС | | Plateau Voltage | V <sub>(PLATEAU)</sub> | I <sub>D</sub> = 2A, V <sub>DS</sub> = 15V | | - | 6 | - | ٧ | ## FSL430D, FSL430R ## **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|------------------|----------------------------------------------------------|-----|-----|-----|-------| | Input Capacitance | C <sub>ISS</sub> | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V,<br>f = 1MHz | - | 770 | - | pF | | Output Capacitance | c <sub>oss</sub> | 1 = 1101112 | - | 115 | 1 | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | - | 20 | - | pF | | Thermal Resistance Junction to Case | $R_{ heta JC}$ | | - | - | 5.0 | oC/W | | Thermal Resistance Junction to Ambient | $R_{ heta JA}$ | | - | - | 175 | oC/W | ## Source-Drain Diode Specifications | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|-----------------|---------------------------------------------|-----|-----|-----|-------| | Forward Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 2A | 0.6 | - | 1.8 | V | | Reverse Recovery Time | t <sub>RR</sub> | $I_{SD}$ = 2A, $dI_{SD}/dt$ = 100A/ $\mu$ s | - | - | 390 | ns | ## Electrical Specifications up to 100KRAD $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | | SYMBOL | TEST CONDITIONS | MIN | MAX | UNITS | |------------------------------|--------------|-----------------------|---------------------------------|-----|------|-------| | Drain-Source Breakdown Volts | (Note 3) | BV <sub>DSS</sub> | $V_{GS} = 0$ , $I_D = 1mA$ | 500 | - | V | | Gate-Source Threshold Volts | (Note 3) | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 1mA$ | 1.5 | 4.0 | V | | Gate-Body Leakage | (Notes 2, 3) | l <sub>GSS</sub> | $V_{GS} = \pm 20V, V_{DS} = 0V$ | - | 100 | nA | | Zero-Gate Leakage | (Note 3) | l <sub>DSS</sub> | $V_{GS} = 0, V_{DS} = 400V$ | - | 25 | μΑ | | Drain-Source On-State Volts | (Notes 1, 3) | V <sub>DS(ON)</sub> | $V_{GS} = 12V, I_D = 2A$ | - | 5.25 | V | | Drain-Source On Resistance | (Notes 1, 3) | r <sub>DS(ON)12</sub> | $V_{GS} = 12V, I_D = 1A$ | - | 2.50 | Ω | #### NOTES: - 1. Pulse test, 300µs maximum. - 2. Absolute value. - 3. Insitu Gamma bias must be sampled for both $V_{GS} = +12V$ , $V_{DS} = 0V$ and $V_{GS} = 0V$ , $V_{DS} = 80\%$ BVDSS. ## Single Event Effects (SEB, SEGR) Note 1 | | | EN | VIRONMENT (NOTE | 4.001.150 | (NOTE 3) | | |-------------------------------------|--------|----------------|----------------------------|----------------------|----------------------------------------|----------------------------------------| | TEST | SYMBOL | ION<br>SPECIES | TYPICAL LET<br>(MeV/mg/cm) | TYPICAL<br>RANGE (μ) | APPLIED<br>V <sub>GS</sub> BIAS<br>(V) | MAXIMUM<br>V <sub>DS</sub> BIAS<br>(V) | | Single Event Effects Safe Operating | SEESOA | Ni | 26 | 43 | -15 | 500 | | Area | | Ni | 26 | 43 | -20 | 450 | | | | Br | 37 | 36 | -5 | 500 | | | | Br | 37 | 36 | -10 | 400 | | | | Br | 37 | 36 | -15 | 100 | ## NOTES: - 1. Testing conducted at Brookhaven National Labs; sponsored by Naval Surface Warfare Center (NSWC), Crane, IN. - 2. Fluence = 1E5 ions/cm<sup>2</sup> (Typical), $T = 25^{\circ}C$ . - 3. Does not exhibit Single Event Burnout (SEB) or Single Event Gate Rupture (SEGR). # Typical Performance Curves FIGURE 1. SINGLE EVENT EFFECTS SAFE OPERATING AREA FIGURE 2. TYPICAL DRAIN INDUCTANCE REQUIRED TO LIMIT GAMMA DOT CURRENT TO IAS FIGURE 3. MAXIMUM CONTINUOUS DRAIN CURRENT vs TEMPERATURE FIGURE 4. SAFE OPERATING CURVE FIGURE 5. BASIC GATE CHARGE WAVEFORM FIGURE 6. NORMALIZED $r_{DS(ON)}$ vs JUNCTION TEMPERATURE # Typical Performance Curves (Continued) FIGURE 7. NORMALIZED MAXIMUM TRANSIENT THERMAL RESPONSE FIGURE 8. UNCLAMPED INDUCTIVE SWITCHING ## Test Circuits and Waveforms FIGURE 10. UNCLAMPED ENERGY WAVEFORMS ## Test Circuits and Waveforms (Continued) FIGURE 11. RESISTIVE SWITCHING TEST CIRCUIT FIGURE 12. RESISTIVE SWITCHING WAVEFORMS # Screening Information Screening is performed in accordance with the latest revision in effect of MIL-S-19500, (Screening Information Table). Delta Tests and Limits (JANTXV Equivalent, JANS Equivalent) T<sub>C</sub> = 25°C, Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONDITIONS | MAX | UNITS | |---------------------------------|---------------------|------------------------------------------------|---------------|-------| | Gate-Source Leakage Current | l <sub>GSS</sub> | $V_{GS} = \pm 20V$ | ±20 (Note 1) | nA | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 80% Rated Value | ±25 (Note 1) | μΑ | | On Resistance | rDS(ON) | T <sub>C</sub> = 125°C at Rated I <sub>D</sub> | ±20% (Note 2) | Ω | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | I <sub>D</sub> = 1.0mA | ±20% (Note 2) | V | ## NOTES: - 1. Or 100% of Initial Reading (whichever is greater). - 2. Of Initial Reading. ## **Screening Information** | TEST | JANTXV EQUIVALENT | JANS EQUIVALENT | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Gate Stress | $V_{GS} = 30V, t = 250\mu s$ | V <sub>GS</sub> = 30V, t = 250μs | | Pind | Optional | Required | | PDA | 10% | 5% | | Pre Burn-in Tests (Note 1) | MIL-S-19500 Group A,<br>Subgroup 2 (All Static Tests at 25°C) | MIL-S-19500 Group A,<br>Subgroup 2 (All Static Tests at 25 <sup>o</sup> C) | | Steady State Gate<br>Bias (Gate Stress) | MIL-STD-750, Method 1042, Condition B $V_{GS} = 80\%$ of Rated Value, $T_A = 150^{0}$ C, Time = 48 hours | MIL-STD-750, Method 1042, Condition B $V_{GS}$ = 80% of Rated Value, $T_{A}$ = 150 $^{o}$ C, Time = 48 hours | | Interim Electrical Tests (Note 1) | All Delta Parameters Listed in the Delta<br>Tests and Limits Table | All Delta Parameters Listed in the Delta<br>Tests and Limits Table | | Steady State Reverse<br>Bias (Drain Stress) | MIL-STD-750, Method 1042, Condition A $V_{DS} = 80\%$ of Rated Value, $T_A = 150^{\circ}\text{C}$ , Time = 160 hours | MIL-STD-750, Method 1042, Condition A V <sub>DS</sub> = 80% of Rated Value, T <sub>A</sub> = 150°C, Time = 240 hours | | Final Electrical Tests (Note 1) | MIL-S-19500, Group A, Subgroup 2 | MIL-S-19500, Group A,<br>Subgroups 2 and 3 | ## NOTE: 1. Test limits are identical pre and post burn-in. ## **Additional Screening Tests** | PARAMETER | SYMBOL | TEST CONDITIONS | MAX | UNITS | |-------------------------------|------------------|-------------------------------------------------------------------|------|-------| | Safe Operating Area | SOA | V <sub>DS</sub> = 200V, t = 10ms | 0.56 | А | | Unclamped Inductive Switching | I <sub>AS</sub> | V <sub>GS(PEAK)</sub> = 15V, L = 0.1mH | 6 | А | | Thermal Response | ΔV <sub>SD</sub> | $t_H = 10ms; V_H = 25V; I_H = 2A$ | 125 | mV | | Thermal Impedance | ΔV <sub>SD</sub> | t <sub>H</sub> = 500ms; V <sub>H</sub> = 25V; I <sub>H</sub> = 1A | 250 | mV | ## Rad Hard Data Packages - Harris Power Transistors #### 1. Rad Hard TXV Equivalent - Standard Data Package - A. Certificate of Compliance - B. Assembly Flow Chart - C. Preconditioning Attributes Data Sheet D. Group A - Attributes Data Sheet - Attributes Data Sheet E. Group B - Attributes Data Sheet F. Group C G. Group D - Attributes Data Sheet #### 2. Rad Hard TXV Equivalent - Optional Data Package - A. Certificate of Compliance - B. Assembly Flow Chart - C. Preconditioning Attributes Data Sheet - Precondition Lot Traveler - Pre and Post Burn-In Read and Record - Attributes Data Sheet D. Group A - Group A Lot Traveler - E. Group B - Attributes Data Sheet - Group B Lot Traveler - Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup B3) - Bond Strength Data (Subgroup B3) - Pre and Post High Temperature Operating Life Read and Record Data (Subgroup B6) - F. Group C - Attributes Data Sheet - Group C Lot Traveler - Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup C6) - Bond Strength Data (Subgroup C6) - G. Group D - Attributes Data Sheet - Group D Lot Traveler - Pre and Post Rad Read and Record Data #### Class S - Equivalents ## 1. Rad Hard "S" Equivalent - Standard Data Package - A. Certificate of Compliance - B. Serialization Records - C. Assembly Flow Chart - D. SEM Photos and Report - E. Preconditioning Attributes Data Sheet - Hi-Rel Lot Traveler - HTRB Hi Temp Gate Stress Post Reverse Bias Data and Delta Data - HTRB - Hi Temp Drain Stress Post - Reverse Bias Delta Data - F. Group A - Attributes Data Sheet G. Group B - Attributes Data Sheet H. Group C - Attributes Data Sheet - I. Group D - Attributes Data Sheet #### 2. Rad Hard Max. "S" Equivalent - Optional Data Package - A. Certificate of Compliance - B. Serialization Records - C. Assembly Flow Chart - D. SEM Photos and Report - E. Preconditioning Attributes Data Sheet - Hi-Rel Lot Traveler - HTRB Hi Temp Gate Stress Post Reverse Bias Data and Delta Data - HTRB Hi Temp Drain Stress Post Reverse Bias Delta Data - X-Ray and X-Ray Report - F. Group A - Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups A2, A3, A4, A5 and A7 Data - G. Group B - Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups B1, B3, B4, B5 and B6 Data - Attributes Data Sheet H. Group C - Hi-Rel Lot Traveler - Subgroups C1, C2, C3 and C6 Data - Attributes Data Sheet I. Group D - Hi-Rel Lot Traveler - Pre and Post Radiation Data ## TO-205AF ## 3 LEAD JEDEC TO-205AF HERMETIC METAL CAN PACKAGE | | INC | HES | MILLIM | ETERS | | |-----------------|-------|-------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.160 | 0.180 | 4.07 | 4.57 | - | | Øb | 0.016 | 0.021 | 0.41 | 0.53 | 2, 3 | | ØD | 0.350 | 0.370 | 8.89 | 9.39 | - | | ØD <sub>1</sub> | 0.315 | 0.335 | 8.01 | 8.50 | - | | е | 0.095 | 0.105 | 2.42 | 2.66 | 4 | | e <sub>1</sub> | 0.190 | 0.210 | 4.83 | 5.33 | 4 | | e <sub>2</sub> | 0.095 | 0.105 | 2.42 | 2.66 | 4 | | h | 0.010 | 0.020 | 0.26 | 0.50 | - | | j | 0.028 | 0.034 | 0.72 | 0.86 | - | | k | 0.029 | 0.045 | 0.74 | 1.14 | - | | L | 0.500 | 0.560 | 12.70 | 14.22 | 3 | | Р | 0.075 | - | 1.91 | - | 5 | #### NOTES: - 1. These dimensions are within allowable dimensions of Rev. E of JEDEC TO-205AF outline dated 11-82. - 2. Lead dimension (without solder). - Solder coating may vary along lead length, add typically 0.002 inches (0.05mm) for solder coating. - 4. Position of lead to be measured 0.100 inches (2.54mm) from bottom of seating plane. - This zone controlled for automatic handling. The variation in actual diameter within this zone shall not exceed 0.010 inches (0.254mm). - 6. Lead no. 3 butt welded to stem base. - 7. Controlling dimension: Inch. - 8. Revision 3 dated 6-94. All Harris Semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries. ## Sales Office Headquarters For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS ## NORTH AMERICA FAX: (407) 729-5321 Harris Semiconductor P. O. Box 883, Mail Stop 53-210 Melbourne, FL 32902 TEL: 1-800-442-7747 (407) 729-4984 #### EUROPE Harris Semiconductor Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 #### ΔSIΔ Harris Semiconductor PTE Ltd. No. 1 Tannery Road Cencon 1, #09-01 Singapore 1334 TEL: (65) 748-4200 FAX: (65) 748-0400