# **Zero-Delay Clock Buffer** #### **Features** - Zero input to output delay - Eight clock copies from one clock input - 15 80 MHz output operation - Fifty percent duty cycle - Low skew (< 250ps typ.) - $V_{CC} = 5.0V + /-10\%$ , $T_A = 0^{\circ}$ to $70^{\circ}$ - Low jitter (<250 ps cycle to cycle), <60ps RMS - Low noise unbalanced drive outputs (PI6C9910-5) - Low noise balanced drive outputs (PI6C9910A) - Packages available: - -24-pin 300 mil wide SOIC (S) - -24-pin 209 mil wide SSOP (H) - Compatible with Cypress CY7B9910-5 #### Test Mode In normal operation the TEST pin is tied to ground. For testing purposes it can have a removable jumper to ground or a $100\Omega$ pull-down resistor. When the TEST pin is driven HIGH, the VCO output is disconnected, and all eight outputs (Q0-Q7) are directly driven from the REF input. ### **Description** The PI6C9910 is a low-skew clock driver designed to simplify clock distribution in systems requiring near synchronous clocks. A typical application is in SDRAM modules. Each of the eight outputs (Q0-Q7) can drive individual $50\Omega$ transmission lines with minimal distortion or skew, and full 5V swing. An on-chip phase-locked loop (PLL) synchronizes the feedback (FB) to the reference (REF) input, achieving "zero-delay" buffered outputs. Inserting an external counter between any of the Qx outputs and the FB pin allows for generation of eight synchronous clock copies whose frequency is a multiple of a lower frequency REF input. The voltage-controlled oscillator (VCO) frequency is determined by the filtered ouput coming from the Phase/Frequency Detector. The frequency select (FS) input sets the VCO operating range. PI6C9910-5 has unbalanced output drivers (TTL), and is fully compatible with the Cypress CY7B9910-5. The PI6C9910A features balanced-drive outputs (CMOS) for improved rise/fall time symmetry. The FS and TEST inputs have internal pull-up resistors. ### **Block Diagram** #### Pinout PS8341B 03/05/99 108 ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## **Operating Range** | Range | Ambient Temperature | Vcc | | |------------|---------------------|----------|--| | Commercial | 0°C to +70°C | 5V ± 10% | | ### **Pin Description** | Pin Name | I/O | Functional Description | |----------|-----|-----------------------------------------------------------------------------------------------------------------------------| | REF | I | Reference Frequency Input. This input supplies the frequency and timing against which all functional variation is measured. | | FB | I | PLL feedback input (typically connected to one of eight outputs). | | FS | I | Two-level frequency range select. See Table 1. Internal Pullup. | | TEST | I | Two-level select. See Test Mode Section. Internal Pull-up | | Q[0-7] | 0 | Clock Outputs. | | VCCN | PWR | Power supply for output drivers. | | Vccq | PWR | Power supply for internal circuitry. | | GND | PWR | Ground. | # **Electrical Characteristics Over Operating Range**(1) | Symbol | Parameter | <b>Test Conditions</b> | Min. | Max. | Units | |--------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|---------------------------------------| | Voh | Output HIGH Voltage (PI6C9910-5) | $V_{CC} = Min., I_{OH} = -16mA$ | 2.4 | _ | | | Vol | Output LOW Voltage (PI6C9910-5) | $V_{CC} = Min., I_{OL} = 46mA$ | _ | 0.45 | V | | Voh | Output HIGH Voltage (PI6C9910A) | $V_{CC} = Min., I_{OH} = -24mA$ | 2.4 | _ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | Vol | Output LOW Voltage (PI6C9910A) | $V_{CC} = Min., I_{OL} = 24mA$ | _ | 0.40 | | | Іін | Input HIGH Leakage Current (REF, Test, FS, and FB inputs only) | $V_{CC} = Max., V_{IN} = Max.$ | _ | 10 | | | IIL | Input LOW Leakage Current (REF and FB inputs only) | $V_{\rm CC} = Max., V_{\rm IN} = 0.4V$ | -10 | _ | μΑ | | IIL | Input LOW Leakage Current (Test and FS inputs only) | VCC - IVIAX., VIN - 0.4 V | -500 | _ | | | Ios | Output Short Circuit Current(2) | Vcc = Max., Vout = GND (25°C only) | _ | -250 | | | Iccq | Operating Current Used by Internal Circuitry | V <sub>CCN</sub> = V <sub>CCQ</sub> = Max.,<br>All Inputs Selects Open | _ | 85 | mA | | ICCN | Output Buffer Current<br>per Output Pair | V <sub>CCN</sub> = V <sub>CCQ</sub> = Max.,<br>I <sub>OUT</sub> = 0mA<br>Inputs Selects Open, f <sub>MAX</sub> | 14 | | | | PD | Power Dissipation<br>per Output Pair | V <sub>CCN</sub> = V <sub>CCQ</sub> = Max.,<br>I <sub>OUT</sub> = 0mA<br>Inputs Selects Open, f <sub>M</sub> AX | _ | 78 | mW | ### **Notes:** 2. Tested one output at a time, output shorted for less than one second, less than 10% duty cycle. Room temperature only. ### **Capacitance** (TA = $25^{\circ}$ C, f = 1 MHz) | Parameter | Description | Test Conditions | Max. | Units | |-----------|---------------------------------|-----------------------------------------------|------|-------| | Cin | Input Capacitance<br>REF and FB | $T_A = 25C, f = 1 \text{ MHz}, V_{CC} = 5.0V$ | 10 | pF | <sup>1.</sup> These inputs are normally wired to $V_{\text{CC}}$ , GND. If these inputs are switched, the function and timing of the outputs may glitch and the PLL may require an additional $t_{\text{LOCK}}$ time betore all datasheet limits are achieved. # **Unbalanced Output Drive AC Test Load and Waveform** **Table 1. Frequency Range Select** | FS | fnom (MHz) | | | |------|------------|---------|--| | 13 | Minimum | Maximum | | | LOW | 15 | 35 | | | HIGH | 25 | 80 | | # **AC Timing Diagram** ## **Switching Characteristics Over Operating Range**(1) | Symbol | Description | | Min. | Тур. | Max. | Units | |---------------|--------------------------------------------|-------------------------------|------|------|------|-------| | fnом | Operation Clock<br>Frequency in MHz | FS = LOW | 15 | _ | 35 | МПа | | | | FS = HIGH | 25 | _ | 80 | MHz | | <b>t</b> rpwh | REF Pulsewidth HIGH | | 5.0 | _ | _ | | | <b>t</b> rpwl | REF Pulsewidth LOW | | 5.0 | _ | _ | | | tskew | Zero Output Skew (All Outputs)(2,3) | | _ | 0.25 | 0.5 | | | <b>t</b> dev | Device-to-Device Skew <sup>(4,5)</sup> | | _ | _ | 1.0 | ng | | tpd | Propagation Delay, REF Rise to FB Rise | | -0.5 | 0.0 | +0.5 | ns | | todcv | Output Duty Cycle Variation <sup>(6)</sup> | | -1.0 | 0.0 | +1.0 | | | torise | Output Rise Time <sup>(7,8)</sup> | | 0.15 | 1.0 | 1.5 | | | tofall | Output Fall Time <sup>(7,8)</sup> | | 0.15 | 1.0 | 1.5 | | | tlock | PLL Lock Time <sup>(9)</sup> | | | | 0.5 | ms | | 410 | Output Jitter | Cycle-to-Cycle <sup>(5)</sup> | _ | _ | 250 | ps | | <b>t</b> jr | | RMS <sup>(5)</sup> | _ | - | 60 | | #### **Notes:** - 1. Test measurement levels for the PI6C9910-5 are TTL levels (1.5V to 1.5V). Test conditions assume signal transition times of 2ns or less and output loading as shown in the AC Test Loads and Waveforms unless otherwise specified. - 2. Skew is defined as the time between the earliest and the latest output transition among all outputs with AC Test Load. - 3. $t_{SKEW}$ is defined as the skew between outputs. - 4. $t_{DEV}$ is the output-to-output skew between any two outputs on separate devices operating under the same conditions ( $V_{CC}$ , ambient temperature, air flow, etc.). - 5. Tested initially and after any design or process changes that may affect these parameters. - 6. $t_{ODCV}$ is the deviation of the output from a 50% duty cycle. - 7. Specified with outputs loaded with AC Test Load (30pF). - 8. $t_{ORISE}$ and $t_{OFALL}$ measured between 0.8V and 2.0V. - 9. $t_{LOCK}$ is the time that is required before synchronization is achieved. This specification is valid only after $V_{CC}$ is stable and within normal operating limits. This parameter is measured from the application of a new signal or frequency at REF or FB until tPD is within specified limits. ## **Package Mechanical Information** 300-Mil 24-Pin SOIC 209-Mil 24-Pin SSOP # **Ordering Information** | Part Number | Package | |-------------|---------------------------------| | PI6C9910AS | 300-Mil 24-pin SOIC Package S24 | | PI6C9910AH | 209-Mil 24-pin SSOP Package H24 | | PI6C9910-5S | 300-Mil 24-pin SOIC Package S24 | | PI6C9910-5H | 209-Mil 24-pin SSOP Package H24 | 113 PS8341B 03/05/99