Preferred Device # **Silicon Controlled Rectifiers** # **Reverse Blocking Thyristors** Designed for back-to-back SCR output devices for solid state relays or applications requiring high surge operation. - Photo Glass Passivated Blocking Junctions for High Temperature Stability, Center Gate for Uniform Parameters - 400 Amperes Surge Capability - Blocking Voltage to 600 Volts - Device Marking: Logo, Device Type, e.g., MCR264-4, Date Code #### **MAXIMUM RATINGS** (T<sub>.J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | | |--------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|-------|--| | Peak Repetitive Off–State Voltage <sup>(1)</sup> (T <sub>J</sub> = -40 to 125°C, Sine Wave 50 to 60 Hz; Gate Open) | VDRM,<br>VRRM | | Volts | | | MCR264-4<br>MCR264-6<br>MCR264-8 | | 200<br>400<br>600 | | | | On-State RMS Current<br>(T <sub>C</sub> = 80°C; 180° Conduction Angles) | IT(RMS) | 40 | А | | | Average On-State Current<br>(T <sub>C</sub> = 80°C; 180° Conduction Angles) | I <sub>T(AV)</sub> | 25 | А | | | Peak Non-repetitive Surge Current (T <sub>C</sub> = 80°C) (1/2 Cycle, Sine Wave 60 Hz, | ITSM | 400 | A | | | $T_J = 125$ °C) | | 450 | | | | Forward Peak Gate Power (Pulse Width ≤ 1.0 μs, T <sub>C</sub> = 80°C) | PGM | 20 | Watts | | | Forward Average Gate Power (t = 8.3 ms, T <sub>C</sub> = 80°C) | PG(AV) | 0.5 | Watt | | | Forward Peak Gate Current<br>(Pulse Width ≤ 1.0 μs, T <sub>C</sub> = 80°C) | I <sub>GM</sub> | 2.0 | А | | | Operating Junction Temperature Range | TJ | -40 to<br>+125 | °C | | | Storage Temperature Range | T <sub>stg</sub> | -40 to<br>+150 | °C | | (1) VDRM and VRRM for all types can be applied on a continuous basis. Ratings apply for zero or negative gate voltage; however, positive gate voltage shall not be applied concurrent with negative potential on the anode. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded. These devices are rated for use in applications subject to high surge conditions. Care must be taken to insure proper heat sinking when the device is to be used at high sustained currents. #### ON Semiconductor http://onsemi.com # SCRs 40 AMPERES RMS 200 thru 600 VOLTS TO-220AB CASE 221A STYLE 3 | PIN ASSIGNMENT | | | |----------------|---------|--| | 1 | Cathode | | | 2 | Anode | | | 3 | Gate | | | 4 | Anode | | #### ORDERING INFORMATION | Device | Package | Shipping | |----------|---------|----------| | MCR264-4 | TO220AB | 500/Box | | MCR264-6 | TO220AB | 500/Box | | MCR264-8 | TO220AB | 500/Box | **Preferred** devices are recommended choices for future use and best overall value. #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-------------------------------------------------------------------------------|-----------------|-----|------| | Thermal Resistance, Junction to Case | $R_{\theta JC}$ | 1.0 | °C/W | | Thermal Resistance, Junction to Ambient | $R_{\theta JA}$ | 60 | °C/W | | Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 10 Seconds | TL | 260 | °C | #### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted.) | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|----------|-----------|----------| | OFF CHARACTERISTICS | • | • | | • | | | Peak Repetitive Forward or Reverse Blocking Current ( $V_{AK}$ = Rated $V_{DRM}$ or $V_{RRM}$ , Gate Open) $T_J = 25^{\circ}C$ $T_J = 125^{\circ}C$ | I <sub>DRM</sub> , I <sub>RRM</sub> | _ | _ | 10<br>2.0 | μA<br>mA | | ON CHARACTERISTICS | | | | | | | Peak Forward On–State Voltage <sup>(1)</sup> (I <sub>TM</sub> = 80 A) | VTM | _ | 1.4 | 2.0 | Volts | | Gate Trigger Current (Continuous dc) $(V_{AK} = 12 \text{ Vdc}, R_L = 100 \text{ Ohms}, T_C = -40^{\circ}\text{C})$ | <sup>I</sup> GT | _ | 15<br>30 | 50<br>90 | mA | | Gate Trigger Voltage (Continuous dc)<br>(V <sub>AK</sub> = 12 Vdc, R <sub>L</sub> = 100 Ohms) | V <sub>GT</sub> | _ | 1.0 | 1.5 | Volts | | Gate Non-Trigger Voltage<br>(V <sub>AK</sub> = 12 Vdc, R <sub>L</sub> = 100 Ohms, T <sub>J</sub> = 125°C) | V <sub>GD</sub> | 0.2 | _ | _ | Volts | | Holding Current<br>(V <sub>AK</sub> = 12 Vdc, Initiating Current = 200 mA, Gate Open) | lн | _ | 30 | 60 | mA | | Turn-On Time $(I_{TM} = 40 \text{ A}, I_{GT} = 60 \text{ mAdc})$ | t <sub>gt</sub> | _ | 1.5 | _ | μs | | DYNAMIC CHARACTERISTICS | | | | | | | Critical Rate-of-Rise of Off-State Voltage (Gate Open, $V_D = Rated V_{DRM}$ , Exponential Waveform) | dv/dt | _ | 50 | _ | V/µs | <sup>(1)</sup> Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2%. ### **Voltage Current Characteristic of SCR** | Symbol | Parameter | |------------------|-------------------------------------------| | V <sub>DRM</sub> | Peak Repetitive Off State Forward Voltage | | IDRM | Peak Forward Blocking Current | | VRRM | Peak Repetitive Off State Reverse Voltage | | IRRM | Peak Reverse Blocking Current | | V <sub>TM</sub> | Peak On State Voltage | | I⊔ | Holding Current | Figure 1. Average Current Derating Figure 2. Maximum On-State Power Dissipation Figure 3. Typical Gate Trigger Current **Figure 5. Typical Holding Current** Figure 6. Typical Forward Voltage Figure 7. Thermal Response #### **PACKAGE DIMENSIONS** TO-220AB CASE 221A-07 ISSUE Z - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. | | INCHES | | MILLIMETERS | | |-----|--------|-------|-------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | В | 0.380 | 0.405 | 9.66 | 10.28 | | С | 0.160 | 0.190 | 4.07 | 4.82 | | D | 0.025 | 0.035 | 0.64 | 0.88 | | F | 0.142 | 0.147 | 3.61 | 3.73 | | G | 0.095 | 0.105 | 2.42 | 2.66 | | Н | 0.110 | 0.155 | 2.80 | 3.93 | | J | 0.014 | 0.022 | 0.36 | 0.55 | | K | 0.500 | 0.562 | 12.70 | 14.27 | | L | 0.045 | 0.060 | 1.15 | 1.52 | | N | 0.190 | 0.210 | 4.83 | 5.33 | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | R | 0.080 | 0.110 | 2.04 | 2.79 | | S | 0.045 | 0.055 | 1.15 | 1.39 | | T | 0.235 | 0.255 | 5.97 | 6.47 | | U | 0.000 | 0.050 | 0.00 | 1.27 | | V | 0.045 | | 1.15 | | | Z | | 0.080 | | 2.04 | - STYLE 3: PIN 1. CATHODE 2. ANODE - 3. GATE 4. ANODE # **Notes** # **Notes** ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303-308-7140 (M-F 1:00pm to 5:00pm Munich Time) Email: ONlit-german@hibbertco.com French Phone: (+1) 303-308-7141 (M-F 1:00pm to 5:00pm Toulouse Time) Email: ONlit-french@hibbertco.com **English Phone**: (+1) 303–308–7142 (M–F 12:00pm to 5:00pm UK Time) Email: ONlit@hibbertco.com EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, England, Ireland #### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support **Phone**: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549 Phone: 81–3–5740–2745 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.