# MOS INTEGRATED CIRCUIT μPD44325082, 44325092, 44325182, 44325362 # 36M-BIT QDR<sup>™</sup>II SRAM 2-WORD BURST OPERATION #### **Description** The $\mu$ PD44325082 is a 4,194,304-word by 8-bit, the $\mu$ PD44325092 is a 4,194,304-word by 9-bit, the $\mu$ PD44325182 is a 2,097,152-word by 18-bit and the $\mu$ PD44325362 is a 1,048,576-word by 36-bit synchronous quad data rate static RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell. The $\mu$ PD44325082, $\mu$ PD44325092, $\mu$ PD44325182 and $\mu$ PD44325362 integrate unique synchronous peripheral circuitry and a burst counter. All input registers controlled by an input clock pair (K and /K) are latched on the positive edge of K and /K. These products are suitable for application which require synchronous operation, high speed, low voltage, high density and wide bit configuration. These products are packaged in 165-pin PLASTIC FBGA. #### **Features** - 1.8 ± 0.1 V power supply and HSTL I/O - DLL circuitry for wide output data valid window and future frequency scaling - Separate independent read and write data ports with concurrent transactions - 100% bus utilization DDR READ and WRITE operation - Two-tick burst for low DDR transaction size - Two input clocks (K and /K) for precise DDR timing at clock rising edges only - Two output clocks (C and /C) for precise flight time and clock skew matching-clock and data delivered together to receiving device - Internally self-timed write control - Clock-stop capability with μs restart - User programmable impedance output - ★ Fast clock cycle time: 4.0 ns (250 MHz), 5.0 ns (200 MHz) - Simple control logic for easy depth expansion - JTAG boundary scan The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information. # **★** Ordering Information | Part number | Cycle | Clock | Organization | Core Supply | I/O | Package | |-----------------------|-------|-----------|--------------|-------------|-----------|-----------------| | | Time | Frequency | (word x bit) | Voltage | Interface | | | | ns | MHz | | V | | | | μPD44325082F5-E40-EQ2 | 4.0 | 250 | 4 M x 8-bit | 1.8 ± 0.1 | HSTL | 165-pin PLASTIC | | μPD44325082F5-E50-EQ2 | 5.0 | 200 | | | | FBGA (13 x 15) | | μPD44325092F5-E40-EQ2 | 4.0 | 250 | 4 M x 9-bit | | | | | μPD44325092F5-E50-EQ2 | 5.0 | 200 | | | | | | μPD44325182F5-E40-EQ2 | 4.0 | 250 | 2 M x 18-bit | | | | | μPD44325182F5-E50-EQ2 | 5.0 | 200 | | | | | | μPD44325362F5-E40-EQ2 | 4.0 | 250 | 1M x 36-bit | | | | | μPD44325362F5-E50-EQ2 | 5.0 | 200 | | | | | ## **Pin Configurations** /xxx indicates active low signal. # **165-pin PLASTIC FBGA (13 x 15)** (Top View) [µPD44325082F5-EQ2] | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-------------|------|------|-------------|-----|-------------|------|------|------|-----| | Α | /CQ | <b>V</b> ss | A | /W | /NW1 | /K | NC | /R | A | A | CQ | | В | NC | NC | NC | Α | NC | К | /NW0 | Α | NC | NC | Q3 | | С | NC | NC | NC | Vss | Α | Α | Α | Vss | NC | NC | D3 | | D | NC | D4 | NC | Vss | Vss | Vss | Vss | Vss | NC | NC | NC | | Ε | NC | NC | Q4 | VDDQ | Vss | Vss | Vss | VDDQ | NC | D2 | Q2 | | F | NC | NC | NC | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | NC | NC | | G | NC | D5 | Q5 | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | NC | NC | | н | /DLL | VREF | VDDQ | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | VDDQ | VREF | ZQ | | J | NC | NC | NC | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | Q1 | D1 | | κ | NC | NC | NC | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | NC | NC | | L | NC | Q6 | D6 | VDDQ | Vss | Vss | Vss | VDDQ | NC | NC | Q0 | | M | NC | NC | NC | Vss | Vss | Vss | Vss | Vss | NC | NC | D0 | | N | NC | D7 | NC | Vss | Α | Α | Α | Vss | NC | NC | NC | | Р | NC | NC | Q7 | Α | Α | С | Α | Α | NC | NC | NC | | R | TDO | тск | Α | Α | Α | /C | Α | Α | Α | TMS | TDI | Α : Address inputs **TMS** : IEEE 1149.1 Test input D0 to D7 TDI : Data inputs : IEEE 1149.1 Test input Q0 to Q7 : Data outputs TCK : IEEE 1149.1 Clock input /R TDO : Read input : IEEE 1149.1 Test output /W VREF : Write input : HSTL input reference input /NW0, /NW1 : Nibble Write data select $V_{DD}$ : Power Supply K, /K $V_{DD}Q$ : Power Supply : Input clock C, /C Vss : Output clock : Ground CQ, /CQ NC : Echo clock : No connection ZQ : Output impedance matching /DLL : DLL disable ## Remarks 1. Refer to Package Drawing for the index mark. 2. 2A and 7A are expansion addresses: 2A for 72Mb and 7A for 144Mb. # 165-pin PLASTIC FBGA (13 x 15) (Top View) [μPD44325092F5-EQ2] | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-------------|------|------|-------------|-----|-------------|------|------|------|-----| | Α | /CQ | <b>V</b> ss | A | /W | NC | /K | NC | /R | A | A | CQ | | В | NC | NC | NC | Α | NC | К | /BW0 | Α | NC | NC | Q4 | | С | NC | NC | NC | Vss | Α | Α | Α | Vss | NC | NC | D4 | | D | NC | D5 | NC | Vss | Vss | Vss | Vss | Vss | NC | NC | NC | | Ε | NC | NC | Q5 | VDDQ | Vss | Vss | Vss | VDDQ | NC | D3 | Q3 | | F | NC | NC | NC | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | NC | NC | | G | NC | D6 | Q6 | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | NC | NC | | н | /DLL | VREF | VDDQ | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | VDDQ | VREF | ZQ | | J | NC | NC | NC | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | Q2 | D2 | | K | NC | NC | NC | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | NC | NC | | L | NC | Q7 | D7 | VDDQ | Vss | Vss | Vss | VDDQ | NC | NC | Q1 | | M | NC | NC | NC | Vss | Vss | Vss | Vss | Vss | NC | NC | D1 | | N | NC | D8 | NC | Vss | Α | Α | Α | Vss | NC | NC | NC | | Р | NC | NC | Q8 | Α | Α | С | Α | Α | NC | D0 | Q0 | | R | TDO | тск | Α | Α | Α | /C | Α | Α | Α | тмѕ | TDI | Α : Address inputs **TMS** : IEEE 1149.1 Test input D0 to D8 : Data inputs TDI : IEEE 1149.1 Test input Q0 to Q8 : Data outputs **TCK** : IEEE 1149.1 Clock input /R : Read input TDO : IEEE 1149.1 Test output /W : Write input $V_{\mathsf{REF}}$ : HSTL input reference input /BW0 : Byte Write data select $V_{DD}$ : Power Supply K,/K : Input clock $V_{DD}Q$ : Power Supply C, /C : Output clock Vss : Ground CQ, /CQ : Echo clock NC : No connection ZQ : Output impedance matching /DLL : DLL disable #### Remarks 1. Refer to Package Drawing for the index mark. 2. 2A and 7A are expansion addresses: 2A for 72Mb and 7A for 144Mb. # 165-pin PLASTIC FBGA (13 x 15) (Top View) [μPD44325182F5-EQ2] | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|------|------|------|-------------|-----|-------------|------|------|------|-----| | Α | /CQ | Vss | Α | /W | /BW1 | /K | NC | /R | Α | Vss | CQ | | В | NC | Q9 | D9 | Α | NC | К | /BW0 | Α | NC | NC | Q8 | | С | NC | NC | D10 | Vss | Α | Α | Α | Vss | NC | Q7 | D8 | | D | NC | D11 | Q10 | Vss | Vss | Vss | Vss | Vss | NC | NC | D7 | | Ε | NC | NC | Q11 | VDDQ | Vss | Vss | Vss | VDDQ | NC | D6 | Q6 | | F | NC | Q12 | D12 | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | NC | Q5 | | G | NC | D13 | Q13 | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | NC | D5 | | н | /DLL | VREF | VDDQ | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | VDDQ | VREF | ZQ | | J | NC | NC | D14 | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | Q4 | D4 | | ĸ | NC | NC | Q14 | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | NC | D3 | Q3 | | L | NC | Q15 | D15 | VDDQ | Vss | Vss | Vss | VDDQ | NC | NC | Q2 | | M | NC | NC | D16 | Vss | Vss | Vss | Vss | Vss | NC | Q1 | D2 | | N | NC | D17 | Q16 | Vss | Α | Α | Α | Vss | NC | NC | D1 | | Р | NC | NC | Q17 | Α | Α | С | Α | Α | NC | D0 | Q0 | | R | TDO | тск | Α | Α | Α | /C | Α | Α | Α | тмѕ | TDI | : Address inputs **TMS** : IEEE 1149.1 Test input D0 to D17 : Data inputs TDI : IEEE 1149.1 Test input Q0 to Q17 : Data outputs **TCK** : IEEE 1149.1 Clock input /R : Read input TDO : IEEE 1149.1 Test output /W : Write input $V_{\mathsf{REF}}$ : HSTL input reference input /BW0, /BW1 : Byte Write data select $V_{DD}$ : Power Supply K,/K : Input clock $V_{DD}Q$ : Power Supply C, /C : Output clock Vss : Ground CQ, /CQ : Echo clock NC : No connection ZQ : Output impedance matching /DLL : DLL disable #### Remarks 1. Refer to Package Drawing for the index mark. 2. 2A and 10A are expansion addresses: 10A for 72Mb and 2A for 144Mb. # 165-pin PLASTIC FBGA (13 x 15) (Top View) [μΡD44325362F5-EQ2] | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-------------|------|----------------------|-------------|-------------|-------------|------|------|------|-----| | Α | /CQ | <b>V</b> ss | NC | /W | /BW2 | /K | /BW1 | /R | A | Vss | CQ | | В | Q27 | Q18 | D18 | Α | /BW3 | K | /BW0 | Α | D17 | Q17 | Q8 | | С | D27 | Q28 | D19 | Vss | Α | Α | Α | Vss | D16 | Q7 | D8 | | D | D28 | D20 | Q19 | Vss | Vss | Vss | Vss | Vss | Q16 | D15 | D7 | | E | Q29 | D29 | Q20 | <b>V</b> DD <b>Q</b> | Vss | Vss | Vss | VDDQ | Q15 | D6 | Q6 | | F | Q30 | Q21 | D21 | <b>V</b> DD <b>Q</b> | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | D14 | Q14 | Q5 | | G | D30 | D22 | Q22 | <b>V</b> DD <b>Q</b> | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | Q13 | D13 | D5 | | н | /DLL | VREF | VDDQ | <b>V</b> DD <b>Q</b> | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | VDDQ | VREF | ZQ | | J | D31 | Q31 | D23 | VDDQ | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | D12 | Q4 | D4 | | K | Q32 | D32 | Q23 | <b>V</b> DD <b>Q</b> | <b>V</b> DD | Vss | <b>V</b> DD | VDDQ | Q12 | D3 | Q3 | | L | Q33 | Q24 | D24 | VDDQ | Vss | <b>V</b> ss | Vss | VDDQ | D11 | Q11 | Q2 | | M | D33 | Q34 | D25 | Vss | Vss | Vss | Vss | Vss | D10 | Q1 | D2 | | N | D34 | D26 | Q25 | Vss | Α | Α | Α | Vss | Q10 | D9 | D1 | | Р | Q35 | D35 | Q26 | Α | Α | С | Α | Α | Q9 | D0 | Q0 | | R | TDO | тск | Α | Α | Α | /C | Α | Α | Α | тмѕ | TDI | Α : Address inputs **TMS** : IEEE 1149.1 Test input D0 to D35 : Data inputs TDI : IEEE 1149.1 Test input Q0 to Q35 : Data outputs **TCK** : IEEE 1149.1 Clock input /R : Read input TDO : IEEE 1149.1 Test output /W : Write input $V_{\mathsf{REF}}$ : HSTL input reference input /BW0 to /BW3 : Byte Write data select $V_{DD}$ : Power Supply K,/K : Input clock $V_{DD}Q$ : Power Supply C, /C : Output clock Vss : Ground CQ, /CQ : Echo clock NC : No connection ZQ : Output impedance matching /DLL : DLL disable #### Remarks 1. Refer to Package Drawing for the index mark. 2. 3A and 10A are expansion addresses: 3A for 72Mb and 10A for 144Mb. ## Pin Identification | Symbol | Description | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of K for READ cycles and must meet the setup and hold times around the rising edge of /K for WRITE cycles. All transactions operate on a burst of two words (one clock period of bus activity). These inputs are ignored when device is deselected. | | D0 to Dxx | Synchronous Data Inputs: Input data must meet setup and hold times around the rising edges of K and /K during WRITE operations. See Pin Configurations for ball site location of individual signals. x8 device uses D0 to D7. x9 device uses D0 to D8. x18 device uses D0 to D17. x36 device uses D0 to D35. | | Q0 to Qxx | Synchronous Data Outputs: Output data is synchronized to the respective C and /C or to K and /K rising edges if C and /C are tied HIGH. This bus operates in response to /R commands. See Pin Configurations for ball site location of individual signals. x8 device uses Q0 to Q7. x9 device uses Q0 to Q8. x18 device uses Q0 to Q17. x36 device uses Q0 to Q35. | | /R | Synchronous Read: When LOW this input causes the address inputs to be registered and a READ cycle to be initiated. This input must meet setup and hold times around the rising edge of K. | | /W | Synchronous Write: When LOW this input causes the address inputs to be registered and a WRITE cycle to be initiated. This input must meet setup and hold times around the rising edge of K. | | /BWx<br>/NWx | Synchronous Byte Writes (Nibble Writes on x8): When LOW these inputs cause their respective byte or nibble to be registered and written during WRITE cycles. These signals must meet setup and hold times around the rising edges of K and /K for each of the two rising edges comprising the WRITE cycle. See Pin Configurations for signal to data relationships. | | K, /K | Input Clock: This input clock pair registers address and control inputs on the rising edge of K, and registers data on the rising edge of K and the rising edge of /K. /K is ideally 180 degrees out of phase with K. All synchronous inputs must meet setup and hold times around the clock rising edges. | | C, /C | Output Clock: This clock pair provides a user controlled means of tuning device output data. The rising edge of /C is used as the output timing reference for first output data. The rising edge of C is used as the output reference for second output data. Ideally, /C is 180 degrees out of phase with C. C and /C may be tied HIGH to force the use of K and /K as the output reference clocks instead of having to provide C and /C clocks. If tied HIGH, C and /C must remain HIGH and not be toggled during device operation. | | CQ, /CQ | Synchronous Echo Clock Outputs. The rising edges of these outputs are tightly matched to the synchronous data outputs and can be used as a data valid indication. These signals run freely and do not stop when Q tristates. | | ZQ | Output Impedance Matching Input: This input is used to tune the device outputs to the system data bus impedance. DQ and CQ output impedance are set to 0.2 x RQ, where RQ is a resistor from this bump to ground. This pin cannot be connected directly to GND or left unconnected. | | /DLL | DLL Disable: When LOW, this input causes the DLL to be bypassed for stable low frequency operation. | | TMS<br>TDI | IEEE 1149.1 Test Inputs: 1.8V I/O levels. These balls may be left Not Connected if the JTAG function is not used in the circuit. | | TCK | IEEE 1149.1 Clock Input: 1.8V I/O levels. This pin must be tied to Vss if the JTAG function is not used in the circuit. | | TDO | IEEE 1149.1 Test Output: 1.8V I/O level. | | VREF | HSTL Input Reference Voltage: Nominally VDQ/2. Provides a reference voltage for the input buffers. | | VDD | Power Supply: 1.8V nominal. See DC Characteristics and Operating Conditions for range. | | VDDQ | Power Supply: Isolated Output Buffer Supply. Nominally 1.5V. 1.8V is also permissible. See DC Characteristics and Operating Conditions for range. | | Vss | Power Supply: Ground | | NC | No Connect: These signals are internally connected and appear in the JTAG scan chain as the logic level applied to the ball sites. These signals may be connected to ground to improve package heat dissipation. | ## **Block Diagram** #### [µPD44325082] #### [µPD44325092] #### [*µ*PD44325182] #### [*µ*PD44325362] #### **★** Power-on Sequence The following two timing charts show the recommended power-on sequence, i.e., when starting the clock after $V_{DD}/V_{DD}Q$ stable and when starting the clock before $V_{DD}/V_{DD}Q$ stable. #### 1. Clock starts after VDD/VDDQ stable #### 2. Clock starts before VDD/VDDQ stable #### **Truth Table** | Operation | CLK | /R | /W | D or Q | | | | |-----------------------------------|-------------------|----|----|------------------------------------------------------|--|--|--| | WRITE cycle | $L\toH$ | Х | L | Data in | | | | | Load address, input write data on | | | | Input data D <sub>A</sub> (A+0) D <sub>A</sub> (A+1) | | | | | consecutive K and /K rising edge | | | | Input clock K(t)↑ /K(t)↑ | | | | | READ cycle | $L \rightarrow H$ | L | Х | Data out | | | | | Load address, output data on | | | | Output data QA (A+0) QA (A+1) | | | | | consecutive C and /C rising edge | | | | Output clock /C(t+1) ↑ C(t+2) ↑ | | | | | NOP (No operation) | $L \rightarrow H$ | Н | Н | D=X or Q=High-Z | | | | | STANDBY(Clock stopped) | Stopped | Х | Х | Previous state | | | | **Remarks 1.** H: High level, L: Low level, $\times$ : don't care, $\uparrow$ : rising edge. - 2. Data inputs are registered at K and /K rising edges. Data outputs are delivered at C and /C rising edges except if C and /C are HIGH then Data outputs are delivered at K and /K rising edges. - **3.** All control inputs in the truth table must meet setup/hold times around the rising edge (LOW to HIGH) of K. All control inputs are registered during the rising edge of K. - 4. This device contains circuitry that will ensure the outputs will be in high impedance during power-up. - **5.** Refer to state diagram and timing diagrams for clarification. - **6.** It is recommended that K = /(/K) = C = /(/C) when clock is stopped. This is not essential but permits most rapid restart by overcoming transmission line charging symmetrically. #### **Byte Write Operation** #### [*µ*PD44325082] | Operation | K | /K | /NW0 | /NW1 | |----------------|-------------------|-------------------|------|------| | Write D0 to D7 | $L \rightarrow H$ | _ | 0 | 0 | | | - | $L \rightarrow H$ | 0 | 0 | | Write D0 to D3 | $L\toH$ | _ | 0 | 1 | | | _ | $L \rightarrow H$ | 0 | 1 | | Write D4 to D7 | $L\toH$ | _ | 1 | 0 | | | ı | $L \rightarrow H$ | 1 | 0 | | Write nothing | $L\toH$ | _ | 1 | 1 | | | _ | $L \rightarrow H$ | 1 | 1 | **Remarks 1.** H : High level, L : Low level, $\rightarrow$ : rising edge. 2. Assumes a WRITE cycle was initiated. /NW0 and /NW1 can be altered for any portion of the BURST WRITE operation provided that the setup and hold requirements are satisfied. #### [*µ*PD44325092] | Operation | K | /K | /BW0 | |----------------|-------------------|-------------------|------| | Write D0 to D8 | $L \rightarrow H$ | _ | 0 | | | _ | $L \rightarrow H$ | 0 | | Write nothing | $L \rightarrow H$ | _ | 1 | | | _ | $L \rightarrow H$ | 1 | **Remarks 1.** H : High level, L : Low level, $\rightarrow$ : rising edge. **2.** Assumes a WRITE cycle was initiated. /BW0 can be altered for any portion of the BURST WRITE operation provided that the setup and hold requirements are satisfied. ## [*µ*PD44325182] | Operation | K | /K | /BW0 | /BW1 | |-----------------|-------------------|-------------------|------|------| | Write D0 to D17 | $L \rightarrow H$ | - | 0 | 0 | | | _ | $L \rightarrow H$ | 0 | 0 | | Write D0 to D8 | $L \rightarrow H$ | _ | 0 | 1 | | | _ | $L \rightarrow H$ | 0 | 1 | | Write D9 to D17 | $L \rightarrow H$ | _ | 1 | 0 | | | _ | $L \rightarrow H$ | 1 | 0 | | Write nothing | $L\toH$ | _ | 1 | 1 | | | _ | $L \rightarrow H$ | 1 | 1 | **Remarks 1.** H : High level, L : Low level, $\rightarrow$ : rising edge. 2. Assumes a WRITE cycle was initiated. /BW0 and /BW1 can be altered for any portion of the BURST WRITE operation provided that the setup and hold requirements are satisfied. #### [µPD44325362] | Operation | K | /K | /BW0 | /BW1 | /BW2 | /BW3 | |------------------|---------|-------------------|------|------|------|------| | Write D0 to D35 | $L\toH$ | - | 0 | 0 | 0 | 0 | | | ı | $L \rightarrow H$ | 0 | 0 | 0 | 0 | | Write D0 to D8 | $L\toH$ | _ | 0 | 1 | 1 | 1 | | | ı | $L \rightarrow H$ | 0 | 1 | 1 | 1 | | Write D9 to D17 | $L\toH$ | _ | 1 | 0 | 1 | 1 | | | ı | $L \rightarrow H$ | 1 | 0 | 1 | 1 | | Write D18 to D26 | $L\toH$ | _ | 1 | 1 | 0 | 1 | | | ı | $L \rightarrow H$ | 1 | 1 | 0 | 1 | | Write D27 to D35 | $L\toH$ | _ | 1 | 1 | 1 | 0 | | | ı | $L \rightarrow H$ | 1 | 1 | 1 | 0 | | Write nothing | $L\toH$ | - | 1 | 1 | 1 | 1 | | | _ | $L \rightarrow H$ | 1 | 1 | 1 | 1 | **Remarks 1.** H : High level, L : Low level, $\rightarrow$ : rising edge. 2. Assumes a WRITE cycle was initiated. /BW0 to /BW3 can be altered for any portion of the BURST WRITE operation provided that the setup and hold requirements are satisfied. #### **Bus Cycle State Diagram** Remarks 1. The address is concatenated with 1 additional internal LSB to facilitate burst operation. The address order is always fixed as: xxx...xxx+0, xxx...xxx+1. Bus cycle is terminated at the end of this sequence (burst count = 2). - 2. Read and write state machines can be active simultaneously. - 3. State machine control timing sequence is controlled by K. #### **Electrical Specifications** #### **Absolute Maximum Ratings** | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|-------------|------|-------------------------|------| | Supply voltage | VDD | | -0.5 | | +2.5 | V | | Output supply voltage | VDDQ | | -0.5 | | VDD | V | | Input voltage | VIN | | -0.5 | | VDD + 0.5 (2.5 V MAX.) | V | | Input / Output voltage | VI/O | | -0.5 | | VDDQ + 0.5 (2.5 V MAX.) | V | | Operating ambient temperature | TA | | 0 | | 70 | °C | | Storage temperature | Tstg | | <b>–</b> 55 | | +125 | °C | Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. #### Recommended DC Operating Conditions (TA = 0 to 70 °C) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | Note | |--------------------------|----------|------------|------------|------|-------------------------|------|------| | Supply voltage | VDD | | 1.7 | | 1.9 | V | | | Output supply voltage | VDDQ | | 1.4 | | VDD | V | 1 | | High level input voltage | VIH (DC) | | VREF + 0.1 | | V <sub>DD</sub> Q + 0.3 | V | 1, 2 | | Low level input voltage | VIL (DC) | | -0.3 | | VREF - 0.1 | V | 1, 2 | | Clock input voltage | Vin | | -0.3 | | V <sub>DD</sub> Q + 0.3 | V | 1, 2 | | Reference voltage | VREF | | 0.68 | | 0.95 | V | | Notes 1. During normal operation, VDDQ must not exceed VDD. 2. Power-up: $V_{IH} \le V_{DD}Q + 0.3 \text{ V}$ and $V_{DD} \le 1.7 \text{ V}$ and $V_{DD}Q \le 1.4 \text{ V}$ for $t \le 200 \text{ ms}$ #### Recommended AC Operating Conditions (TA = 0 to 70 °C) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | Note | |--------------------------|----------|------------|------------|------|------------|------|------| | High level input voltage | VIH (AC) | | VREF + 0.2 | | - | V | 1 | | Low level input voltage | VIL (AC) | | _ | | VREF - 0.2 | ٧ | 1 | Note 1. Overshoot: $V_{IH (AC)} \le V_{DD} + 0.7 V$ for $t \le TKHKH/2$ Undershoot: VIL (AC) $\geq$ - 0.5 V for $t \leq$ TKHKH/2 Control input signals may not have pulse widths less than TKHKL (MIN.) or operate at cycle rates less than TKHKH (MIN.). DC Characteristics (T<sub>A</sub> = 0 to $70^{\circ}$ C, V<sub>DD</sub> = $1.8 \pm 0.1 \text{ V}$ ) | Parameter | Symbol | Test condition | | MIN. | TYP. | MAX. | | Unit | Note | | |---------------------------|----------|----------------------------------------|------|-------------|------|--------|-------|-------|------|-----| | | | | | | | x8, x9 | x18 | x36 | | | | Input leakage current | lu | | | -2 | 1 | | +2 | | μΑ | | | I/O leakage current | llo | | | -2 | 1 | | +2 | | μΑ | | | Operating supply current | IDD | $VIN \le VIL \text{ or } VIN \ge VIH,$ | -E40 | | | 750 | 1,050 | 1,250 | mA | | | (Read Write cycle) | | I <sub>I</sub> /O = 0 mA | -E50 | | | 650 | 900 | 1,050 | | | | | | Cycle = MAX. | | | | | | | | | | Standby supply current | ISB1 | $VIN \le VIL \text{ or } VIN \ge VIH,$ | -E40 | | | | 400 | | mA | | | (NOP) | | I <sub>I</sub> /O = 0 mA | -E50 | | | | 350 | | | | | | | Cycle = MAX. | | | | | | | | | | High level output voltage | VOH(Low) | Iон ≤ 0.1 mA | | VDDQ - 0.2 | - | | VDDQ | | V | 3,4 | | | Vон | Note1 | | VDDQ/2-0.12 | - | VDI | Q/2+0 | ).12 | | 3,4 | | Low level output voltage | VOL(Low) | IoL ≤ 0.1 mA | | Vss | _ | | 0.2 | | V | 3,4 | | | Vol | Note2 | | VDDQ/2-0.12 | _ | VDI | Q/2+0 | ).12 | | 3,4 | - **Notes 1.** Outputs are impedance-controlled. | IoH | = (VDDQ/2)/(RQ/5) for values of 175 $\Omega \le RQ \le 350 \ \Omega$ . - 2. Outputs are impedance-controlled. IoL = $(V_{DD}Q/2)/(RQ/5)$ for values of 175 $\Omega \le RQ \le 350 \ \Omega$ . - 3. AC load current is higher than the shown DC values. - **4.** HSTL outputs meet JEDEC HSTL Class I and Class II standards. ## Capacitance (TA = 25 °C, f = 1MHz) | Parameter | Symbol | Test conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|--------|-----------------|------|------|------|------| | Input capacitance(Address, Control) | CIN | VIN = 0 V | | 4 | 5 | pF | | Input / Output capacitance(D, Q) | Cı/o | VI/O = 0 V | | 6 | 7 | pF | | Clock Input capacitance | Cclk | Vclk = 0 V | | 5 | 6 | pF | **Remark** These parameters are periodically sampled and not 100% tested. # AC Characteristics (T<sub>A</sub> = 0 to 70 °C, $V_{DD}$ = 1.8 ± 0.1 V) #### **AC Test Conditions** #### Input waveform (Rise / Fall time ≤ 0.3 ns) #### **Output waveform** #### **Output load condition** Figure 1. External load at test ## **Read and Write Cycle** | Paran | neter | Symbol | -E <sup>2</sup><br>1 (250) | | -E5<br>(200 l | | Unit | Note | |------------------------------------------|-----------------------|-----------|----------------------------|------|---------------|------|-------|------| | | | | MIN. | MAX. | MIN. | MAX. | | | | Clock | | | | | | | | | | Average Clock cycle | e time (K, /K, C, /C) | TKHKH | 4.0 | 8.4 | 5.0 | 8.4 | ns | 1 | | Clock phase jitter (K | (, /K, C, /C) | TKC var | - | 0.2 | - | 0.2 | ns | 2 | | Clock HIGH time (K | , /K, C, /C) | TKHKL | 1.6 | _ | 2.0 | _ | ns | | | Clock LOW time (K, | /K, C, /C) | TKLKH | 1.6 | _ | 2.0 | _ | ns | | | Clock to /clock (K→ | /K., C→/C.) | TKH /KH | 1.8 | _ | 2.2 | _ | ns | | | Clock to /clock (/K- | K., /C→C.) | T /KHKH | 1.8 | _ | 2.2 | _ | ns | | | Clock to data clock | 200 to 250 MHz | TKHCH | 0 | 1.8 | - | _ | ns | | | (K→C., /K→/C.) | 167 to 200 MHz | | 0 | 2.3 | 0 | 2.3 | | | | | 133 to 167 MHz | | 0 | 2.8 | 0 | 2.8 | | | | | < 133 MHz | | 0 | 3.55 | 0 | 3.55 | | | | DLL lock time (K, C) | 1 | TKC lock | 1,024 | _ | 1,024 | _ | Cycle | 3 | | K static to DLL rese | t | TKC reset | 30 | _ | 30 | _ | ns | | | | | _ | | | | | | | | Output Times | | | | | | | | | | C, /C HIGH to outpu | it valid | TCHQV | _ | 0.45 | _ | 0.45 | ns | | | C, /C HIGH to outpu | it hold | TCHQX | - 0.45 | _ | - 0.45 | - | ns | | | C, /C HIGH to echo | clock valid | TCHCQV | _ | 0.45 | _ | 0.45 | ns | | | C, /C HIGH to echo | clock hold | TCHCQX | - 0.45 | _ | - 0.45 | _ | ns | | | CQ, /CQ HIGH to ou | utput valid | TCQHQV | _ | 0.3 | - | 0.35 | ns | 4 | | CQ, /CQ HIGH to ou | utput hold | TCQHQX | - 0.3 | _ | - 0.35 | _ | ns | 4 | | C HIGH to output Hi | gh-Z | TCHQZ | _ | 0.45 | - | 0.45 | ns | | | C HIGH to output Lo | ow-Z | TCHQX1 | - 0.45 | _ | - 0.45 | _ | ns | | | | | | | | | | | | | Setup Times | | | | | | | | | | Address valid to K ri | sing edge | TAVKH | 0.35 | _ | 0.4 | _ | ns | 5 | | Control inputs (/R, / | N) valid to K rising | TIVKH | 0.35 | _ | 0.4 | _ | ns | 5 | | edge | | | | | | | | | | Data inputs and writ | e data select | TDVKH | 0.35 | _ | 0.4 | _ | ns | 5 | | inputs (/BWx, /NWx | ) valid to K, /K | | | | | | | | | rising edge | | | | | | | | | | | | | | | | | | | | Hold Times | | | | | | | | | | K rising edge to address hold | | TKHAX | 0.35 | _ | 0.4 | _ | ns | 5 | | K rising edge to control inputs (/R, /W) | | TKHIX | 0.35 | | 0.4 | _ | ns | 5 | | hold | | | | | | | | | | K, /K rising edge to | • | TKHDX | 0.35 | _ | 0.4 | _ | ns | 5 | | write data select inp | uts (/BWx, /NWx) | | | | | | | | | hold | | | | | | | | | - **Notes 1.** The device will operate at clock frequencies slower than TKHKH(MAX.). - 2. Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge. - 3. V<sub>DD</sub> slew rate must be less than 0.1 V DC per 50 ns for DLL lock retention. - DLL lock time begins once V<sub>DD</sub> and input clock are stable. - It is recommended that the device is kept inactive during these cycles. - **4.** Echo clock is very tightly controlled to data valid / data hold. By design, there is a $\pm$ 0.1 ns variation from echo clock to data. The data sheet parameters reflect tester guardbands and test setup variations. - **5.** This is a synchronous device. All addresses, data and control lines must meet the specified setup and hold times for all latching clock edges. - Remarks 1. This parameter is sampled. - **2.** Test conditions as specified with the output loading as shown in AC Test Conditions unless otherwise noted. - 3. Control input signals may not be operated with pulse widths less than TKHKL (MIN.). - **4.** If C, /C are tied HIGH, K, /K become the references for C, /C timing parameters. - **5.** V<sub>DD</sub>Q is 1.5 V DC. #### **Read and Write Timing** Remarks 1. Q00 refers to output from address A0+0. Q01 refers to output from the next internal burst address following A0,i.e.,A0+1. - 2. Outputs are disable (high impedance) one clock cycle after a NOP. - In this example, if address A0=A1, data Q00=D10, Q01=D11.Write data is forwarded immediately as read results. ## **JTAG Specification** These products support a limited set of JTAG functions as in IEEE standard 1149.1. #### **Test Access Port (TAP) Pins** | Pin name | Pin assignments | Description | |----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | тск | 2R | Test Clock Input. All input are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. | | TMS | 10R | Test Mode Select. This is the command input for the TAP controller state machine. | | TDI | 11R | Test Data Input. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction. | | TDO | 1R | Test Data Output. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. | **Remark** The device does not have TRST (TAP reset). The Test-Logic Reset state is entered while TMS is held high for five rising edges of TCK. The TAP controller state is also reset on the SRAM POWER-UP. JTAG DC Characteristics (T<sub>A</sub> = 0 to 70°C, V<sub>DD</sub> = 1.8 ± 0.1 V, unless otherwise noted) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | Note | |----------------------------|--------|------------------------------------------|------|------|---------|------|------| | JTAG Input leakage current | lц | $0 \text{ V} \leq V_{IN} \leq V_{DD}$ | -5.0 | - | +5.0 | μА | | | JTAG I/O leakage current | ILO | $0 \text{ V} \leq V_{IN} \leq V_{DD}Q$ , | -5.0 | - | +5.0 | μА | | | | | Outputs disabled | | | | | | | JTAG input high voltage | VIH | | 1.3 | _ | VDD+0.3 | V | | | JTAG input low voltage | VIL | | -0.3 | _ | +0.5 | V | | | JTAG output high voltage | Voн1 | Ioнc = 100 μA | 1.6 | - | - | ٧ | | | | VOH2 | Іонт = 2 mA | 1.4 | - | - | V | | | JTAG output low voltage | Vol1 | IoLC = 100 μA | _ | _ | 0.2 | V | | | | VOL2 | IOLT = 2 mA | _ | _ | 0.4 | V | | #### **JTAG AC Test Conditions** #### Input waveform (Rise / Fall time ≤ 1 ns) #### **Output waveform** ## **Output load** Figure 2. External load at test ## JTAG AC Characteristics (T<sub>A</sub> = 0 to 70 °C) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | Note | |-------------------------|---------------|------------|------|------|------|------|------| | Clock | | | | | | | | | Clock cycle time | tтнтн | | 100 | _ | _ | ns | | | Clock frequency | f⊤⊧ | | _ | _ | 10 | MHz | | | Clock high time | tтнтL | | 40 | _ | _ | ns | | | Clock low time | tтьтн | | 40 | _ | _ | ns | | | Output time | | | | | | | | | TCK low to TDO unknown | <b>t</b> TLOX | | 0 | _ | _ | ns | | | TCK low to TDO valid | <b>t</b> TLOV | | _ | _ | 20 | ns | | | TDI valid to TCK high | tоvтн | | 10 | _ | _ | ns | | | TCK high to TDI invalid | tтнох | | 10 | - | - | ns | | | Setup time | | | | | | | | | TMS setup time | tмvтн | | 10 | _ | _ | ns | | | Capture setup time | tcs | | 10 | _ | _ | ns | | | Hold time | ] | | | | | | | | TMS hold time | tтнмх | | 10 | _ | _ | ns | | | Capture hold time | tсн | | 10 | _ | _ | ns | | ## **JTAG Timing Diagram** ## Scan Register Definition (1) | Register name | Description | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Instruction register | The instruction register holds the instructions that are executed by the TAP controller when it is moved into the run-test/idle or the various data register state. The register can be loaded when it is placed between the TDI and TDO pins. The instruction register is automatically preloaded with the IDCODE instruction at power-up whenever the controller is placed in test-logic-reset state. | | Bypass register | The bypass register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAMs TAP to another device in the scan chain with as little delay as possible. | | ID register | The ID Register is a 32 bit register that is loaded with a device and vendor specific 32 bit code when the controller is put in capture-DR state with the IDCODE command loaded in the instruction register. The register is then placed between the TDI and TDO pins when the controller is moved into shift-DR state. | | Boundary register | The boundary register, under the control of the TAP controller, is loaded with the contents of the RAMs I/O ring when the controller is in capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to shift-DR state. Several TAP instructions can be used to activate the boundary register. The Scan Exit Order tables describe which device bump connects to each boundary register location. The first column defines the bit's position in the boundary register. The second column is the name of the input or I/O at the bump and the third column is the bump number. | ## Scan Register Definition (2) | Register name | Bit size | Unit | |----------------------|----------|------| | Instruction register | 3 | bit | | Bypass register | 1 | bit | | ID register | 32 | bit | | Boundary register | 109 | bit | ## **ID Register Definition** | Part number | Organization | ID [31:28] vendor revision no. | ID [27:12] part no. | ID [11:1] vendor ID no. | ID [0] fix bit | |-------------|--------------|--------------------------------|---------------------|-------------------------|----------------| | μPD44325082 | 4M x 8 | XXXX | 0000 0000 0100 1001 | 0000010000 | 1 | | μPD44325092 | 4M x 9 | XXXX | 0000 0000 0100 1010 | 0000010000 | 1 | | μPD44325182 | 2M x 18 | XXXX | 0000 0000 0100 1011 | 0000010000 | 1 | | μPD44325362 | 1M x 36 | XXXX | 0000 0000 0100 1100 | 00000010000 | 1 | #### **SCAN Exit Order** | Bit | | Signal | name | | Bump | |-----|----|--------|------|-----|------| | no. | x8 | x9 | x18 | x36 | ID | | 1 | | /( | 3 | | 6R | | 2 | | C | | | 6P | | 3 | | P | 4 | | 6N | | 4 | | P | A | | 7P | | 5 | | P | A | | 7N | | 6 | | P | 4 | | 7R | | 7 | | P | 4 | | 8R | | 8 | | P | 4 | | 8P | | 9 | | ļ | 4 | 1 | 9R | | 10 | NC | Q0 | Q0 | Q0 | 11P | | 11 | NC | D0 | D0 | D0 | 10P | | 12 | NC | NC | NC | D9 | 10N | | 13 | NC | NC | NC | Q9 | 9P | | 14 | NC | NC | Q1 | Q1 | 10M | | 15 | NC | NC | D1 | D1 | 11N | | 16 | NC | NC | NC | D10 | 9M | | 17 | NC | NC | NC | Q10 | 9N | | 18 | Q0 | Q1 | Q2 | Q2 | 11L | | 19 | D0 | D1 | D2 | D2 | 11M | | 20 | NC | NC | NC | D11 | 9L | | 21 | NC | NC | NC | Q11 | 10L | | 22 | NC | NC | Q3 | Q3 | 11K | | 23 | NC | NC | D3 | D3 | 10K | | 24 | NC | NC | NC | D12 | 9J | | 25 | NC | NC | NC | Q12 | 9K | | 26 | Q1 | Q2 | Q4 | Q4 | 10J | | 27 | D1 | D2 | D4 | D4 | 11J | | 28 | | Z | Q | 1 | 11H | | 29 | NC | NC | NC | D13 | 10G | | 30 | NC | NC | NC | Q13 | 9G | | 31 | NC | NC | Q5 | Q5 | 11F | | 32 | NC | NC | D5 | D5 | 11G | | 33 | NC | NC | NC | D14 | 9F | | 34 | NC | NC | NC | Q14 | 10F | | 35 | Q2 | Q3 | Q6 | Q6 | 11E | | 36 | D2 | D3 | D6 | D6 | 10E | | Bit | Signal name | | | Bump | | |-----|-------------|------|------|------|-----| | no. | x8 | x9 | x18 | x36 | ID | | 37 | NC | NC | NC | D15 | 10D | | 38 | NC | NC | NC | Q15 | 9E | | 39 | NC | NC | Q7 | Q7 | 10C | | 40 | NC | NC | D7 | D7 | 11D | | 41 | NC | NC | NC | D16 | 9C | | 42 | NC | NC | NC | Q16 | 9D | | 43 | Q3 | Q4 | Q8 | Q8 | 11B | | 44 | D3 | D4 | D8 | D8 | 11C | | 45 | NC | NC | NC | D17 | 9B | | 46 | NC | NC | NC | Q17 | 10B | | 47 | | С | Q | 1 | 11A | | 48 | Α | Α | Vss | Vss | 10A | | 49 | | A | 4 | | 9A | | 50 | | A | 4 | | 8B | | 51 | | A | A | | 7C | | 52 | | A | A | | 6C | | 53 | | /I | 3 | | 8A | | 54 | NC | NC | NC | /BW1 | 7A | | 55 | /NW0 | /BW0 | /BW0 | /BW0 | 7B | | 56 | К | | | 6B | | | 57 | /K | | | 6A | | | 58 | NC | NC | NC | /BW3 | 5B | | 59 | /NW1 | NC | /BW1 | /BW2 | 5A | | 60 | /W | | | 4A | | | 61 | | A | 4 | | 5C | | 62 | А | | | 4B | | | 63 | Α | Α | Α | NC | 3A | | 64 | Vss | | | 2A | | | 65 | /CQ | | | 1A | | | 66 | NC | NC | Q9 | Q18 | 2B | | 67 | NC | NC | D9 | D18 | 3B | | 68 | NC | NC | NC | D27 | 1C | | 69 | NC | NC | NC | Q27 | 1B | | 70 | NC | NC | Q10 | Q19 | 3D | | 71 | NC | NC | D10 | D19 | 3C | | 72 | NC | NC | NC | D28 | 1D | | Bit | Signal name | | | | Rumn | |-----|-------------|----|-----|------|----------| | | Signal name | | | Bump | | | no. | х8 | X9 | x18 | x36 | ID | | 73 | NC | NC | NC | Q28 | 2C | | 74 | Q4 | Q5 | Q11 | Q20 | 3E | | 75 | D4 | D5 | D11 | D20 | 2D | | 76 | NC | NC | NC | D29 | 2E | | 77 | NC | NC | NC | Q29 | 1E | | 78 | NC | NC | Q12 | Q21 | 2F | | 79 | NC | NC | D12 | D21 | 3F | | 80 | NC | NC | NC | D30 | 1G | | 81 | NC | NC | NC | Q30 | 1F | | 82 | Q5 | Q6 | Q13 | Q22 | 3G | | 83 | D5 | D6 | D13 | D22 | 2G | | 84 | | /D | LL | | 1H | | 85 | NC | NC | NC | D31 | 1J | | 86 | NC | NC | NC | Q31 | 2J | | 87 | NC | NC | Q14 | Q23 | 3K | | 88 | NC | NC | D14 | D23 | 3J | | 89 | NC | NC | NC | D32 | 2K | | 90 | NC | NC | NC | Q32 | 1K | | 91 | Q6 | Q7 | Q15 | Q24 | 2L | | 92 | D6 | D7 | D15 | D24 | 3L | | 93 | NC | NC | NC | D33 | 1M | | 94 | NC | NC | NC | Q33 | 1L | | 95 | NC | NC | Q16 | Q25 | 3N | | 96 | NC | NC | D16 | D25 | 3M | | 97 | NC | NC | NC | D34 | 1N | | 98 | NC | NC | NC | Q34 | 2M | | 99 | Q7 | Q8 | Q17 | Q26 | 3P | | 100 | D7 | D8 | D17 | D26 | 2N | | 101 | NC | NC | NC | D35 | 2P | | 102 | NC | NC | NC | Q35 | 1P | | 103 | A | | | 3R | | | 104 | Α | | | | 4R | | 105 | А | | | | 4P | | 106 | А | | | | 5P | | 107 | Α | | | | 5N | | 108 | А | | | | 5R | | 109 | _ | | | | Internal | #### **JTAG Instructions** | Instructions | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | The EXTEST instruction allows circuitry external to the component package to be tested. Boundary-scan register cells at output pins are used to apply test vectors, while those at input pins capture test results. Typically, the first test vector to be applied using the EXTEST instruction will be shifted into the boundary scan register using the PRELOAD instruction. Thus, during the update-IR state of EXTEST, the output drive is turned on and the PRELOAD data is driven onto the output pins. | | IDCODE | The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in capture-DR mode and places the ID register between the TDI and TDO pins in shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the test-logic-reset state. | | BYPASS | The BYPASS instruction is loaded in the instruction register when the bypass register is placed between TDI and TDO. This occurs when the TAP controller is moved to the shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. | | SAMPLE / PRELOAD | SAMPLE / PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the instruction register, moving the TAP controller into the capture-DR state loads the data in the RAMs input and Q pins into the boundary scan register. Because the RAM clock(s) are independent from the TAP clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e., in a metastable state). Although allowing the TAP to sample metastable input will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture setup plus hold time (tcs plus tch). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the boundary scan register. Moving the controller to shift-DR state then places the boundary scan register between the TDI and TDO pins. | | SAMPLE-Z | If the SAMPLE-Z instruction is loaded in the instruction register, all RAM Q pins are forced to an inactive drive state (high impedance) and the boundary register is connected between TDI and TDO when the TAP controller is moved to the shift-DR state. | ## **JTAG Instruction Coding** | IR2 | IR1 | IR0 | Instruction | Note | |-----|-----|-----|------------------|------| | 0 | 0 | 0 | EXTEST | | | 0 | 0 | 1 | IDCODE | | | 0 | 1 | 0 | SAMPLE-Z | 1 | | 0 | 1 | 1 | RESERVED | | | 1 | 0 | 0 | SAMPLE / PRELOAD | | | 1 | 0 | 1 | RESERVED | | | 1 | 1 | 0 | RESERVED | | | 1 | 1 | 1 | BYPASS | | $\textbf{Note 1.} \ \ \mathsf{TRISTATE} \ \ \mathsf{all} \ \ \mathsf{Q} \ \ \mathsf{pins} \ \ \mathsf{and} \ \ \mathsf{CAPTURE} \ \ \mathsf{the} \ \ \mathsf{pad} \ \ \mathsf{values} \ \ \mathsf{into} \ \ \mathsf{a} \ \ \mathsf{SERIAL} \ \ \mathsf{SCAN} \ \ \mathsf{LATCH}.$ #### **TAP Controller State Diagram** ## **Disabling the Test Access Port** It is possible to use this device without utilizing the TAP. To disable the TAP Controller without interfering with normal operation of the device, TCK must be tied to Vss to preclude mid level inputs. TDI and TMS are designed so an undriven input will produce a response identical to the application of a logic 1, and may be left unconnected. But they may also be tied to VDD through a 1 $k\Omega$ resistor. TDO should be left unconnected. <sub>/</sub>µPD44325082, 44325092, 44325182, 44325362 #### Test Logic (Data Scan) #### **Package Drawing** ## 165-PIN PLASTIC FBGA (13x15) | ITEM | MILLIMETERS | |------|-------------| | D | 13.00 | | E | 15.00 | | ZD | 1.50 | | ZE | 0.50 | | е | 1.00 | | h | 0.60 | | Α | 1.40 | | A1 | 0.40 | | A2 | 1.00 | | b | 0.50 | | у | 0.08 | | Х | 0.08 | | W | 0.15 | | y1 | 0.20 | This package drawing is a preliminary version. It may be changed in the future. #### **Recommended Soldering Condition** Please consult with our sales offices for soldering conditions of these products. #### **★** Types of Surface Mount Devices μPD44325082F5-EQ2: 165-pin PLASTIC FBGA (13 x 15) μPD44325092F5-EQ2: 165-pin PLASTIC FBGA (13 x 15) μPD44325182F5-EQ2: 165-pin PLASTIC FBGA (13 x 15) μPD44325362F5-EQ2: 165-pin PLASTIC FBGA (13 x 15) # **Revision History** | Edition/ | Pa | ge | Type of | Location | Description | |--------------|------------|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | Date | This | Previous | revision | | (Previous edition $\rightarrow$ This edition) | | | edition | edition | | | | | 1st edition/ | Throughout | Throughout | Modification | _ | Preliminary Product Information | | Oct. 2004 | | | | | → Preliminary Data sheet | | | | | | Package Code | F5-EQ1 → F5-EQ2 | | | | | Deletion | _ | –E60 (167MHz) and –E75 (133MHz) | | | pp.3-6 | pp.3-6 | Addition | Pin Configurations | Remark 2 has been added | | | p.9 | _ | | Power-on Sequence | Power-on sequence has been added | | | p.14 | p.14 | Modification | DC Characteristics IDD (MAX.) | | | | | | | MAX. Un x8, x9 x18 x36 x8, x9 x18 x36 | x8, x9 x18 x36 -E40 750 1,050 1,250 mA -E50 650 900 1,050 MAX. Unit x8, x9 x18 x36 | #### NOTES FOR CMOS DEVICES — #### (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{\rm IL}$ (MAX) and $V_{\rm IH}$ (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{\rm IL}$ (MAX) and $V_{\rm IH}$ (MIN). ## **②** HANDLING OF UNUSED INPUT PINS Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. #### ③ PRECAUTION AGAINST ESD A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. #### **4) STATUS BEFORE INITIALIZATION** Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. #### (5) POWER ON/OFF SEQUENCE In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. #### **6** INPUT OF SIGNAL DURING POWER OFF STATE Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. QDR RAMs and Quad Data Rate RAMs comprise a new series of products developed by Cypress Semiconductor, Renesas, IDT, Micron Technology, Inc., NEC Electronics, and Samsung. - The information in this document is current as of October, 2004. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information. - No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document. - NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others. - Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. - While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features. - NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific". - The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application. - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots. - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support). - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc. The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application. #### (Note) - (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries. - (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).