LVT16V8-6, -7 #### **FEATURES** - Fastest 3V PLD 6.0ns t<sub>PD</sub> - Supports 3-volt/5-volt mixed systems - Low ground bounce <1.1V worst case</li> - Bus-hold devices eliminate the need for external pull-up resistors on unused inputs - Metastable immune device - High output drive capability: 32mA/-16mA - Available in 20-pin Plastic Small Outline, PLCC and DIP packages - Architectural flexibility - Emulates all 20 pin PAL devices - Up to 16 inputs and 8 outputs - Independently programmable I/O macrocells - Independently programmable output polarity - Product term output enable for combinatorial functions - Preload and Power Up Reset of all registers - Design support provided by third party CAE vendors - Programming support on industry standard programmers #### **DESCRIPTION** The LVT16V8 is a versatile, high performance, 3-volt GAL-type device with a pin-to-pin propagation delay of 6.0ns. The LVT16V8 operates in mixed 3-volt/5-volt power supply systems. The device is manufactured in Philips QUBiC BiCMOS process. In addition to the speed advantages, the BiCMOS process provides the higher noise immunity needed in 3-volt systems. The LVT16V8 is identical in function and fuse map to most industry standard 16V8s. The flexibility of the output macrocell allows the device to be used as a replacement for any of the common PLDs listed in Table 1. The LVT16V8 outputs do not exhibit a metastable state due to setup/hold time violations at the flip-flop inputs. The 3-volt LVT16V8 inputs and outputs interface to 5-volt as well as 3-volt devices. The LVT16V8 uses an AND/OR array for direct implementation of sum of products equations. Third-party CAE suppliers which support the LVT16V8 include Data I/O's Abel, Exemplar Logic's Core, Logical Devices CUPL, Isdata's LOG/IC, OrCAD-PLD, and Minc's PLDesigner. After programming and verification, designs using the LVT16V8 can be secured by programming a security fuse link. Once programmed, the security fuse prevents readback of the internal programmed pattern. The LVT16V8 is programmed using industry standard programmers, including Data I/O's Unisite, 2900, and 3900, and various programmers from BP Microsystems. #### **PIN CONFIGURATIONS** #### **PIN DESCRIPTIONS** | SYMBOL | DESCRIPTION | |-----------------|----------------| | CLK | Clock | | GND | Ground | | 1 | Input | | 1/0 | Input/Output | | OE | Output Enable | | V <sub>CC</sub> | Supply Voltage | #### ORDERING INFORMATION | DESCRIPTION | ORDER CODE | DRAWING NUMBER | |-------------------------------------------------|------------------------------------------------------|----------------| | 20-Pin Plastic Dual-In-Line Package 300mil-wide | LVT16V8-6N 6.0ns device<br>LVT16V8-7N 7.5ns device | 501146-1 | | 20-Pin Plastic Leaded Chip Carrier | LVT16V8-6A 6.0ns device<br>LVT16V8-7A 7.5ns device | 1 501390-1 | | 20-Pin Plastic Small Outline Package | LVT16V8-6D 6.0ns device<br>LVT16V8-7D 7.5ns device | 1 \$01163-1 | | 20-Pin Plastic Shrink Small Outline Package | LVT16V8-6DB 6.0ns device<br>LVT16V8-7DB 7.5ns device | SO 1930-1 | 1995 Oct 27 2 LVT16V8-6, -7 #### **FUNCTIONAL DESCRIPTION** The LVT16V8 uses an industry standard AND/OR logic array structure to implement sum of products equations. Figure 1 is a functional diagram of the LVT16V8. The LVT16V8's eight dedicated inputs and two multi-function input pins are connected to a 72 product term AND array. Of the 72 product terms, 64 are used for logic and 8 are used for direction control. The programmable AND array drives a fixed OR array. The eight OR terms drive eight output macrocells which are individually configurable by the user. A logic diagram of the LVT16V8 is given in Figure 2. The LVT16V8 also contains a 64-bit signature field that can be used to store information like manufacturing part number, revision level, etc. This field is accessible to the user even when the security fuse is programmed. Figure 1. Functional Diagram ### **LOGIC DIAGRAM** Figure 2. Logic Diagram LVT16V8-6, -7 #### **OUTPUT MACROCELL** The LVT16V8 output macrocell is configurable to support emulation of a variety of different types of PLDs. There are 18 configuration bits in each OMC which control whether the output is registered or combinatorial, output polarity, output enable, and feedback operation. #### **Global Output Macrocell Configurations** Globally, the OMCs are programmed as one of the following primary configurations: registered, complex, or simple. Two global configuration bits, GCF0 and GCF1, control the configuration mode for the eight macrocells. In addition to the global configuration bits, each individual OMC has two configuration bits, MCF0 and MCF1, which configure the output polarity and the input/output configuration for each OMC. Table 2 lists the configuration modes. In the registered mode, all OMCs are configured as either dedicated registered outputs or as combinatorial I/O functions. The clock and OE signals are common to all registered OMCs. There are a total of eight product terms available for each registered OMC. OMCs configured as combinatorial I/O have asynchronous product term direction control. There are a total of seven product terms available for each combinatorial OMC. Dedicated input or outputs can be implemented as subsets of this configuration. In the complex mode, OMCs are configured as either dedicated outputs or combinatorial I/O functions with programmable output polarity. Six of the eight OMCs can be configured as combinatorial I/O. The OMCs associated with pins 12 and 19 do not have input capability, and can only be configured as dedicated outputs. Designs requiring eight combinatorial outputs can be implemented in registered mode. In the simple mode, OMCs have a maximum of eight logic product terms. The output polarity is individually programmable. Because the feedback paths of all OMCs are routed via adjacent pins, pins 15 and 16 cannot be configured as inputs or I/O, and operate only as dedicated inputs. #### **Local Configuration Functions** The polarity of each OMC can be active High or active Low, either to match a signal's polarity requirements or to reduce the number of product terms required to realize a logic function. Polarity selection is controlled by MCF1 in the OMC, and affects both registered and combinatorial outputs. Each output buffer's 3-State control signal is driven either by a dedicated input or a product term signal. Using a product term allows the control to be a function of any product of the input or output feedback signals. The bidirectional I/O pins may be configured as dedicated inputs if the output buffer is disabled. Table 1. PLD Architectures Emulated by LVT16V8 | PLD Architectures Emulated by LVT16V8 | LVT16V8 Global OMC Mode | |--------------------------------------------------------------------------------------|-------------------------| | 16R8<br>16R6<br>16R4<br>16RP8<br>16RP6<br>16RP4 | Registered | | 16L8<br>16H8<br>16P8 | Complex | | 10L8<br>12L6<br>14L4<br>16L2<br>10H6<br>12H6<br>14H4<br>16H2<br>10P8<br>12P6<br>14P4 | Simple | LVT16V8-6, -7 **Table 2. Output Macrocell Configurations** | | GCF <sub>0</sub> | GCF <sub>1</sub> | MCF <sub>0</sub> | MCF <sub>1</sub> | NOTES | |-----------------------------------|------------------|------------------|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------| | Registered Mode | | | | • | | | Registered Output: Active Low | 0 | 1 | 0 | 0 | Pin 1 controls the common clock for all registered outputs. Pin 11 controls the common OE for all registered outputs. | | | | | | | Pins 1 and 11 are permanently configured as CLK and OE, respectively. | | Registered Output: Active High | 0 | 1 | 0 | 1 | Pin 1 controls the common clock for all registered outputs. Pin 11 controls the common OE for all registered outputs. | | | ŀ | | | | Pins 1 and 11 are permanently configured as CLK and OE, respectively. | | Combinatorial I/O: Active Low | 0 | 1 | 1 | 0 | Pins 1 and 11 are permanently configured as CLK and OE, respectively. | | Combinatorial I/O: Active High | 0 | 1 | 1 | 1 | Pins 1 and 11 are permanently configured as CLK and OE, respectively. | | Complex Mode | | | | | | | Combinatorial I/O: Active Low | 1 | 1 | 1 | 0 | Pins 13 through 18 only. | | Combinatorial I/O: Active High | 1 | 1 | 1 | 1 | Pins 13 through 18 only. | | Combinatorial Output: Active Low | 1 | 1 | 1 | 0 | Pins 12 and 19 only. | | Combinatorial Output: Active High | 1 | 1 | 1 | 1 | Pins 12 and 19 only. | | Simple Mode | | | | | | | Combinatorial I/O: Active Low | 1 | 0 | 0 | 0 | All I/O pins except pins 15 and 16. | | Combinatorial I/O: Active High | 1 | 0 | 0 | 1 | All I/O pins except pins 15 and 16. | | Combinatorial Output: Active Low | 1 | 0 | 0 | 0 | Pins 15 and 16 only. | | Combinatorial Output: Active High | 1 | 0 | 0 | 1 | Pins 15 and 16 only. | | Dedicated Input: Active Low | 1 | 0 | 1 | 0 | All I/O pins except pins 15 and 16. | | Dedicated Input: Active High | 1 1 | Ιo | 1 | 1 1 | All I/O pins except pins 15 and 16. | Figure 3. The Output Macro Cell Logic Diagram 1995 Oct 27 ■ 7110826 0095651 427 ■ LVT16V8-6, -7 **Table 3. Metastability Characteristics** | | 0°C | | 25 | °C | 75°C | | | |------|----------|------------------------|----------|------------------------|----------|----------------------|--| | | τ | To | τ | T <sub>O</sub> | τ | To | | | 3.6V | 84.60ps | 3.17 × 10 <sup>5</sup> | 85.80ps | 163×10 <sup>6</sup> | 122.00ps | $2.66 \times 10^{2}$ | | | 3.3V | 88.90ps | 1.78×10 <sup>6</sup> | 104.00ps | 3.62 × 10 <sup>4</sup> | 114.00ps | $7.69 \times 10^{4}$ | | | 3.0V | 121.00ps | 1.90 × 10 <sup>3</sup> | 129.00ps | 1.01 × 10 <sup>3</sup> | 145.00ps | $2.56 \times 10^{2}$ | | #### **METASTABILITY CHARACTERISTICS** The LVT16V8's outputs do not exhibit output anomalies even if the setup and/or hold time to the flip-flops are violated. The LVT16V8 is metastable immune due to two characteristics. The first is a patented Philips circuit that prevents the outputs from glitching, oscillating, or remaining in the linear region. The second is the flip-flop's inherent ability to resolve the metastable condition. If a metastable event occurs within the flip-flop, there is an increased clock to Q delay. This delay is a function of the metastability characteristics of the device, defined by the parameters $\tau$ and $T_{O}.$ Since the LVT16V8's outputs do not exhibit anomalies, the only metastable failure that can propagate in the system is when the next flip-flop in the system samples the LVT16V8's output during an input transition. By allowing sufficient time for the clock to Q delay, propagation of metastable failures are avoided. As an example, suppose the LVT16V8 is used to synchronize 10MHz asynchronous data in a system with a 50MHz clock frequency. The output is sampled 8.5ns after the clock edge to ensure that any clock to Q delays resulting from internal metastability are complete and the outputs are transitioned. The mean time to failure (MTBF) is calculated by: $$\mathsf{MTBF} = \frac{e^{t'/\tau}}{\mathsf{T_OF_CF_I}}$$ where t' = sample time from clock edge (s) F<sub>C</sub> = clock frequency (Hz) F<sub>I</sub> = average input event frequency (Hz) $\tau$ = metastability time constant (s) T<sub>O</sub> = normalization constant for the propagation delay of the device (s) Here, F<sub>I</sub> is twice the data frequency, or 20MHz, because the input consists of both High and Low transitions. F<sub>C</sub> is 50MHz, F<sub>I</sub> is 20MHz, $\tau$ is 83ps, t' is 8.5ns, and T<sub>O</sub> is 2.2 $\times$ 10 $^{17}$ seconds. This gives a MTBF of 43.1 years. Figure 4. Mean Time Between Failures (MTBF) vs. t\* $V_{CC} = 3.3 \text{ volts; } T_{amb} = 25^{\circ}C$ LVT16V8-6, -7 #### **POWER-UP RESET OPERATION** The LVT16V8's internal registers are reset when power is applied to the device. When the device is in register mode, all outputs are high, independent of the programmed polarity. In the simple and complex modes, the output state is a function of the programmed polarity. #### **Register Preload** The LVT16V8 registers can be pre-loaded via the I/O pins so that state machines can be tested without stepping through all known states. This allows for testing for correct operation in invalid states by loading flip-flops directly and observing that the logic recovers correctly. This functionality if available even when the security bit is programmed. The register preload is available on device programmers that are approved for programming the LVT16V8. ### **INPUT/OUTPUT BUFFER CHARACTERISTICS** The BiCMOS process provides increased noise immunity over CMOS processes. The ground bounce for the LVT16V8 is typically under 0.8 volts, and under 1.1 volts with $V_{\rm CC}=3.6$ volts. The test for ground bounce is done with seven outputs switching from High to Low, and the eighth output Low. $V_{CC}$ bounce occurs on a non-switching active High output, while other outputs transition High. $V_{CC}$ bounce is more critical in 3.3 volt systems than 5 volt systems because of the lower noise margin between $V_{CC}$ and $V_{OH}.$ The LVT16V8's $V_{CC}$ bounce is typically less than 1.0 volt. Bus hold devices maintain the input High or Low until a minimum level of overdrive current is supplied to change the state. Bus hold devices are used when an input is unused and unconnected. The bus hold circuit can sink the minimum low sustaining current at the maximum $V_{\rm IL}$ , and can source the minimum high sustaining current at $V_{\rm IH}$ minimum. An external driver must source at least $I_{\rm BHLO}$ to switch a node from Low to High, and $I_{\rm BHHO}$ to switch a node from High to Low. The LVT16V8 outputs directly drive TTL inputs. A pullup resistor is required when the LVT16V8 drives 5-volt CMOS threshold devices. The LVT16V8 device inputs directly interface to 5-volt devices. #### **DESIGN TOOLS** There are a wide variety of third party tools that run on PC and workstation platforms that target the LVT16V8. Third party development systems are available from Data I/O, Minc, Exemplar Logic, ISDATA, Logical Devices, Viewlogic, OrCAD, and others. Third party software tools support the three different global OMC modes as different device types. These device types are listed in Table 4. Most design tools automatically select the device type, generally based on the register and output enable (OE) usage. If a design contains registers, the software selects the register mode. If a design contains combinatorial outputs with output enable controlled by a product term, the software selects the complex mode. The software selects the simple mode only when all outputs are dedicated combinatorial without OE control. The different device types listed in Table 4 can be used to override the automatic device selection by the software. For further details, refer to the software manuals. Table 4. Third Party Design Tools | THIRD PARTY | | | | | |----------------------|-------------------------|----------------------|----------------------|------------------| | SOFTWARE TOOL | REGISTERED | COMPLEX | SIMPLE | AUTO MODE SELECT | | Data I/O ABEL | P16V8R | P16V8C | P16V8AS | P16V8 | | Logical Devices CUPL | G16V8MS | G16V8MA | G16V8AS | G16V8 | | Isdata LOG/IC | GAL16V8_R | GAL16V8_C7 | GAL16V8_C8 | GAL16V8 | | OrCAD-PLD | Registered <sup>1</sup> | Complex <sup>1</sup> | Simple <sup>1</sup> | GAL16V8A | | Minc PLDesigner | P16V8R <sup>1</sup> | P16V8C <sup>1</sup> | P16V8C <sup>1</sup> | P16V8A | | TANGO-PLD | G16V8R | G16V8C | G16V8AS <sup>2</sup> | G16V8 | #### NOTES: - Used with Configuration keyword. - 2. Supported on Version 1.20 or later. LVT16V8-6, -7 #### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>** | SYMBOL | PARAMETER | RAT | RATINGS | | | |------------------|--------------------------------------------|------|---------|----|--| | STWIDOL | PANAMICIEN | MIN | UNIT | | | | V <sub>CC</sub> | Supply voltage <sup>2</sup> | -0.5 | 4.6 | V | | | V <sub>IN</sub> | Input voltage <sup>2</sup> | -0.5 | 7.0 | V | | | V <sub>OUT</sub> | Output voltage <sup>3</sup> | -0.5 | 5.5 | ٧ | | | l <sub>iN</sub> | Input current | -30 | 30 | mA | | | l <sub>OUT</sub> | Output current | | 100 | mA | | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | | | TJ | Junction temperature | | 150 | °C | | | T <sub>amb</sub> | Ambient temperature | | 75 | °C | | | T <sub>R</sub> | Allowable thermal rise ambient to junction | | 75 | °C | | #### NOTES: Except in programming mode. #### **OPERATING RANGE** | SYMBOL | PARAMETER | RATI | NGS | LINUT | |------------------|--------------------------------|------|-----|-------| | | FARAWIETER | MIN | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | 3.0 | 3.6 | ٧ | | T <sub>amb</sub> | Operating free-air temperature | 0 | 75 | °C | Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other condition above those indicated in the operational and programming specification of the device is not implied. <sup>3.</sup> Outputs can be pulled up to 7V via external pull-up resistor. LVT16V8-6, -7 ### DC ELECTRICAL CHARACTERISTICS Commercial: $3.0V \le V_{CC} \le 3.6V$ ; $0^{\circ}C \le T_{amb} \le 70^{\circ}C$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |-------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------|---------------------------------------|----------| | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = MIN | | 0.8 | V | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = MAX | 2.0 | | V | | VI | Clamp voltage | V <sub>CC</sub> = MiN, I <sub>IN</sub> = -18mA | | -1.2 | V | | | | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> -0.2 | · · · · · · · · · · · · · · · · · · · | V | | $V_{OH}$ | High-level output voltage | I <sub>OH</sub> = -16mA | 2.0 | | V | | | | I <sub>OH</sub> = -6 mA | 2.4 | | V | | | | l <sub>OL</sub> = 100μA | | 0.2 | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 32 mA | | 0.5 | V | | | | I <sub>OL</sub> = 16 mA | | 0.4 | V | | Input curr | ent | | | | | | I <sub>IL</sub> | Low-level input leakage current (except Pin 1) | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.0V | | -10 | μΑ | | l <sub>IH</sub> | High-level input leakage current (except Pin 1) | V <sub>CC</sub> = MAX, V <sub>IN</sub> = V <sub>CC</sub> | | 10 | μА | | l <sub>I</sub> | Input leakage current (Pin 1) | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 5.5V | | 100 | μΑ | | I <sub>BHL</sub> | Bus hold low sustaining current | V <sub>CC</sub> = 3V, V <sub>IN</sub> = 0.8V | 75 | | μА | | І <sub>внн</sub> | Bus hold high sustaining current | V <sub>CC</sub> = 3V, V <sub>IN</sub> = 2V | -75 | · · · · · · · · · · · · · · · · · · · | μА | | I <sub>BHLO</sub> | Bus hold low overdrive current <sup>2</sup> | V <sub>CC</sub> = 3.6V | 500 | | μΑ | | <sup>1</sup> внно | Bus hold high overdrive current <sup>2</sup> | V <sub>CC</sub> = 3.6V | -500 | | μА | | Output cu | rrent | | ·*···································· | | <u>-</u> | | loff | Output off current | V <sub>CC</sub> = 0V, V <sub>IN</sub> or V <sub>OUT</sub> = 0 to 4.5V | | ±10 | μА | | l <sub>EX</sub> | Current into an output in high state when V <sub>O</sub> > V <sub>CC</sub> | V <sub>O</sub> = 5.5V, V <sub>CC</sub> = 3.0V | | ±100 | μΑ | | lozh | Output leakage current | V <sub>OUT</sub> = 5.5V | | 10 | μА | | l <sub>OZL</sub> | Output leakage current | V <sub>OUT</sub> =0V | | -10 | μА | | Isc | Short circuit current <sup>1</sup> | V <sub>OUT</sub> = 0.5V | -30 | -220 | mA | | lcc | Supply current | $V_{CC}$ = 3.6V, Outputs disabled, $V_{IN}$ = $V_{CC}$ or GND; $I_{OUT}$ = Open | | 90 | mA | #### NOTES <sup>1.</sup> One output is tested at a time. Duration of the short-circuit test does exceed one second. <sup>2.</sup> These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where input current may be affected. LVT16V8-6, -7 ### **AC ELECTRICAL CHARACTERISTICS<sup>3</sup>** Commercial: $3.0V \le V_{CC} \le 3.6V$ ; $0^{\circ}C \le T_{amb} \le 70^{\circ}C$ | SYMBOL | PARAMETER | TEST COMPLETIONS | LVT16V8-6 | | | ι | .VT16V8- | 7 | | |------------------|--------------------------------------------------------------------------------------------|-----------------------|-----------|-------------|-----|-----|----------|------|-----| | STINDOL | PARAMEIER | TEST CONDITIONS | MIN | MIN TYP MAX | MIN | ТҮР | MAX | UNIT | | | t <sub>PD</sub> | Input or feedback to non-registered output | C <sub>L</sub> = 50pF | | | 6.0 | | | 7.5 | ns | | ts | Setup time from input or feedback to Clock | | 4.0 | | | 6.0 | | | ns | | t <sub>H</sub> | Hold time | | 0 | | | 0 | | | ns | | tco | Clock to output | | | | 5.0 | | | 5.0 | ns | | t <sub>CF</sub> | Clock to feedback <sup>1</sup> | | | | 3.0 | | , | 3.5 | ns | | † <sub>WL</sub> | Width of Clock LOW | | 3.0 | | | 4.0 | | | ns | | twH | Width of Clock HIGH | | 3.0 | | | 4.0 | | | ns | | | Maximum frequency;<br>External feedback 1/(t <sub>S</sub> + t <sub>CO</sub> ) <sup>2</sup> | , | 111 | | | 91 | | | MHz | | fMAX | Maximum frequency;<br>Internal feedback 1/(t <sub>S</sub> + t <sub>CF</sub> ) <sup>2</sup> | | 135 | | | 118 | | | MHz | | t <sub>EA1</sub> | Input, I/O, Feedback to Output<br>Valid | | | | 7.0 | | | 9.0 | ns | | t <sub>ER1</sub> | Input, I/O, Feedback to Output<br>3-State | C <sub>L</sub> = 5pF | | | 7.0 | | | 9.0 | ns | | t <sub>EA2</sub> | OE to Output Valid | C <sub>L</sub> = 50pF | | | 5.0 | | | 6.0 | ns | | t <sub>ER2</sub> | OE to Output 3-State | C <sub>L</sub> = 5pF | | | 5.0 | | · | 6.0 | ns | | t <sub>PR</sub> | Power-up reset delay | | | | 1 | | | 1 | μs | | SYMBOL | PARAMETER | TEST CO | TEST CONDITIONS | | LVT16V8-6 | | L | .VT16V8- | 7 | | |------------------|----------------------------|-------------------------|--------------------------|-----|-----------|-----|-----|----------|-----|------| | | FANAMILICA | 1237 CO | NDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | C <sub>IN</sub> | Input Capacitance (Pin 1) | V <sub>IN</sub> = 2.0V | V <sub>CC</sub> = 3.3V, | | 10 | | | 10 | | pF | | | Input Capacitance (Others) | V <sub>IN</sub> = 2.0V | T <sub>amb</sub> = 25°C, | | 6 | | | 6 | | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 2.0V | f = 1MHz | | 8 | | | 8 | | pF | | Ground I | Ground Bounce | | | TYP | MAX | UNIT | |------------------|---------------------------------|------------------------------------------------------------|--|-----|-----|------| | V <sub>OLP</sub> | Maximum dynamic V <sub>OL</sub> | $V_{CC} = 3.3V, T_{amb} = +25^{\circ}C,$<br>$C_{L} = 50pF$ | | 0.7 | 1.1 | V | 3. Reference diagrams on page 12. Calculated from measured f<sub>MAX</sub> internal. This parameter is not 100% tested, but is calculated at initial characterization and at any time the design is modified where its value may be affected. LVT16V8-6, -7 ### **SWITCHING WAVEFORMS** #### NOTES: - 1. $V_T = 1.5V$ . - Input pulse amplitude 0V to 3.0V. Input rise and fall times 1.5ns max. #### **AC WAVEFORMS** 1995 Oct 27 7110826 0095657 945 📼 LVT16V8-6, -7 #### **LVT16V8-6 TIMING CHARACTERIZATION** 1995 Oct 27 2 7110826 0095658 881 = 13 LVT16V8-6, -7 ### LVT16V8-6 TIMING CHARACTERIZATION 1995 Oct 27 7110826 0095659 718 📟 LVT16V8-6, -7 LVT16V8-6 I<sub>CC</sub> vs. FREQUENCY Output load = 50pF; No resistor load; 10-bit counter LVT16V8-6, -7 ### **TEST CIRCUIT** Table 5. Thermal Impedances | PACKAGES | ΘJA | |-------------------------------------|--------| | 20-pin plastic dual in-line package | 68°C/W | | 20-pin plastic leaded chip carrier | 72°C/W | | 20-pin small outline package | 88°C/W | LVT16V8-6, -7 ### DIP20: plastic dual in-line package; 20 leads (300 mil) SOT146-1 #### DIMENSIONS | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | ٥ | b <sub>1</sub> | O | D <sup>(1)</sup> | E <sup>(1)</sup> | e | e <sub>1</sub> | L | ME | MH | w | Z <sup>(1)</sup><br>max. | |------|-----------|------------------------|------------------------|--------------|----------------|--------------|------------------|------------------|------|----------------|--------------|--------------|-------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 0.36<br>0.23 | 26.92<br>26.54 | 6.40<br>6.22 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 2.0 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ICCUE DATE | | | |----------|-----|-------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | SOT146-1 | | | SC603 | | € | <del>92-11-17</del><br>95-03-11 | 1995 Oct 27 • 7110826 0095662 202 **=** LVT16V8-6, -7 ### PLCC20: plastic leaded chip carrier; 20 leads #### SOT380-1 #### DIMENSIONS | J 11111 E 1 1 | 0.0 | | | | | | | | | | | | | | | | | | | | | | |---------------|--------------|------------------------|----------------|------------------------|--------------|-----------------------|--------------|------------------|------|--------------|--------------|----------------|---------------|--------------|--------------|-----|------|-----|---------------------------------------|---------------------------|-----|---| | UNIT | A | A <sub>1</sub><br>min. | A <sub>3</sub> | A <sub>4</sub><br>max. | Ьp | <b>b</b> <sub>1</sub> | D(1) | E <sup>(1)</sup> | е | eD | eE | Н <sub>D</sub> | HE | k | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup><br>max. | ZE <sup>(1)</sup><br>max. | β | | | mm | 4 57<br>4 19 | 0 51 | 0 25 | 3.05 | 0 53<br>0 33 | 0.81<br>0.66 | 9 04<br>8 89 | 9 04<br>8.89 | 1 27 | 8 38<br>7 37 | 8 38<br>7 37 | 10 03<br>9 78 | 10 03<br>9 78 | 1 22<br>1.07 | 1 44<br>1 02 | 018 | 0 18 | 010 | 2 16 | 2 16 | 45° | İ | 1. Plastic or metal protrusions of 0.01 inches maximum per side are not included | OUTLINE | | REFERE | NCES | EUROPEAN | IOOUE DATE | | | |----------|-----|----------|------|------------|---------------------------------|--|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | | | SOT380-1 | | MO-047AA | | | <del>92-11-17</del><br>95-02-25 | | | 1995 Oct 27 🐷 7110826 0095663 149 🖿 LVT16V8-6, -7 ### SO20: plastic small outline package; 20 leads; body width 7.5 mm #### DIMENSIONS | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | ь <sub>р</sub> | c | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | Ө | |------|-----------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|------|----------------|-----|------------|------------|------|------|-----|------------------|----------| | mm | 2.65 | 0.30<br>0.10 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 13.0<br>12.6 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included | OUTLINE | | REFERE | NCES | <br>EUROPEAN | ICCUIT DATE | |----------|--------|----------|------|--------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT163-1 | 075E04 | MS-013AC | | € ⊕ | <del>92-11-17</del><br>95-01-24 | 1995 Oct 27 7110826 0095664 085 🚥 LVT16V8-6, -7 ## SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm SOT339-1 #### DIMENSIONS (mm are the original dimensions) | | | | | _ | | , | | | | | | | | | | | | | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | рb | c | (1) | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | | mm | 2.0 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.20 mm maximum per side are not included. | OUTLINE | | REFERE | EUROPEAN | 100115 5 4 5 5 | | | | | |----------|-----|----------|----------|----------------|------------|---------------------------------|--|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | | SOT339-1 | | MO-150AE | | | | <del>93-09-08</del><br>95-02-04 | | |