No. 5055A LC382161T-17 2 MEG (65536 words $\times$ 16 bits $\times$ 2 banks) Synchronous DRAM ### Overview The LC382161T is a 3.3 V single-voltage power supply synchronous DRAMs with a 65536-word × 16-bit × 2-bank organization. This DRAM features a large capacity, high speed, and low power due to the provision of synchronization circuits and the use of CMOS peripheral circuits. Thus this is optimal for use in a wide range of applications, from main and graphic memory in computers to consumer products. The LC382161T DRAM uses multiplexed address inputs and is packaged in a 50-pin TSOP package that supports high-density mounting. This DRAM uses auto-refresh (CBR refresh) performed 512 times every 8 ms as the refresh technique. #### **Features** - Organization: 65536 words × 16 bits × 2 banks - All I/O signals (except CKE) are synchronized with the rising edge of the system clock. - Basic specifications conform to the JEDEC standards for 16 Mbit synchronous DRAM. - A pulse RAS scheme is used. - Two bank internal structure (2 banks × 65536 words × 16 bits). Continuous operation across the two banks is supported via the A9 pin. - Burst length setting (1, 2, 4, 8, or full page) - Burst type setting (sequential or interleaved) - · Burst output operations are interruptible. - The CAS latency can be set using an address key. (CAS latency: 1 or 2) - · Auto-refresh function - Power-down and suspend operations can be controlled from the CKE pin. - I/O byte order is controlled by the DQM pin. - · Fabrication in a CMOS process - Single 3.3 V power supply - LVTTL compatible - Low power Standby: 7.2 mW Operating: 324 mW · Package: TSOP 50-pin (400 mil) plastic package: LC382161T # **Package Dimensions** unit: mm #### 3211-TSOP50 ### Pin Assignment ### **Pin Functions** | Pin | Function | Pin | Function | |------------------|-----------------------------------|-------------------|-------------------------------| | A0 to A9 | Address input | CAS | Column address strobe command | | A0 to A6, A9 | Row address input | WE | Write enable | | AB | Row address, auto-precharge input | LDQM, UDQM | Data mask enable | | A0 to A6, A7, A9 | Column address input | V <sub>CC</sub> | Power supply | | DQ0 to DQ15 | Data I/O | V <sub>SS</sub> | Ground | | CLK | System clock input | V <sub>CC</sub> Q | Data output power supply | | CKE | Clock enable | V <sub>SS</sub> Q | Data output ground | | <del>CS</del> | Chip select | N.C. | No connection | | RAS | Row address strobe command | | | ### Pin Functions | Pin No. | Symbol | Туре | Function (in detail) | |----------------------------------------------------------------|-------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 35 | CLK | Input pin | CLK is the master clock input for this device. Except for CKE, all inputs to this device are acquired in synchronization with the rising edge of this pin. | | 34 | CKE | Input pin | The CKE input determines whether the CLK input is enabled within the device. When CKE is high, the next rising edge on the CLK signal will be valid, and when low, invalid. When CKE is low, the device will be in either the power-down mode, the clock suspend mode, or the self refresh mode. The CKE signal must remain low for these modes to remain in effect. CKE is an asynchronous input. | | 18 | <u>cs</u> | Input pin | The $\overline{CS}$ input determines whether command input is enabled within the device. Command input is enabled when $\overline{CS}$ is low, and disabled when $\overline{CS}$ is high. The device remains in the previous state when $\overline{CS}$ is high. | | 17 | RAS | Input pin | RAS, in conjunction with CAS and WE, forms the device command. See the "Command Truth Table" item for details on device commands. | | 16 | CAS | Input pin | CAS, in conjunction with RAS and WE, forms the device command. See the "Command Truth Table" item for details on device commands. | | 15 | WE | Input pin | WE, in conjunction with AAS and CAS, forms the device command. See the "Command Truth Table" item for details on device commands. | | 14, 36 | LDQM, UDQM | Input pin | LDQM and UDQM control the lower and upper bytes of the I/O buffers. In read mode, LDQM and UDQM control the output buffer. When LDQM or UDQM is low, the corresponding buffer byte is enabled, and when high, disabled. The outputs go to the high impedance state when LDQM/UDQM is high. This function corresponds to $\overline{OE}$ in general-purpose DRAMs. In write mode, LDQM and UDQM control the input buffer. When LDQM or UDQM is low, the corresponding buffer byte is enabled, and data can be written to the device. When LDQM or UDQM is high, input data is masked and cannot be written to the device. | | 19 | <b>A</b> 9 | Input pin | A9 is the bank selection signal.<br>When A9 is low, bank 0 is selected and when high, bank 1 is selected.<br>This signal becomes part of the OP code during mode register set command input. | | 20 | А8 | Input pin | A8 is used as a row address during active command input, and is used to determine the precharge mode during other commands. If A8 is low during precharge command input the bank selected by A9 is precharged, but if A8 is high, both banks will be precharged. This signal becomes part of the OP code during mode register set command input. | | 30 | A7 | Input pin | A7 is a column address input. This signal becomes part of the OP code during mode register set command input. | | 21 to 24,<br>27 to 29 | A0 to A6 | Input pin | A0 to A6 are address inputs. They are used as row address inputs during active command input and as column address inputs during read or write command input. These signals become part of the OP code during mode register set command input. | | 2, 3, 5, 6, 8, 9, 11,<br>12, 39, 40, 42,<br>43, 45, 46, 48, 49 | DQ0 to DQ15 | I/O pin | DQ0 to DQ15 are I/O pins, I/O through these pins can be controlled in byte units using the LDQM and UDQM pins. | | 7, 13, 38, 44 | V <sub>CC</sub> Q | Power supply pin | V <sub>CC</sub> Q is the output buffer power supply. | | 4, 10, 41, 47 | V <sub>SS</sub> Q | Power supply pin | V <sub>SS</sub> Q is the output buffer ground. | | 1, 25 | V <sub>CC</sub> | Power supply pin | V <sub>CC</sub> is the device internal power supply. | | 26, 50 | V <sub>SS</sub> | Power supply pin | V <sub>SS</sub> is the device internal ground. | ### **Block Diagram** # **Specifications** ### **Absolute Maximum Ratings** | Parameter | Symbol | Conditions | Ratings | Unit | Note | |-------------------------------|-----------------------|------------|--------------|------|-------------| | Maximum supply voltage | V <sub>CC</sub> max | | -1.0 to +4.6 | V | 1 | | Maximum output supply voltage | V <sub>CC</sub> Q max | | -1.0 to +4.6 | V | 1 | | Input voltage | V <sub>IN</sub> | | -1.0 to +5.5 | 1-v | 1 | | Output voltage | V <sub>OUT</sub> | | -1.0 to +4.6 | V | 1 | | Allowable power dissipation | Pd max | | <u></u> 1 | w | 1 | | Output shorted current | lcs | | 50 | mA | 1 | | Operating temperature | Topr | | 0 to +70 | °C | 1 | | Storage temperature | Tstg | | -55 to +150 | °C | 1 1 | Note: 1. This device may be destroyed if stresses in excess of the absolute maximum ratings are applied. # DC Recommended Operating Ranges at Ta = 0 to +70°C | Parameter | Symbol | Conditions | min | typ | max | Unit | Note | |--------------------------|-------------------------------------|------------|------|-----|------|------|------| | Supply voltage | V <sub>CC</sub> , V <sub>CC</sub> Q | | 3.0 | 3.3 | 3.6 | v | 2 | | Input high level voltage | V <sub>IH</sub> | | 2.0 | | 5.5 | V | 2 | | Input low level voltage | V <sub>IL</sub> | | -0.3 | | +0.8 | V | 2 | Note: 2. All voltages are referenced to VSS. # DC Electrical Characteristics at Ta = 0 to +70°C, $V_{CC}$ = $V_{CC}Q$ = 3.3 $\pm$ 0.3 V | Parameter | Symbol | Conditions | | min | max | Unit | Note | |------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-----|------------|--------------------------------------------------| | Operating current (average current during operation) | ICC 1 | Burst length = 1, $t_{RAS} \ge t_{RAS}$ (min),<br>$t_{RP} \ge t_{RP}$ (min), $t_{OUT} = 0$ mA | | | 85 | mA | 3, 4 | | Precharge standby current | I <sub>CC 2P</sub> | CKE ≤ V <sub>ii</sub> (max) | t <sub>CK</sub> = 34 ns | | 3 | mA | <del> </del> | | (in power-down mode) | I <sub>CC 2P\$</sub> | ORE S VIE (Max) | 1 <sub>CK</sub> = ∞ | | 2 | mA | | | recharge standby current CC 2N | | CKE ≥ V <sub>IH</sub> (min) | t <sub>CK</sub> = 34 ns | | 16 | mA | | | (in non power-down mode) | I <sub>CC 2NS</sub> | ORE 2 VIA (Milly | t <sub>CK</sub> = ∞ | | 10 | mA | | | Active standby current I <sub>CC 3P</sub> | | CKE ≥ V <sub>IL</sub> (max) | t <sub>CK</sub> = 34 ns | | 3 | mA | | | (in power-down mode) | I <sub>CC 3PS</sub> | ORE 2 VIL (MAX) | t <sub>CK</sub> = ∞ | | 2 | mA | <del> </del> - | | Active standby current | Ісс зи | CKE ≥ V <sub>IH</sub> (min) | t <sub>CK</sub> = 34 ns | | 16 | mA | | | (in non power-down mode) | <sup>1</sup> CC 3NS | OKC 2 VIII (Mill) | t <sub>CK</sub> = ∞ | | 10 | mA | | | Operating current | Icc 4 | t <sub>CK</sub> ≥ t <sub>CK</sub> (min), l <sub>O</sub> = 0 mA | CAS latency = 2 | | 90 | mA | 3, 4 | | (in burst mode) | 100 4 | CK Z CK (IIIII), IO E O IIIA | CAS latency = 1 | | 90 | | | | Refresh current | CC 5 | I <sub>RC</sub> ≥ I <sub>RC</sub> (min) | | | 80 | mA | | | Input leakage current | <sup>1</sup> 1∟ | $0 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{CC}}$ , with pins other than the tested pin at $0 \text{ V}$ | | -10 | +10 | μА | , <del>-</del> | | Output leakage current | OL | output disabled, 0 V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | -10 | +10 | <u>μ</u> Α | 1 | | Output high fevel voltage | V <sub>OH</sub> | I <sub>OUT</sub> =2 mA | | 2.4 | | v | <del> </del> | | Output low level voltage | V <sub>OL</sub> | I <sub>OUT</sub> = 2 mA | | | 0.4 | | <del> </del> | Note: 3. These are the values at the minimum cycle time. Since the currents are transient, these values decrease as the cycle time increases. Also note that a bypass capacitor of at least 0.01 µF should be inserted between V<sub>CC</sub> and V<sub>SS</sub> for each memory chip to suppress power supply voltage noise (voltage drops) due to these transient currents. 4. ICC1 and ICC4 depend on the output load. The maximum values for ICC1 and ICC4 occur in the output open state. # Input/Output Capacitance at Ta = 25°C, $V_{CC}$ = $V_{CC}Q$ = 3.3 $\pm$ 0.3 V, f = 1 MHz | Parameter | Symbol | max | Unit | |------------------------------------------------------------|------------------|-----|------| | Input capacitance (A0 to A9) | C <sub>IN1</sub> | 5 | рF | | Input capacitance (CLK, CKE, CS, RAS, CAS, WE, LDQM, UDQM) | C <sub>IN2</sub> | 5 | ρF | | I/O capacitance (DQ0 to DQ15) | C <sub>I/O</sub> | 7 | pF | # AC Electrical Characteristics at Ta = 0 to +65°C, $V_{CC} = V_{CC}Q = 3.135$ V to 3.6 V (Notes 5, 6, 7) | Parameter | | Symbol | min | max | Unit | Note | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|-------|------|--------------| | Clock cycle time | CAS latency = 2 | t <sub>CK2</sub> | 34 | | ns | <del> </del> | | Clock Gyold limb | CAS latency = 1 | t <sub>CK1</sub> | 34 | | ns | | | Access time referenced to CLK | CAS latency = 2 | t <sub>AC2</sub> | | 17 | ns | 8 | | THE STATE OF S | CAS latency = 1 | t <sub>AC1</sub> | | 30 | ns | 8 | | CLK high level width | | t <sub>CHI</sub> | 7 | | ns | | | CLK low level width | | t <sub>CL</sub> | 7 | | ns | | | Output data hold time | CAS latency = 2 | t <sub>OH2</sub> | 4 | | ns | | | | CAS latency = 1 | t <sub>OH1</sub> | 10 | | ns | | | Output low impedance time | | tLZ | 0 | | ns | <del></del> | | Output high impedance time | | t <sub>HZ</sub> | 10 | 17 | ns | 9 | | Input data setup time | · · · · · · · · · · · · · · · · · · · | t <sub>DS</sub> | 4 | | ns | | | Input data hold time | | IDH | 2 | | ns | <del></del> | | Address setup time | | t <sub>AS</sub> | 4 | _ | ns | <del> </del> | | Address hold time | | t <sub>AH</sub> | 2 | | ns | | | CKE setup time | , | tcks | 4 | | ns | | | CKE hold time | | t <sub>CKH</sub> | 2 | | ns | ··· | | CKE-CLK recovery delay time | | t <sub>CKA</sub> | 1 CLK + 4 | | ns | | | Command setup time (CS, RAS, CAS, WE, DQM) | ) | t <sub>CS</sub> | 4 | | ns | | | Command hold time (CS, RAS, CAS, WE, DQM) | | t <sub>CH</sub> | 2 | | ns | | | Command cycle time (Ref to Ref/Act to Act) | | t <sub>BC</sub> | 136 | | ns | - | | Command cycle time (Act to Pre) | | t <sub>RAS</sub> | 102 | 12000 | лs | | | Command cycle time (Pre to Act) | - <u> , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , ,</u> | t <sub>BP</sub> | 34 | | ns | | | Active command to R/W command delay time | | tacp | 34 | | ns | _ | | Command cycle time (Act 0 to Act1) | | tend | 34 | | ns | - | | input data precharge command delay time | CAS latency = 2 | t <sub>DPL2</sub> | 34 | | ns | | | mpor data precharge command delay time | CAS latency = 1 | t <sub>DPL1</sub> | 34 | | ns | <del></del> | | Input data active (refresh) | CAS latency = 2 | <sup>1</sup> DAL2 | 1 CLK + 34 | | ns | | | command delay time (during auto-precharge) | CAS latency = 1 | t <sub>DAL1</sub> | 1 CLK + 34 | | ns | | | Transition time | | t <sub>T</sub> | 1 | 30 | ns | | | Refresh cycle time | | t <sub>REF</sub> | | 8 | ms | | Note: 5. When power is first applied, memory operation should be started 100 µs after V<sub>CC</sub> and V<sub>CC</sub>Q reach their stipulated voltages. Also note that the power on sequence and an auto-refresh operation must be executed before starting memory operation. 6. Measured with $t_T = 1$ ns. The reference level is 1.4 V when measuring input signal timing. Rise and fall times are measured between V<sub>IH</sub> and V<sub>IL</sub>. Measured with the load shown in the figure below. <sup>9.</sup> The time t<sub>HZ</sub> (max) is defined as the time required for the output voltage to transition by ±200 mV from V<sub>OH</sub> (min) or V<sub>OL</sub> (max) when the output is in the high impedance state. # **Operating Frequency/Latency Relationships** | Parameter | Symbol | - | 17 | Unit | |------------------------------------------------------|------------------|-----|----|-------| | Clock cycle time | tck | 34 | 34 | ns | | Operating frequency | - | 29 | 29 | MHz | | CAS latency | t <sub>CAC</sub> | 2 | 1 | cycle | | RAS to CAS delay time | † <sub>RCD</sub> | 1 | 1 | cycle | | RAS latency | t <sub>RAC</sub> | 3 | 2 | cycle | | Command cycle time | t <sub>RC</sub> | 4 | 4 | cycle | | RAS cycle time | IRAS | 3 | 3 | cycle | | Precharge cycle time | t <sub>BP</sub> | 1 | 1 | cycle | | Command cycle time (Act to Act) | t <sub>BBD</sub> | 2 | 1 | cycle | | Column command cycle time (READ, READA, WRIT, WRITA) | tccp | 1 | 1 | cycle | | Input data precharge command delay time | t <sub>DPL</sub> | 1 | 1 | cycle | | Input data active (refresh) command delay time | tDAL | 2 | 2 | cycle | | Burst stop delay time (read) | t <sub>ABD</sub> | 2 | 1 | cycle | | Burst stop delay time (write) | twen | 0 | 0 | cycle | | Burst stop delay time due to precharge (read) | t <sub>RQL</sub> | 2 | 1 | cycle | | Burst stop detay time due to precharge (write) | t <sub>WDL</sub> | 0 | 0 | cycle | | Auto-precharge start delay time (read) | tpQL | -1· | 0 | cycle | | DQM to data delay time (read) | t <sub>QMD</sub> | 2 | 2 | cycle | | DQM to data delay time (write) | † <sub>DMO</sub> | 0 | 0 | cycle | | Mode register set to command delay time | †MCD | 2 | 2 | cycle | # **Output Load** #### Commands DON'T CARE DON'T CARE ### Mode Register Set Command (CS, RAS, CAS, WE = Low) The LC382161T incorporates a register that defines the device operating mode. This command functions as a data input pin that loads this register from the pins A0 to A9. When power is first applied, the stipulated power on sequence should be executed and then the LC382161 should be initialized by executing a mode register set command. Note that the mode register set command can be executed only when both banks are in the idle state, i.e., deactivated. Another command cannot be executed after a mode register set command until after the passage of the period $t_{\text{MCD}}$ , which is the period required for mode register set command execution. ### Active Command (CS, RAS = Low, CAS, WE = High) The LC382161T includes two banks of 256 rows each. This command selects one of the two banks according to the A9 pin and activates the row selected by the pins A0 to A6 and A8. This command corresponds to the fall of the RAS signal from high to low in a general-purpose DRAM. # Precharge Command (CS, RAS, WE = Low, CAS = High) This command starts precharging the bank selected by pins A8 and A9. When A8 is high, both banks are precharged at the same time. When A8 is low, the bank selected by A9 is precharged. After executing this command, the next command for the selected bank(s) is executed after passage of the period $t_{RP}$ , which is the period required for bank precharging. This command corresponds to the rise of the RAS signal from low to high in a general-purpose DRAM. ### Read Command ( $\overline{CS}$ , $\overline{CAS}$ = Low, $\overline{RAS}$ , $\overline{WE}$ = High) This command selects the bank specified by the A9 pin and starts a burst read operation at the start address specified by pins A0 to A6 and A7. Data is output following CAS latency. The selected bank must be activated before executing this command. When the A8 pin is high, this command functions as a read and auto-precharge command. After the burst read completes, the bank selected by pin A9 is precharged. When the A8 pin is low, the bank selected by the A9 pin remains in the activated state after the burst read completes. ### Write Command (CS, CAS, WE = Low, RAS = High) When burst write mode has been selected with the mode register set command, this command selects the bank specified by the A9 pin and starts a burst write operation at the start address specified by pins A0 to A6 and A7. The first data must be input to the DQ pins in the cycle in which this command is executed. The selected bank must be activated before executing this command. When the A8 pin is high, this command functions as a write and auto-precharge command. After the burst write completes, the bank selected by pin A9 is precharged. When the A8 pin is low, the bank selected by the A9 pin remains in the activated state after the burst write completes. After the input of the last burst write data, the application must wait for the write recovery period $(t_{DPL}, t_{DAL})$ to elapse according to $\overline{CAS}$ latency. ### Auto-Refresh Command (CS, RAS, CAS = Low, WE, CKE = High) This command executes the auto-precharge operation. The row address and bank to be refreshed are automatically generated during this operation. Both banks must be placed in the idle state before executing this command. The stipulated period (t<sub>RC</sub>) is required for a single refresh operation, and no other commands can be executed during this period. The device goes to the idle state after the device internal refresh operation completes. This command must be executed at least 512 times every 8 ms. This command corresponds to CBR auto-refresh in general-purpose DRAMs. # Self-Refresh Command (CS, RAS, CKE = Low, WE = High) This command executes the self-refresh operation. The row address to be refreshed, the bank, and the refresh interval are generated automatically internally during this operation. The self-refresh operation is started by dropping the CKE pin from high to low. The self-refresh operation continues as long as the CKE pin remains low and there is no need for external control of any other pins. The self-refresh operation is terminated by raising the CKE pin from low to high. The next command cannot be executed until the device internal recovery period $(t_{RC})$ has elapsed. Both banks must be placed in the idle state before executing this command. ### Burst Stop Command (CS, WE = Low, RAS, CAS = High) The command forcibly terminates burst read and write operations. When this command is executed during a burst read operation data output stops after the $\overline{CAS}$ latency period has elapsed. ### No Operation (CS = Low, RAS, CAS, WE = High) This command has no effect on the device. ### Device Deselect Command (CS = High) This command does not perform any object operation selection with respect to the device. In other words, it performs no operation with respect to the device. #### Power-Down Command (CKE = Low) When both banks are in the idle (inactive) state, or when at least one of the banks is not in the idle state (inactive) state, this command can be used to suppress device power dissipation by reducing device internal operations to the absolute minimum. Power-down mode is started by dropping the CKE pin from high to low. Power-down mode continues as long as the CKE pin is held low. All input pins other than the CKE pin are invalid and none of the other commands can be executed in this mode. The power-down operation is terminated by raising the CKE pin from low to high. The next command cannot be executed until the recovery period $(t_{CKA})$ has elapsed. Since this command differs from the self-refresh command described above in that the refresh operation is not performed automatically internally, the refresh operation must be performed within the refresh period ( $t_{REF}$ ). Thus the maximum time that power-down mode can be held is just under the refresh cycle time. #### Clock Suspend (CKE = Low) This command can be used to stop the device internal clock temporarily during a read or write cycle. Clock suspend mode is started by dropping the CKE pin from high to low. Clock suspend mode continues as long as the CKE pin is held low. All input pins other than the CKE pin are invalid and none of the other commands can be executed in this mode. Also note that the device internal state is maintained. Clock suspend mode is terminated by raising the CKE pin from low to high, at which point device operation restarts. The next command cannot be executed until the recovery period (t<sub>CKA</sub>) has elapsed. Since this command differs from the self-refresh command described above in that the refresh operation is not performed automatically internally, the refresh operation must be performed within the refresh period $(t_{REF})$ . Thus the maximum time that clock suspend mode can be held is just under the refresh cycle time. ### Command Truth Table (Notes 10, 11) | Command | Symbol | С | KE | cs | 546 | CAS | 1415 | DOM | | | | | | l " | |------------------------------------|--------|-------|----|----|-----|-----|------|-----|-----|-----|-----|----------|--------|--------------| | Contracto | Symbol | n – 1 | n | US | HAS | CAS | WE | DQM | 'A9 | A8 | A7 | A6 to A0 | DQn | Note | | Mode register set command | MAS | Н | Х | L | L | L | L | X | | OP | COD | Ε | × | 12, 13 | | Auto-refresh command | REF | Н | Н | L | L | L | Н | х | Х | Х | Х | Х | High-Z | 14 | | Self-refresh command | SREF | Н | L | L | L | L | н | × | x | X | х | × | High-Z | 14, 15 | | Precharge selected bank command | PRE | Н | х | L | L | Н | L | х | BS | L | Х | х | × | | | Precharge both banks command | PALL | Н | Х | L | Ĺ | Н | L | х | BS | Н | Х | × | × | | | Bank activate/row selected command | ACT | Н | X | L | L | н | Н | × | BS | Row | Х | Row | × | 16 | | Write command | WRIT | Н | Х | L | н | L | L | х | BS | L | | olumn | × | 17 | | Write/auto-precharge command | WRITA | Н | х | L | Н | L | L | × | BS | Н | | olumn | × | 17 | | Read command | READ | Н | Х | L | Н | L | Н | х | BS | L | С | olumn | × | 17 | | Read/auto-precharge command | READA | Н | Х | L | Н | L | Н | х | BS | н | C | olumn | × | 17 | | Burst stop command | BST | Н | х | i | Н | Н | L | × | х | X | X | × | × | 18 | | No operation | NOP | Н | X | L | н | Н | Н | х | Х | х | Х | X | x | | | Device deselect command | DESL | Н | Х | Н | Х | х | Х | Х | Х | х | Х | × | × | <del> </del> | | Clock suspend/standby mode | SBY | L | х | X | X | X | X | × | X | X | X | × | × | | | Data write/output enable | ENB | Н | Х | Х | Х | × | Х | L | X | х | Х | Х | Active | | | Data mask/output disable | MASK | Н | Х | х | Х | Х | Х | H | Х | х | X | X | High-Z | | ### DQM Truth Table (Notes 10, 11) | Command | Symbol | CH | (E | DQM | | | |-------------------------------------|--------|-------|----|-------|-------|--| | - Command | Symbol | n – 1 | ึก | Upper | Lower | | | Data write/output enable | ENB | Н | Χ | L | L | | | Data mask/output disable | MASK | Н | X | Н | Н | | | Upper byte data write/output enable | ENBU | Н | Х | L | Х | | | Lower byte data write/output enable | ENBL | Н | Х | X | L | | | Upper byte data mask/output disable | MASKU | Н | Х | Н | X | | | Lower byte data mask/output disable | MASKL | Н | Х | Х | Н | | ### CKE Truth Table (Notes 10, 11) | Current state | Command | Sumbol | C | KE | | | C 4 C | WE | | | | |---------------|------------------------------|--------|-------|------|----|-----|-------|----|----|----|----------| | | Sommand | Symbol | n – 1 | -1 n | | HAS | CAS | WE | A9 | A8 | A7 to A0 | | Active | Start clock suspend mode | SPND | Н | L | X | × | × | X | Х | Х | х | | Other states | Clock suspend | | L | L | Х | X | х | х | Х | х | X | | Clock suspend | Terminate clock suspend mode | | L | Н | × | × | X | X | Х | Х | × | | ldle | Auto-refresh command | REF | Н | Н | L | 1 | L | Н | Х | Х | х | | ldle | Start self-refresh mode | SELF | H | L | L | L | L | н | х | X | х | | Self-refresh | Terminate self-refresh mode | | L | Н | L, | Н | Н | Н | х | Х | х | | | Terrimate sen-renesir mode | | L | н | н | Х | Х | Х | Х | Х | Х | | ldle | Start power-down mode | PDWN | Н | L | L | н | Н | Н | Х | Х | X | | | State power down mode | PUVN | Н | L | Н | х | Х | х | Х | Х | Х | | Power-down | Terminate power-down mode | | L | Н | Х | Х | Х | х | х | X | X | H: A high level input with $V_{_{I\!N}}$ between $V_{_{I\!N}}$ (min) and 4.6 V L: A low level input with $V_{_{I\!N}}$ between -0.3 V and $V_{_{I\!L}}$ (max) X: Either a high or low level input High-Z: A high impedance output ### LC382161T-17 # Operation Command Table (Notes 10, 11) | Current state | cs | RÁS | CAS | WE | Α9 | A8 | A7 | A6 to A0 | Command | Operation | Note | |-----------------------|----|----------|-----|----|---------------|-----|-------------------------|----------|------------|--------------------------------------------------------|--------------------------------------------------| | | н | Х | Х | Х | Х | х | Х | Х | DESL | No operation or power-down | 21 | | | L | Н | Н | Н | Х | Х | х | X | NOP | No operation or power-down | 21 | | | L | н | н | l. | Х | х | Х | Х | вѕт | No operation or power-down | + | | | T. | Н | L. | Н | ٧ | ٧ | ٧ | ٧ | READ/READA | Illegal | + | | Idle | L | Н | L | Ļ | V | V | ٧ | ٧ | WRIT/WRITA | Illegal | <del> </del> | | | L | Ł | Н | н | ٧ | ٧ | Х | V | ACT | Row active | <del> </del> | | | L | L | Н | L | ٧ | ٧ | Х | Х | PRE/PALL | No operation | <del> </del> | | | L | L | L | Н | Х | Х | Х | х х | REF/SELF | Auto-refresh or self-refresh | 22 | | | L | L | l, | L | | OF | COE | E | MRS | Mode register set | <del> </del> | | - | Н | Х | Х | Х | Х | X | Х | Х | DESL | No operation | + | | | L | Н | Н | Н | Х | Х | Х | Х | NOP | No operation | <del> </del> | | | L | Н | Н | L | Х | Х | Х | Х | BST | No operation | <del> </del> | | | L | Н | L | Н | ٧ | ٧ | ٧ | V | READ/READA | Read start | 27 | | Row active | L | Н | L. | L | ٧ | ٧ | ν | ٧ | WRIT/WRITA | Write start | 27 | | | L | L | Н | Н | ٧ | ٧ | Х | V | ACT | Illegal | 19 | | | L | l. | н | L | ٧ | v | Х | Х | PRE/PALL | Precharge | 24 | | | L | L | L | Н | Х | х | Х | Х | REF/SELF | Illegal | 1 24 | | | L | L | L | L | | OF | COL | )E | MRS | Illegal | <del> </del> | | | Н | х | Х | Х | х | Х | X | . x | DESL | Burst read continues, row active when done | ┢ | | | L | Н | Н | Н | Х | Х | Х | X | NOP | Burst read continues, row active when done | <del> </del> | | | L | Н | Н | ī | Х | X | х | × | BST | Burst read interrupted, row active after interrupt | <del> </del> | | | L | Н | L | н | · V | V | v | V | READ/READA | Burst read interrupted, read restart after interrupt | 25 | | Read | ┖ | Н | L | L | ٧ | ٧ | v | | WRIT/WRITA | Burst read interrupted, write start after interrupt | 20, 25 | | | L | L | н | н | V | . V | х | | ACT | Illegal | 19 | | | L | L | н | L | v | ٧. | Х | X | PRE/PALL | Burst read interrupted, precharge after interrupt | 19 | | | L | L | L | Н | X | Х | Х | × | REF/SELF | Illegal | ┪ | | | L | l, | L | L. | | OF | COD | - | MRS | Illegal | ļ | | | Н | Х | Х | х | х | Х | х | X | DESL | Burst write continues, write recovery when done | <del> </del> | | | L | н | Н | н | × | X | - <sub>X</sub> | X | NOP | Burst write continues, write recovery when done | <del> </del> | | | L | Н | Н | L | х | Х | Х | X | BST | Burst write interrupted, row active after interrupt | <del> </del> | | | L | Н | L | н | V | v | V | v | READ/READA | Burst write interrupted, read start after interrupt | 20.05 | | Write | Ľ | | L | Ĺ | V | | v | V | WRIT/WRITA | Burst write interrupted, write restart after interrupt | 20, 25 | | | L | L | н | н | V | v | Х | V | ACT | Illegal | 25<br>19 | | | L | L | н | L | V | V | х | Х | PRE/PALL | Burst write interrupted, precharge after interrupt | <del> </del> | | | L | L | L | н | -x | х | $\overline{\mathbf{x}}$ | X | REF/SELF | Illegal | 26 | | | L | L | Ł | | | | COD | | MRS | Illegal | <u> </u> | | | Н | х | Х | х | х | x | X | X | DESL | Burst read continues, precharge when done | <del> </del> | | | Ł | Н | Н | Н | X | Х | Х | X | NOP | Burst read continues, precharge when done | ļ | | | L | Н | Н | L | X | X | X | X | BST | Illegal | <del> </del> | | | L | . Н | L | Н | v | v | v | - ^ | READ/READA | lilegal | <del> </del> | | Read & auto-precharge | L | H | L | L. | $\frac{1}{V}$ | v | v | v | WRITWRITA | Illegal | <del> </del> | | , 3- | L | L | H | Н | Ÿ | v | × | · | ACT | llegal | 1 | | | L | L | Н | | v | Ÿ | x | × | PRE/PALL | · · · · · · · · · · · · · · · · · · · | 19 | | | L | L | L | Н | X | × | x | - X | REF/SELF | llegal llegal | 19 | | | L | <u> </u> | L | L | _^_ | | COD | | MRS | Illegal | <del> </del> | | | | | | | - | | COD | L . | CFIIVI | Illegal | | Continued on next page. ### Continued from preceding page. | Current state | cs | RAS | CAS | WE | A9 | A8 | A7 | A6 to A0 | Command | Operation | Note | |----------------------------------|--------|-----|-----|----|----|----|-----|----------|------------|---------------------------------------------------------------|----------| | | н | х | х | х | х | х | х | × | DESL | Burst write continues, write recovery and precharge when done | | | | L | н | Н | н | х | х | х | х | NOP | Burst write continues, write recovery and precharge when done | | | | L | Н | Н | L | Χ | Χ | Х | Х | BST | Illegal | 1 | | Write & auto-precharge | L | Н | L | н | ٧ | > | ٧ | V | READ/READA | llfegal | 1 | | , - | L | Н | L | L | ٧ | ٧ | ٧ | V | WRIT/WRITA | lileda | | | | L | L | Н | Н | ٧ | ٧ | Х | ٧ | ACT | Illegal | 19 | | | L | Ł | Н | L | > | > | Х | Х | PRE/PALL | Iliegal | 19 | | | L | L | L | н | X | Х | Х | х | REF/SELF | lliegal | | | | Į L | L | L | L | | OF | COL | DE | MRS | Illegal | | | | Н | Х | Х | Х | X | × | X | X | DESL | No operation, idle state after t <sub>RP</sub> has elapsed | | | | L | Н | Н | Н | × | X | Х | Х | NOP | No operation, idle state after t <sub>RP</sub> has elapsed | | | | L | н | н | L | × | × | X | Х | BST | No operation, idle state after t <sub>RP</sub> has elapsed | | | | L | н | Ļ | Н | ٧ | ٧ | ٧ | ٧ | READ/READA | lilegal | 19 | | Row precharge | L | Н | L | L | ٧ | ٧ | ٧ | ٧ | WRIT/WRITA | Iliegal | 19 | | | L | L | Н | Н | ٧ | ٧ | Х | V | ACT | Illegal | 19 | | | L | L | Н | L | ٧ | ٧ | Х | х | PRE/PALL | No operation, idle state after t <sub>RP</sub> has elapsed | 19 | | | L | L | L | Н | Х | Х | Х | х | REF/SELF | Illegal | | | | L | L | L | L | | OF | cor | DE . | MRS | Illegal | | | | Н | Х | Х | Х | Х | Х | Х | Х | DESL | No operation, row active after t <sub>RCD</sub> has elapsed | | | | L | Н | н | Н | Х | Х | Х | х | NOP | No operation, row active after t <sub>RCD</sub> has elapsed | | | | L | Н | Н | L. | Х | Х | Х | Х | BST | No operation, row active after t <sub>RCD</sub> has elapsed | 1 | | | T | Н | L | Н | ٧ | ٧ | ٧ | ٧ | READ/READA | Illegai | 19 | | Immediately following row active | L | Н | L | L. | ٧ | ٧ | ٧ | V | WRIT/WRITA | Illegal | 19 | | 1011 03270 | L | L | Н | Н | ٧ | ٧ | Х | ٧ | ACT | Illegal | 19, 23 | | | L | L | Н | L | ٧ | ٧ | Х | X | PRE/PALL | Illegal | 19 | | | L | L | L | Н | Х | Х | Х | × | REF/SELF | Illegal | | | | L | L | L | L | | OF | CO | DE | MRS | Illegal | | | | Н | Х | Х | Х | Х | X | X | × | DESI. | No operation, row active after t <sub>DPL</sub> has elapsed | | | | L | Н | Н | Н | Х | х | Х | X | NOP | No operation, row active after tDPL has elapsed | 1 | | 1 | L | Н | Н | L | Х | х | Х | Х | BST | No operation, row active after tDPL has elapsed | | | 1 | L | Н | L | н | ٧ | V | ٧ | V | READ/READA | Read start | | | Write recovery | L | Н | L | L | ٧ | ٧ | ٧ | V | WRIT/WRITA | Write restart | | | | L | L | Н | Н | ٧ | v | Х | V | ACT | Illegal | 19 | | | L | L | Н | L | ٧ | ٧ | Х | х | PRE/PALL | Illegal | 19 | | | L | L | L | Н | Х | Х | Х | Х | REF/SELF | Illegal | | | | L | L | L | L | | OF | CO | DE . | MRS | Illegal | | | | н | Х | × | Х | Х | Х | X | Х | DESL | No operation, idle state after to has elapsed | | | | L | Н | Н | Н | х | х | х | х | NOP | No operation, idle state after to has elapsed | 1 | | | L, | Н | Н | L | Х | Х | X | Х | BST | No operation, idle state after to has elapsed | <b>—</b> | | | ī | Н | L | Н | ٧ | ٧ | ٧ | v | READ/READA | Illegal | 19 | | Write recovery & | L | н | L | L | ٧ | ٧ | ٧ | V | WRIT/WRITA | Illegal | 19 | | auto-precharge | L. | L. | н | Н | ٧ | V | Х | v | ACT | Illegal | 19 | | | L | L | Н | Ļ | ٧ | ٧ | Х | х | PRE/PALL | fllegal | 19 | | | L | L | L | Н | x | X | X | × | REF/SELF | Illegal | | | Į. | $\Box$ | L | ĺι | L | | Ö | COL | DE . | MRS | Illegal | 1 | Continued on next page. #### Continued from preceding page. | Current state | CS | ÑAS | CAS | WE | A9 | A8 | A7 | A6 to A0 | Command | Operation N | lote | |-------------------|----|-----|-----|----|----------|---------|----------|----------|------------|-------------------------------------------------------------|------| | | Н | Х | Х | Х | Х | Х | Х | Х | DESL | No operation, idle state after t <sub>RC</sub> has elapsed | | | | L | Н | Н | Н | X | Х | Х | Х | NOP | No operation, idle state after t <sub>RC</sub> has elapsed | | | | L | Н | н | ٦ | Х | Х | Х | Х | BST | No operation, idle state after t <sub>RC</sub> has elapsed | | | | L. | Н | L | Н | ٧ | ٧ | ٧ | ٧ | READ/READA | Illegal | | | Refresh | L | Н | L | L | ٧ | ٧ | V | ٧ | WRIT/WRITA | Illegal | | | | L | L | Н | н | ٧ | ٧ | Х | ٧ | ACT | lliegal | | | | L | L | н | L | V | ٧ | Х | Х | PRE/PALL | Illegal | | | | L | L | L | Ξ | Х | Х | Х | X | REF/SELF | Illegal | | | | L | L | L | L | | OP CODE | | | MRS | Illegal | | | | Н | Х | х | Х | Χ | Х | Х | Х | DESL | No operation, idle state after t <sub>MCD</sub> has elapsed | | | | L | Н | Н | н | Х | X | Х | × | NOP | No operation, idle state after t <sub>MCD</sub> has elapsed | | | | L | Н | н | ٦ | X | Х | Х | Х | BST | No operation, idle state after t <sub>MCD</sub> has etapsed | — | | | L | Н | L | H | ٧. | V | ٧ | V | READ/READA | Illegal | | | Mode register set | L | Н | ٠ | L | ٧ | ٧ | <b>V</b> | V | WRIT/WRITA | Illegal | | | | L | L, | н | Н | <b>^</b> | < | Х | V | ACT | Illegal | | | | L | L | Η | L | ٧ | V | Х | x | PRE/PALL | fllegal | | | | L. | L | L. | Н | Х | Х | Х | Х | REF/SELF | Illegal | | | · | L | L | Ĺ | Ļ | | OP | COD | E : | MRS | Illegal | | Note: 10. H: High level input, L: Low level input, X: High or low level input (undefined state), V: Direct input voltage at a stipulated high or low level - 11. All input signals are latched on the rising edge of the CLK signal. - 12. Both banks must be placed in the inactive (idle) state in advance. - 13. The state of the A0 to A9 pins is loaded into the mode register as an OP code. - 14. The row address is generated automatically internally at this time. The DQ pin and the address pin data is ignored. - 15. During a self-refresh operation, all pin data (states) other than CKE is ignored. - 16. The selected bank must be placed in the inactive (idle) state in advance. - 17. The selected bank must be placed in the active state in advance. - 18. This command is valid only when the burst length is set to full page. - 19. This is possible depending on the state of the bank selected by the A9 pin. - 20. Time to switch internal busses is required. - 21. The LC382161 can be switched to power-down mode by dropping the CKE pin low when both banks are in the idle state. Input pins other than CKE are ignored at this time. - 22. The LC382161 can be switched to self refresh mode by dropping the CKE pin low when both banks are in the idle state. Input pins other than CKE are ignored at this time. - 23. Possible if t<sub>RRD</sub> is satisfied. - 24. Possible if IRAS is satisfied. - 25. The conditions for burst interruption must be observed. - Also note that the LC382161 will enter the precharged state immediately after the burst operation completes if auto-precharge is selected. - 26. Data must be masked by setting the DQM pin high when input data is available during the tDPL period. - 27. Command input becomes possible after the period t<sub>RCD</sub> has elapsed. - Also note that the LC382161 will enter the precharged state immediately after the burst operation completes if auto-precharge is selected, # **CKE Related Command Truth Table (Note 28)** | Current state | CI | KE | cs | RAS | CAS | WE | A9 | A8 | A7 to A0 | Operation | | |-----------------------|-------|----|----|-----|------|----|----|------|----------|----------------------------------------------------------|----------------| | | n – 1 | n | | " | 0710 | "- | Λ3 | ٨٥ | A7 IO A0 | Operation | Not | | | Н | Х | X | X | X | Х | х | Х | Х | Undefined | | | | L | н | н | × | X | Х | Х | Х | X | Self-refresh recovery | 29 | | Self-refresh | L | Н | L | Н | Н | Х | Х | Х | х | Self-refresh recovery | 29 | | | F | Н | L. | н | L. | Х | Х | Х | X | Illegal | 29 | | | L | Н | L | L. | Х | X | X | Х | X | lilegal | 29 | | | L | L | Х | Х | Х | Х | Х | Х | X | Self-refresh | | | | Н | Н | н | X | × | × | X | Х | X | Idle state after tRC has elapsed | | | | Н | Н | L | Н | Н | Х | × | Х | Х | Idle state after tRC has elapsed | | | | н | н | L | Н | L | X | X | Х | Х | Illegal | | | | Н | Н | L | Ł | Х | Х | X | Х | Х | Illegal | | | Self-refresh recovery | Н | L | Н | Х | Х | Х | Х | X | Х | Power-down on the next cycle | 32 | | | Н | L | L | н | Н | Х | Х | Х | X | Power-down on the next cycle | 32 | | | Н | L | L | Н | L | X | X | Х | X | Illegal | | | | н | L | L | L | Х | Х | Х | Х | х | Illegal | | | | L | Н | Х | Х | Х | Х | Х | Х | X | Clock suspend termination on the next cycle | 29 | | | L | L | Х | Х | Х | Х | Х | Х | Х | Clock suspend | | | | Н | Х | Х | Х | Х | Х | Х | Х | Х | Undefined | | | Power-down | L. | н | Х | Х | X | Х | X | Х | X | Power-down mode termination, idle after that termination | 29 | | | L | L | Х | X | х | Х | Х | Х | X | Power-down mode | | | _ | Н | Τ | Н | Х | Х | Х | Х | Х | Х | No operation | | | | Н | I | r- | Н | × | х | Х | Х | × | See the operation command table | <u> </u> | | | Н | Н | L | Ĺ | н | Х | Х | Х | Х | Bank active or precharge | | | | Н | Н | L | L | L | Н | Х | Х | X | Auto-precharge | | | | Н | Н | ٤ | L. | L | L | | OP C | ODE | Mode register set | - | | Both banks idle | Н | L | Η | Х | х | Х | Х | Х | Х | See the operation command table | | | | Н | Į. | L | н | Х | х | х | Х | X | See the operation command table | <del> </del> - | | | Н | L | L | L | Н | X | х | Х | Х | See the operation command table | <del></del> | | | н | L | L. | L | L | Н | Х | Х | Х | Self-refresh | 30 | | | Н | L | L | L. | L | L | | OP C | ODE | See the operation command table | <del></del> | | | ī | Х | Х | Х | Х | Х | Х | Х | Х | Power-down mode | 30 | | | Н | Н | Х | Х | х | Х | Х | х | X | See the operation command table | + = = | | Other states | Н | L | Х | X | х | х | Х | х | Х | Clock suspend on the next cycle | 31 | | Other states | L | н | Х | Х | Х | х | Х | X | X | Clock suspend termination on the next cycle | <del></del> | | | | ī | Х | х | × | x | × | х | X | Clock suspend termination on the next cycle | - | Note: 28. H: High level input, L: Low level input, X: High or low level input (undefined state), V: Direct input voltage at a stipulated high or low level <sup>29.</sup> The CLK pin and the other input, X. riight or low level input (underlined state), v. Direct input voltage at a stipulat. The CLK pin and the other inputs are reactivated asynchronously by the transition of the CKE level from low to high. The minimum setup time required before all commands other than mode termination commands must be satisfied. 30. Both banks must be set to the inactive (idle) state in advance to switch to power-down mode or self-refresh mode. <sup>31.</sup> The input must be a command defined in the operation command table. <sup>32.</sup> The period t<sub>SREX</sub> must be satisfied. ### Two-Bank Manipulation Command Truth Table (Notes 33, 34) | | DAG | AS CAS WE A9 A8 A | | A7 | A6 to A0 | Operation | Previou | s state | Next state | | | | |----|------|-------------------|-----|-------|----------|-----------|----------|-----------|------------|---------|---------|---------| | | 1743 | UAS | *** | A9 | 40 | Α, | A0 10 A0 | Operation | Bank 0 | Bank 1 | Bank 0 | Bank 1 | | н | Х | X | Х | Х | Х | Х | Х | DESL | Any | Any | Any | Any | | L | Н | Η | Н | Х | Х | Х | Х | NOP | Any | Any | Any | Any | | | | | | | | | | | R/W/A | I/A | A | I/A | | L | н | Н | L | x | x | х | × | BST | | I/A | 1 | I/A | | L, | '' | ļ '' | - | ^ | ^ | ^ | ^ | | I/A | R/W/A | I/A | Α | | | | | | | | | | | I/A | ı | I/A | 1 | | | | | | Ι | Ŧ | | CA | | I/A | · R/W/A | I/A | RP | | | | | | I | H | | CA | | P.W | Α | Α | RP | | | | | | Ι | _: | | CA | | I/A | R/W/A | I/A | R | | L | н | _ | н | Н | L | | CA | READ | R/W | Α | Α | R | | L | '' | | Τ | | CA | חבאט | R/W/A | I/A | RP | I/A | | | | | | | | ۲ | Ι | | CA | | Α | R/W | RP | Α | | | | | | L | ٦ | | CA | | Fl/W/A | I/A | R | I/A | | | | | | J | ن | | CA | | A | R/W | R | A | | | | | Τ | Τ | | CA | | I/A | R/W/A | I/A | WP | | | | ŀ | | | Ŧ | Ŧ | | CA | ·<br>I | R/W | Α | Α | WP | | | | | Ι | ٦ | | CA | WRIT | I/A | R/W/A | I/A | W | | | Ł | Н | ا ر | L | , н ц | | CA | | P/W | Α | A | W | | | _ | '' | | _ | ۳ | Τ | | CA | **F(1) | R/W/A | I/A | WP | I/A | | | ŀ | | | L | I | | CA | | Α | R/W | WP | Α | | | | | | J | J | | CA | | R/W/A | I/A | W | V/A | | | | | | | الد | | CA | | A | R/W | W | Α | | L | L | H | Н | I | RΑ | × | RA | ACT | Any | I | Any | Α | | | | | '' | L | RA | Х | RA | ACT | I | Any | Α | Any | | | | | | Х | Н | X | Х | | R/W/A/I | I/A | I | 1 | | | | | | X | Ξ | Х | Х | | I/A | R/W/A/I | ı | ı | | L | L | H | L | Η | L | Х | Х | PRE | I/A | R/W/A/I | I/A | 1 | | - | - | '' | | Н | L | Х | Х | | FLW/A/I | I/A | R/W/A/I | ı | | | | | | L | ۲ | X | Х | | R/W/A/I | l/A | 1 | I/A | | | | | | L | L | Х | Х | | I/A | R/W/A/I | i | P/W/A/I | | L | L | L | Н | Х | Х | Х | Х | REF | Į. t | I | I | I | | L | L | ٦ | Ļ | | OP | COD | )E | MRS | ı | l | ı | 1 | Note: 33. H: High level input, L: Low level input, X: High or low level input (undefined state), V: Direct input voltage at a stipulated high or low level RA: Row address, CA: Column address - I: Idle (inactive) state A: Row active state - R: Read - W: Write - RP: Read & auto-precharge WP: Write & auto-precharge Any: Any state <sup>34.</sup> The device state symbols are interpreted as follows. ### **Simplified State Transition Diagram** ### Device Initialization at Power-on (power-on sequence) As is the case with general-purpose DRAMs, the LC382161T must be initialized by executing a stipulated power-on sequence after power is applied. After power is applied and $V_{CC}$ and $V_{CC}Q$ reach their stipulated voltages, set and hold the CKE and DQM pins high for 100 $\mu$ s. Then, execute the precharge command to precharge both banks. Next, execute the auto-precharge command twice and define the device operating mode by executing a mode register set command. #### **Mode Register Settings** The mode register set command sets the mode register. When this command is executed, pins A0 to A6, A7, A8, and A9 function as data input pins for setting the register, and this data becomes the device internal OP code. This OP code has four fields as listed in the table below. | Input pin | Field | |------------|--------------| | A9, A8, A7 | Option | | A6, A5, A4 | CAS latency | | A3 | Burst type | | A2, A1, A0 | Burst length | Note that the mode register set command can be executed only when both banks are in the idle (inactive) state. Wait at least two cycles after executing a mode register set command before executing the next command. ### **CAS** Latency During a read operation, the delay between the execution of the read command and data output is stipulated as the $\overline{CAS}$ latency. This period can be set using the mode register set command. The optimal $\overline{CAS}$ latency is determined by the clock frequency. See the "Operating Frequency/Latency Relationships" item on page 7 for details on the relationship between the clock frequency and the $\overline{CAS}$ latency. See the table on the next page for details on setting the mode register. #### **Burst Length** When writing or reading, data can be input or output data continuously. In these operations, an address is input only once and that address is taken as the starting address internally by the device. The device then automatically generates the following addresses. The mode register set command burst length field stipulates the number of data items input or output in sequence. In the LC382161T, a burst length of 1, 2, 4, 8, or full page can be specified. See the table on the next page for details on setting the mode register. ### **Burst Type** The burst data order during a read or write operation is stipulated by the burst type, which can be set by the mode register set command. The LC382161T supports sequential mode and interleaved mode burst type settings. See the table on the next page for details on setting the mode register. See the "Burst Length and Column Address Sequence" item on page 21 for details on I/O data orders in these modes. ### **Mode Register** | М9 | М8 | М7 | M6 to M0 | Functions | |----|----|----|----------|-----------------------------------| | 0 | 0 | 0 | Defined | Mode register set | | 0 | 0 | 1 | Defined | JEDEC standard test setting | | 1 | 0 | 0 | Defined | Burst read & single write | | _ | _ | _ | - | Other combinations are undefined. | # **Burst Length and Column Address Sequence** | D | Col | lumn addr | ess | Address sequence | | | | |-----------------|-----|-----------|-----|---------------------|-----------------|--|--| | Burst length | A2 | A1 | AO | Sequentia! | Interleaved | | | | 2 | × | × | 0 | 0–1 | 0–1 | | | | 2 | × | × | 1 | 1–0 | 1-0 | | | | | × | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | | | à | × | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | 4 | × | 1 | 0 | 2-3-0-1 | 2-3-0-1 | | | | | × | 1 | 1 | 3-0-1-2 | 3210 | | | | | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | | | 0 | 0 | 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | | | 0 | 1 | 0 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | | | | ^ | 0 | 1 | 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | | | 8 | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | | | 1 | 0 | 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | | | 1 | 1 | 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | | | 1 | 1 | 1 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | | | | **** | | | | Cn, Cn + 1, Cn + 2, | None | | | | F1) (250) | | _ | _ [ | Cn + 3, Cn + 4 | None | | | | Fuil page (256) | n | n | n | Cn 1 (Cn + 255) | | | | | | | | | Cn (Cn + 256) | | | | Note: The burst length in full page mode is 256. # **Bank Select and Precharge Address Allocation** | | XO | - | Row address | | | | | | | | |--------|----|----------|----------------------------------------------------|-------------------------------|--|--|--|--|--|--| | | X1 | | Row address | | | | | | | | | | X2 | _ | Row address | | | | | | | | | | ХЗ | _ | Row address | | | | | | | | | | X4 | _ | Row address | | | | | | | | | Da | X5 | | Row address | | | | | | | | | Row | X6 | _ | Row address | | | | | | | | | | X7 | | Invalid | | | | | | | | | | X8 | 0 - | Precharge of the selected bank (precharge command) | Down address (active command) | | | | | | | | | ^0 | 1 | Precharge of both banks (precharge command) | Row address (active command) | | | | | | | | | Х9 | 0 | Bank 0 selected (precharge and active commands) | | | | | | | | | | | 1 | Bank 1 selected (precharge and active commands) | | | | | | | | | | YO | <u> </u> | Column address | | | | | | | | | | Y1 | | Column address | | | | | | | | | | Y2 | | Column address | | | | | | | | | | Y3 | | Column address | | | | | | | | | | Y4 | | Column address | | | | | | | | | Column | Y5 | | Column address | | | | | | | | | Column | Y6 | | Column address | | | | | | | | | | Y7 | | Column address | | | | | | | | | | Y8 | 0 | Auto-precharge not performed | | | | | | | | | | | 1 | Auto-precharge performed | | | | | | | | | | Y9 | 0 | Bank 0 select (read and write commands) | | | | | | | | | | 13 | 1 | Bank 1 select (read and write commands) | | | | | | | | #### **Burst Read** The read cycle is started by executing the read command. The address provided during read command execution is used as the starting address. First, the data corresponding to this address is output in synchronization with the clock signal after the $\overline{CAS}$ latency period. Next, data corresponding to an address generated automatically by the device is output in synchronization with the clock signal. The output buffers go to the low impedance state $\overline{CAS}$ latency minus one cycles after the read command, and go to the high impedance state automatically after the last data is output. However, the case where the burst length is a full page is an exception. In this case the output buffers must be set to the high impedance state by executing a burst stop command. Note that the upper byte and lower byte output data can be masked independently under control of the signals applied to the U/LDQM pins. The delay period $(t_{QMD})$ is fixed at two, regardless of the $\overline{CAS}$ latency setting, when this function is used. The selected bank must be set to the active state before executing this command. #### **Burst Write** The write cycle is started by executing the write command. The address provided during write command execution is used as the starting address, and at the same time data for this address is input in synchronization with the clock signal. Next, data is input in order in synchronization with the clock signal. During this operation, data is written to addresses generated automatically by the device. This cycle terminates automatically after a number of clock cycles determined by the stipulated burst length. However, the case where the burst length is a full page is an exception. In this case the write cycle must be terminated by executing a burst stop command. The latency for DQ pin data input is zero, regardless of the $\overline{CAS}$ latency setting. However, a wait period (write recovery: $t_{DPL}$ ) after the last data input is required for the device to complete the write operation. Note that the upper byte and lower byte input data can be masked independently under control of the signals applied to the U/LDQM pins. The delay period (t<sub>DMD</sub>) is fixed at zero, regardless of the CAS latency setting, when this function is used. The selected bank must be set to the active state before executing this command. #### Read & Auto-Precharge The read & auto-precharge command first executes a burst read operation and then puts the selected bank in the precharged state automatically. After the precharge completes, the bank goes to the idle state. Thus this command performs a read command and a precharge command in a single operation. During this operation, the delay period $(t_{PQL})$ between the last burst data output and the start of the precharge operation differs depending on the $\overline{CAS}$ latency setting. When the $\overline{CAS}$ latency setting is one, the precharge operation starts at the same time as the last burst data is output $(t_{PQL}=0)$ , and when the $\overline{CAS}$ latency setting is two, the precharge operation starts on the clock cycle one cycle before the last burst data is output $(t_{PQL}=-1)$ . Therefore, the selected bank can be made active after a delay of $t_{RP}$ from the start position of this precharge operation. The selected bank must be set to the active state before executing this command. The auto-precharge function is invalid if the burst length is set to full page. CCK Command READA 0 ACT 0 Dout 0 Dout 1 Dout 2 Dout 3 Read & auto-precharge (bank 0) Precharge start ### Write & Auto-Precharge The write & auto-precharge command first executes a burst write operation and then puts the selected bank in the precharged state automatically. After the precharge completes the bank goes to the idle state. Thus this command performs a write command and a precharge command in a single operation. During this operation, the delay period $(t_{DAL})$ between the last burst data input and the completion of the precharge operation is $t_{RP}$ plus one CLK period. That is, the precharge operation starts one clock period after the last burst data input. Therefore, the selected bank can be made active after a delay of $t_{DAL}$ . The selected bank must be set to the active state before executing this command. The auto-precharge function is invalid if the burst length is set to full page. CAS latency = 2, burst length = 4 #### **Spacing between Read Commands** CLK A new read command can be executed while a read cycle is in progress, i.e., before that cycle completes. When the second read command is executed, after the $\overline{CAS}$ latency has elapsed, data corresponding to the new read command is output in place of the data due to the previous read command. The interval between two read commands (t<sub>CCD</sub>) must be at least one clock cycle. The selected bank must be set to the active state before executing this command. CAS latency = 2, burst length = 4 Read (CA = a, bank 0) Read (CA = b, bank 0) A03627 ### **Spacing between Write Commands** A new write command can be executed while a write cycle is in progress, i.e., before that cycle completes. At the point the second write command is executed, data corresponding to the new write command can be input in place of the data for the previous write command. The interval between two write commands (t<sub>CCD</sub>) must be at least one clock cycle. The selected bank must be set to the active state before executing this command. CAS latency = 2, burst length = 4 ### Spacing between Write and Read Commands A new read command can be executed while a write cycle is in progress, i.e., before that cycle completes. Data corresponding to the new read command is output after the $\overline{CAS}$ latency has elapsed from the point the new read command was executed. The DQn pins must be placed in the high impedance state at least one clock cycle before data is output during this operation. The interval (t<sub>CCD</sub>) between commands must be at least 1 clock cycle. The selected bank must be set to the active state before executing this command. CAS latency = 1, burst length = 4 CAS latency = 2, burst length = 4 ### Spacing between Read and Write Commands A read command can be interrupted and a new write command executed while the read cycle is in progress, i.e., before that cycle completes. Data corresponding to the new write command can be input at the point the new write command is executed. To prevent collision between input and output data at the DQn pins during this operation, the output data must be masked using the U/LDQM pins. The interval (t<sub>CCD</sub>) between these commands must be at least 1 clock cycle. The selected bank must be set to the active state before executing this command. CAS latency = 1, burst length = 4 #### Precharge The precharge command sets the bank selected by pin A9 to the precharged state. This command can be executed at a time $t_{RAS}$ following the execution of an active command applied to the same bank. The selected bank goes to the idle state at time $t_{RP}$ following the execution of the precharge command, and an active command can be executed again for that bank. If pin A8 is low when this command is executed, the bank selected by pin A9 will be precharged, and if pin A8 is high, both banks will be precharged at the same time. The input to pin A9 is ignored in the latter case. ## Read Cycle Interruption Using the Precharge Command A read cycle can be interrupted by the execution of the precharge command before that cycle completes. The delay time $(t_{RQL})$ from the execution of the precharge command to the completion of the burst output, i.e., the point the outputs go to the high impedance state will be one clock cycle if the $\overline{CAS}$ latency is one, and two clock cycles if the $\overline{CAS}$ latency is two. Inversely, to output burst data through the completion of the burst cycle, the precharge command must be executed either at the same time as or later than the last burst data output if the $\overline{CAS}$ latency is one, or no more than one clock cycle before the last output if the $\overline{CAS}$ latency is two. CAS latency = 2, burst length = 4 # Write Cycle Interruption Using the Precharge Command A write cycle can be interrupted by the execution of the precharge command before that cycle completes. The delay time $(\iota_{WDL})$ from the execution of the precharge command to the point where burst input is invalid, i.e., the point where input data is no longer written to device internal memory, is zero clock cycles, regardless of the $\overline{CAS}$ latency. Inversely, to write all the burst data to the device, the precharge command must be executed after the write data recovery period ( $t_{DPL}$ ) has elapsed. Therefore, the precharge command must be executed on a clock cycle that follows the input of the last burst data item. CAS latency = 2, burst length = 4 ### Read Cycle (full page) Interruption Using the Burst Stop Command The LC382161 can output data continuously from the burst start address (a) to location a + 255 during a read cycle in which the burst length is set to full page. The LC382161 repeats the operation starting with the 256th cycle, with the data output returning to location (a) and continuing with a + 1, a + 2, a + 3, etc. A burst stop command must be executed to terminate this cycle. A precharge command must be executed within the $\overline{RAS}$ cycle time ( $t_{RAS \ max}$ ) following the burst stop command. After the period ( $t_{RBD}$ ) required for burst data output to stop following the execution of the burst stop command has elapsed, the outputs go to the high impedance state. This period ( $t_{RBD}$ ) is one clock cycle when the $\overline{CAS}$ latency is one and two clock cycles when the $\overline{CAS}$ latency is two. CAS latency = 1, burst length = full page CAS latency = 2, burst length = full page ### Write Cycle (full page) Interruption Using the Burst Stop Command The LC382161 can input data continuously from the burst start address (a) to location a + 255 during a write cycle in which the burst length is set to full page. The LC382161 repeats the operation starting with the 256th cycle, with data input returning to location (a) and continuing with a + 1, a + 2, a + 3, etc. A burst stop command must be executed to terminate this cycle. A precharge command must be executed within the $\overline{RAS}$ cycle time ( $t_{RAS \, max}$ ) following the burst stop command. After the period ( $t_{WBD}$ ) required for burst data input to stop following the execution of the burst stop command has elapsed, the write cycle terminates. This period ( $t_{WBD}$ ) is zero clock cycles, regardless of the $\overline{CAS}$ latency. # Burst Data Interruption Using the U/LDQM Pins (read cycle) Burst data output can be temporarily interrupted (masked) during a read cycle using the U/LDQM pins. Regardless of the $\overline{CAS}$ latency, two clock cycles ( $t_{QMD}$ ) after one of the U/LDQM pins goes high, the corresponding outputs go to the high impedance state. Subsequently, the outputs are maintained in the high impedance state as long as that U/LDQM pin remains high. When the U/LDQM pin goes low, output is resumed at a time $t_{QMD}$ later. This output control operates independently on a byte basis with the UDQM pin controlling upper byte output (pins DQ8 to DQ15) and the LDQM pin controlling lower byte output (pins DQ0 to DQ7). Since the U/LDQM pins control the device output buffers only, the read cycle continues internally and, in particular, incrementing of the internal burst counter continues. ## Burst Data Interruption Using the U/LDQM Pins (write cycle) Burst data input can be temporarily interrupted (muted) during a write cycle using the U/LDQM pins. Regardless of the $\overline{CAS}$ latency, as soon as one of the U/LDQM pins goes high, the corresponding externally applied input data will no longer be written to the device internal circuits. Subsequently, the corresponding input continues to be muted as long as that U/LDQM pin remains high. The LC382161 will revert to accepting input as soon as that pin is dropped to low and data will be written to the device. This input control operates independently on a byte basis with the UDQM pin controlling upper byte intput (pins DQ8 to DQ15) and the LDQM pin controlling the lower byte input (pins DQ0 to DQ7). Since the U/LDQM pins control the device input buffers only, the write cycle continues internally and, in particular, incrementing of the internal burst counter continues. #### **Burst Read & Single Write** The burst read & single write command is set up using the mode register set command. During this operation, the burst read cycle operates normally but the write cycle only writes a single data item for each write cycle. The CAS latency and DQM latency are the same as in normal mode. #### **Bank Active Command Spacing** When the selected bank is precharged, the period $t_{RP}$ has elapsed and the bank has entered the idle state, the bank can be activated by executing the active command. If the other bank is in the idle state at that time, the active command can be executed for that bank after the period $t_{RRD}$ has elapsed. At that point both banks will be in the active state. When a bank active command has been executed, a precharge command must be executed for that bank within the $\overline{RAS}$ cycle time ( $t_{RAS\ max}$ ). Also note that a precharge command cannot be executed for an active bank before $t_{RAS\ min}$ has elapsed. After a bank active command has been executed and the t<sub>RCD</sub> period has elapsed, read and write (including auto-precharge) commands can be executed for that bank. #### **Clock Suspend** When the CKE pin is dropped from high to low during a read or write cycle, the LC382161T enters clock suspend mode on the next CLK rising edge. This command reduces the device power dissipation by stopping the device internal clock. Clock suspend mode continues as long as the CKE pin remains low. In this state, all inputs other than the CKE pin are invalid and no other commands can be executed. Also, the device internal states are maintained. When the CKE pin goes from low to high, clock suspend mode is terminated on the next CLK rising edge and device operation resumes. The next command cannot be executed until the recovery period (t<sub>CKA</sub>) has elapsed. Since this command differs from the self-refresh command described previously in that the refresh operation is not performed automatically internally, the refresh operation must be performed within the refresh period ( $t_{REF}$ ). Thus the maximum time that clock suspend mode can be held is just under the refresh cycle time. #### **Operation Timing Examples** Power-On Sequence, Mode Register Set Cycle #### Power-Down Mode Cycle [7777] DON'T CARE XXX INVALID DATA DON'T CARE XXX INVALID DATA No. 5055-35/55 #### Read Cycle/Auto-Precharge CAS latency = 1, burst length = 4 DON'T CARE XXXX INVALID DATA 403645 CAS latency = 1, burst length = full page #### Read Cycle/Ping-Pong Operation (bank switching) CAS latency = 1, burst length = 4 # Write Cycle/Ping-Pong Operation (bank switching) CAS latency = 1, burst length = 4 ## Read Cycle/Page Mode; Data Masking <ACT> <READ> DON'T CARE A036B3 XXX INVALID DATA #### Write Cycle/Clock Suspend DON'T CARE XXX INVALID DATA 403667 # Write Cycle/Precharge Termination #### Read Cycle/Byte Operation CAS latency = 1, burst length = 4 #### Write Cycle/Byte Operation ### Read Cycle, Write Cycle/Burst Read, Single Write CAS latency = 1, burst length = 4 No. 5055-45/55 XXX INVALID DATA DON'T CARE thas (BANK 1) <READ 0> <ACT 1> <ACT 0> <READ 1> <PRE 0> [7777] DON'T CARE LBP (SYNK 1) <PRE1> <0 T3A> XXX INVALID DATA 403666 #### Write Cycle/Precharge Termination No. 5055-53/55 #### Read Cycle/Byte Operation CAS latency = 2, burst length = 4 #### Write Cycle/Byte Operation CAS latency = 2, burst length = 4 DON'T CARE XXX : XXX INVALID DATA # Read Cycle, Write Cycle/Burst Read, Single Write CAS latency = 2, burst length = 4 - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - Ont impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. This catalog provides information as of January, 1997. Specifications and information herein are subject to change without notice.