## ICS810001-21 FEMTOCIOCKS<sup>TM</sup> DUAI VCXO VIDEO PLL #### GENERAL DESCRIPTION The ICS810001-21 is a member of the HiperClockS<sup>™</sup> family of high performance clock solutions from ICS. The ICS810001-21 is a PLL based synchronous clock generator that is optimized for digital video clock jitter attenuation and frequency translation. The device contains two internal frequency multiplication stages that are cascaded in series. The first stage is a VCXO PLL that is optimized to provide reference clock jitter attenuation, and to support the complex PLL multiplication ratios needed for video rate conversion. The second stage is a FemtoClock frequency multiplier that provides the low jitter, high frequency video output clock. Preset multiplication ratios are selected from internal lookup tables using device input selection pins. The multiplication ratios are optimized to support most common video rates used in professional video system applications. The VCXO requires the use of an external, inexpensive pullable crystal. Two crystal connections are provided (pin selectable) so that both 60 and 59.94 base frame rates can be supported. The VCXO requires external passive loop filter components which are used to set the PLL loop bandwidth and damping characteristics. #### **F**EATURES - Accepts various HD and SD references including hsync, transport and pixel clock rates - · Outputs HD and SD pixel rates - One LVCMOS/LVTTL PLL clock output - Two selectable LVCMOS/LVTTL input clocks - LVCMOS input select lines - VCXO PLL bandwidth can be optimized for jitter attenuation and reference tracking - FemtoClock frequency multiplier provides low jitter, high frequency output - FemtoClock range: 560MHz 700MHz - RMS phase jitter @148.3516484MHz, using a 26.973027MHz crystal (12kHz - 20MHz): 0.81ps (typical) - 3.3V supply voltage - 0°C to 70°C ambient operating temperature #### **OUTPUT RATES SUPPORTED:** | Frequency (MHz) | Application | |-----------------|------------------------------------| | 27MHz | MPEG Transport, ITU-R601, CCIR 656 | | 26.973027MHz | 27MHz x 1000/1001 | | 74.25MHz | SMPTE 292M/60 | | 74.17582418MHz | SMPTE 292M/59.94 | | 148.5MHz | SMPTE 292M/60, 1080P | | 148.3516484MHz | SMPTE 292M/59.94, 1080P | | 36MHz | SMPTE 259M Level "D" | #### **EXAMPLE FREQUENCY CONVERSIONS:** 27MHz 74.175MHz 74.25MHz NTSC or PAL hsync to 27MHz NTSC or PAL hsync to 4xFsc All nine combinations from / to: #### PIN ASSIGNMENT **32-Lead VFQFN**5mm x 5mm x 0.95 package body **K Package**Top View The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. ## ICS810001-21 FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### **BLOCK DIAGRAM** ## ICS810001-21 ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL TABLE 1. PIN DESCRIPTIONS | Number | Name | Тур | е | Description | |-------------------|------------------------------|------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | LF1, LF0 | Analog<br>Input/Output | | Loop filter connection node pins. | | 3 | ISET | Analog<br>Input/Output | | Charge pump current setting pin. | | 4, 11, 25 | $V_{_{\mathrm{DD}}}$ | Power | | Core power supply pins. | | 5, 22 | nBP0,<br>nBP1 | Input | Pullup | PLL Bypass control pins. See block diagram. | | 6, 20, 29 | GND | Power | | Power supply ground. | | 7 | CLK_SEL | Input | Pulldown | Input clock select. When HIGH selects CLK1. When LOW, selects CLK0. LVCMOS/LVTTL interface levels. | | 8, 9 | CLK1, CLK0 | Input | Pulldown | Clock inputs. LVCMOS/LVTTL interface levels. | | 10, 14,<br>15, 16 | V0, V1,<br>V2, V3 | Input | Pulldown | VCXO PLL divider selection pins. LVCMOS/LVTTL interface levels. | | 12 | MR | Input | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the output to go low. When logic LOW, the internal dividers and the output is enabled. LVCMOS / LVTTL interface levels. | | 13 | MF | Input | Pulldown | FemtoClock multiplication factor select pin. LVCMOS/LVTTL interface levels. | | 17 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | 18 | V <sub>DDO</sub> | Power | | Output power supply pin. | | 19 | Q | Output | | VCXO PLL clock output. LVCMOS/LVTTL interface levels. | | 21 | OE | Input | Pullup | Output enable. When logic LOW, the clock output is in tristate. When logic HIGH, the output is enabled. LVCMOS/LVTTL interface levels. | | 23, 24 | N1, N0 | Input | Pulldown | FemtoClock output divide select. LVCMOS/LVTTL interface levels. | | 26 | XTAL_SEL | Input | Pulldown | Crystal select. When HIGH, selects XTAL1. When LOW, selects XTAL0. LVCMOS/LVTTL interface levels. | | 27,<br>28 | XTAL_OUT1,<br>XTAL_IN1 | Input | | Crystal oscillator interface. XTAL_IN1 is the input. XTAL_OUT1 is the output. | | 30,<br>31 | XTAL_OUT0,<br>XTAL_IN0 | Input | | Crystal oscillator interface. XTAL_IN0 is the input. XTAL_OUT0 is the output. | | 32 | $V_{\scriptscriptstyle DDX}$ | Power | | Power supply pin for VCXO charge pump. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|-------------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | $V_{DD}$ , $V_{DDA}$ , $V_{DDO} = 3.465V$ | | TBD | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | # Integrated Circuit Systems, Inc. ## ICS810001-21 ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL TABLE 3A. FIRST FREQUENCY TRANSLATION STAGE: VCXO PLL | VCXO PLI | _ Divider Lool | k-Up Table | Video Clock | Application | Alternate Video CI | ock Application | |------------|----------------|------------|-------------------------------|-------------|----------------------------|-----------------| | V3:V0 Pins | P Value | M Value | Input (kHz/MHz) | VCXO (MHz) | Input (kHz/MHz) | VCXO (MHz) | | 0000 | 1000 | 1000 | 27MHz | 27MHz | 26.973MHz | 26.973MHz | | 0001 | 1001 | 1000 | 27MHz | 26.973MHz | | | | 0010 | 11000 | 4004 | 74.175MHz | 27MHz | | | | 0011 | 11011 | 4000 | 74.25MHz | 26.973MHz | | | | 0100 | 11000 | 4000 | 74.25MHz | 27MHz | | | | 0101 | 4004 | 4004 | 27MHz | 27MHz | 26.973MHz | 26.973MHz | | 0110 | 4004 | 4000 | 27MHz | 26.973MHz | | | | 0111 | 1000 | 1001 | 26.973MHz | 27MHz | | | | 1000 | 250 | 91 | 74.175MHz | 27MHz | | | | 1001 | 253 | 92 | 74.25MHz | 27MHz | | | | 1010 | 92 | 92 | 27MHz | 27MHz | 26.973MHz | 26.973MHz | | 1011 | 1 | 600 | 45kHz<br>(720P/60 hsync) | 27MHz | 44.955kHz<br>(720P/59.94) | 26.973MHz | | 1100 | 1 | 800 | 33.75kHz<br>(1080l/60 hsync) | 27MHz | 33.716kHz<br>(1080l/59.94) | 26.973MHz | | 1101 | 1 | 1728 | 15.625kHz<br>(PAL hsync) | 27MHz | | | | 1110 | 1 | 1716 | 15.734kHz<br>(NTSC hsync) | 27MHz | | | | 1111 | 1 | 960 | 28.125kHz<br>(1080l/50 hsync) | 27MHz | | | TABLE 3B. SECOND FREQUENCY TRANSLATION STAGE: FEMTOCLOCK MULTIPLIER | Femte | Clock Look-Up | Гable | Video Clock | Application | Alternate Video | Clock Application | |----------------|---------------|---------|-------------|-------------|-----------------|-------------------| | MF, N1:N0 Pins | FB Div | Out Div | VCXO (MHz) | Q (MHz) | VCXO (MHz) | Q (MHz) | | 0, 00 | 22 | 4 | 27MHz | 148.5MHz | 26.973MHz | 148.35MHz | | 0, 01 | 22 | 8 | 27MHz | 74.25MHz | 26.973MHz | 74.175MHz | | 0, 10 | 22 | 12 | | | | | | 0, 11 | 22 | 18 | | | | | | 1, 00 | 24 | 4 | | | | | | 1, 01 | 24 | 8 | | | | | | 1, 10 | 24 | 12 | 27MHz | 54MHz | | | | 1, 11 | 24 | 18 | 27MHz | 36MHz | | | #### TABLE 3C. BYPASS FUNCTION TABLE | Inp | uts | Omeration | |------|------|----------------------------------------------------------------------------| | nBP1 | nBP0 | Operation | | 0 | 0 | Bypass Frequency Translator PLL and Output Divider | | 0 | 1 | Test Mode: Bypass VCXO Jitter Attenuation PLL and Frequency Translator PLL | | 1 | 0 | LC Mode: Bypass VCXO Jitter Attenuation PLL | | 1 | 1 | PLL Mode: Active | # Integrated Circuit Systems, Inc. ## ICS810001-21 ## FEMTOCLOCKS<sup>TM</sup> DUAL VCXO VIDEO PLL | | Input | | | VCXO PLL | | FemtoClock PLL | ck PLL | | | | |------------------------------------|---------------------------------|-----------------------------------|-----------------------|--------------------------|----------------------------|---------------------------|------------------------|---------|------------------------------|---------------------------| | Configuration<br>Example<br>Number | Reference<br>Frequency<br>(MHz) | Reference<br>Clock<br>Description | P<br>Input<br>Divider | M<br>Feedback<br>Divider | XTAL<br>Frequency<br>(MHz) | MF<br>Feedback<br>Divider | N<br>Output<br>Divider | VCO SEL | Output<br>Frequency<br>(MHz) | Output Description | | 1 | 27 | Transport | 1001 | 1000 | 26.973027 | 22 | 8 | - | 74.17582418 | SMPTE 292M/59.94 | | 2 | 27 | Transport | 1000 | 1000 | 27 | 22 | 8 | - | 74.25 | SMPTE 292M/60 | | 3 | 27 | Transport | 1001 | 1000 | 26.973027 | 22 | 4 | - | 148.3516484 | SMPTE 292M/59.94 (1080P) | | 4 | 27 | Transport | 1000 | 1000 | 27 | 22 | 4 | 1 | 148.5 | SMPTE 292M/60 (1080P) | | 5 | 27 | Transport | 1001 | 1000 | 26.973027 | na | na | 0 | 26.973027 | Transport x 1000/1001 | | 9 | 27 | Transport | 1000 | 1000 | 27 | na | na | 0 | 27 | Transport | | | | | | | | | | | | | | 10 | 74.175824 | 292M/59.94 | 11000 | 4004 | 27 | 22 | 8 | 1 | 74.25 | SMPTE 292M/60 | | 11 | 74.25 | 292M/60 | 11011 | 4000 | 26.973027 | 22 | 8 | 1 | 74.17582418 | SMPTE 292M/59.94 | | 12 | 74.175824 | 292M/59.94 | 11000 | 4000 | 26.973027 | 22 | 8 | - | 74.17582418 | SMPTE 292M/59.94 | | 13 | 74.25 | 292M/60 | 11000 | 4000 | 27 | 22 | 8 | 1 | 74.25 | SMPTE 292M/60 | | 14 | 74.175824 | 292M/59.94 | 11000 | 4004 | 27 | na | na | 0 | 27 | Transport | | 15 | 74.25 | 292M/60 | 11000 | 4000 | 27 | na | na | 0 | 22 | Transport | | 16 | 27 | Transport | 4004 | 4004 | 27 | na | na | 0 | 22 | Transport | | 17 | 27 | Transport | 4004 | 4000 | 26.973027 | 22 | 8 | 1 | 74.17582418 | SMPTE 292M/59.94 | | 18 | 27 | Transport | 4004 | 4004 | 27 | 22 | 8 | 1 | 74.25 | HD B | | | | | | | | | | | | | | 20 | 74.175824 | 292M/59.94 | 250 | 91 | 27 | 22 | 8 | 1 | 74.25 | SMPTE 292M/60 | | 21 | 74.25 | 292M/60 | 253 | 92 | 27 | 22 | 8 | - | 74.25 | SMPTE 292M/60 (1080P) | | 22 | 74.175824 | 292M/59.94 | 253 | 82 | 26.973027 | 22 | 8 | 1 | 74.17582418 | SMPTE 292M/59.94 | | 23 | 27 | Transport | 92 | 92 | 27 | 22 | 8 | 1 | 74.25 | SMPTE 292M/60 | | | | | | | | | | | | | | 30 | 74.175824 | 292M/59.94 | 250 | 91 | 27 | na | na | 0 | 27 | Transport | | 31 | 74.25 | 292M/60 | 253 | 92 | 27 | na | na | 0 | 27 | Transport | | 32 | 74.25 | 292M/60 | 11011 | 4000 | 26.973027 | na | na | 0 | 26.973027 | Transport x 1000/1001 | | 33 | 74.175824 | 292M/59.94 | 253 | 92 | 26.973027 | na | na | 0 | 26.973027 | Transport x 1000/1001 | | | | | | | | | | | | | | 40 | 27 | Transport | 92 | 92 | 27 | 24 | 12 | - | 54 | ITU-R601/656 Oversample | | 41 | 27 | Transport | 92 | 92 | 27 | 24 | 18 | - | 36 | 259M Level "D" Oversample | | 42 | 27 | Transport | 4004 | 4004 | 27 | 24 | 18 | - | 36 | 259M Level "D" Oversample | | | | | | | | | | | | | TABLE 3D. EXAMPLE FREQUENCY CONFIGURATION TABLE, CONTINUED ON NEXT PAGE ## ICS810001-21 ## FEMTOCLOCKS<sup>TM</sup> DUAL VCXO VIDEO PLL | | Input | | | VCXO PLL | | FemtoClock PLL | ck PLL | | | | |------------------------------------|---------------------------------|-----------------------------------|-----------------------|--------------------------|----------------------------|---------------------------|------------------------|---------|------------------------------|----------------------------| | Configuration<br>Example<br>Number | Reference<br>Frequency<br>(MHz) | Reference<br>Clock<br>Description | P<br>Input<br>Divider | M<br>Feedback<br>Divider | XTAL<br>Frequency<br>(MHz) | FC<br>Feedback<br>Divider | N<br>Output<br>Divider | VCO_SEL | Output<br>Frequency<br>(MHz) | Output Clock Description | | 50 | F | | 92 | 92 | F | na | na | 0 | F | F1 = 15 to 30MHz | | | | | | | | | | | | | | 09 | 0.015625 | PAL Hsync | - | 1135 | 17.735 | na | na | 0 | 17.735 | 4x PAL subcarrier (4xFsc) | | 61 | 0.015734 | NTSC Hsync | - | 910 | 14.31818 | na | na | 0 | 14.31818 | 4x NTSC subcarrier (4xFsc) | | 62 | 0.015625 | PAL Hsync | - | 1728 | 27 | na | na | 0 | 27 | Transport | | 63 | 0.015734 | NTSC Hsync | - | 1716 | 27 | na | na | 0 | 27 | Transport | | 64 | 0.015625 | PAL Hsync | - | 1728 | 27 | 24 | 12 | 1 | 54 | ITU-R601/656 Oversample | | 65 | 0.015734 | 0.015734 NTSC Hsync | 1 | 1716 | 27 | 24 | 12 | 1 | 54 | ITU-R601/656 Oversample | | | | | | | | | | | | | ## ICS810001-21 ### FEMTOCLOCKS<sup>TM</sup> DUAL VCXO VIDEO PLL #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{II}$ -0.5V to $V_{DD}$ + 0.5V Outputs, $V_O$ -0.5V to $V_{DDO}$ + 0.5V Package Thermal Impedance, $\theta_{_{JA}} ~~34.8^{\circ}\text{C/W}$ (0 lfpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = V_{DDX} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDX</sub> | Charge Pump Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | 210 | | mA | | I <sub>DDA</sub> | Analog Supply Current | | | 10 | | mA | | I <sub>DDO</sub> | Output Supply Current | | | 5 | | mA | | I <sub>DDX</sub> | Charge Pump Supply Current | | | TBD | | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = V_{DDX} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|----------------------------------------------------------------|--------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Vol | tage | | 3.0 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Volt | age | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input<br>High Current | CLK0, CLK1, MR, MF,<br>P1:P0, V3:0, N1:0,<br>CLK_SEL, XTAL_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | | OE, nBP0, nBP1 | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I | Input | CLK0, CLK1, MR, MF,<br>P1:P0, V3:0, N1:0,<br>CLK_SEL, XTAL_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μА | | IL | Low Current | OE, nBP0, nBP1 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>OH</sub> | Output High V | oltage; NOTE 1 | | 2.6 | | | V | | V <sub>OL</sub> | Output Low Vo | oltage; NOTE 1 | | | | 0.5 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to $V_{DDO}/2$ . ## ICS810001-21 ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### TABLE 5. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------------------------------------|-----------------|---------|---------|---------|-------| | Mode of Oscillation | | F | undamen | tal | | | Frequency | | 14 | | 35 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | рF | | VCXO K <sub>VCO</sub> (K <sub>VCXO</sub> ); NOTE 1 | | | 7000 | | Hz/V | | Frequency Pull Range (F <sub>P</sub> ); NOTE 1 | | | 100 | | ppm | | Drive Level | | | | 1 | mW | NOTE 1: These parameters are only guaranteed when using an ICS recommended quartz crystal device. Contact ICS regarding quartz crystal device recommendations. Table 6. AC Characteristics, $V_{\text{dd}} = V_{\text{dda}} = V_{\text{ddo}} = V_{\text{dda}} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------|---------|---------|---------|-------| | _ | Output Fraguesey | nBP0, nBP1 = 00 | 14 | | 35 | MHz | | F <sub>out</sub> | Output Frequency | nBP1 = 1 | 31 | | 175 | MHz | | <i>t</i> jit(ø) | RMS Phase Jitter, (Random),<br>Configuration 3 of Table 3D;<br>NOTE 1 | 148.3516484MHz,<br>(Integration Range: 12kHz - 20MHz) | | 0.81 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | | 450 | | ps | | odc | Output Duty Cycle | | | 50 | | % | See Parameter Measurement Information section. NOTE 1: Please refer to the Phase Noise Plot. ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### Typical Phase Noise at 148.3516484MHz OFFSET FREQUENCY (Hz) ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL ## PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### PHASE JITTER #### OUTPUT DUTY CYCLE/PULSE WIDTH/tPERIOD #### **OUTPUT RISE/FALL TIME** ## ICS810001-21 ## FEMTOCLOCKS<sup>TM</sup> DUAL VCXO VIDEO PLL ## **APPLICATION INFORMATION** #### EXAMPLE LOOP FILTER COMPONENT VALUES FOR VARIOUS VCXO DIVIDER SELECTIONS | VCXO PLL Divider<br>Selection | Loop Filter Component Selection | | | ction | VCXO PLL Performance | | Loop Filter | | | |-------------------------------|---------------------------------|--------------|------------|------------|----------------------|-------------------------------|----------------|-----------------------|----| | FB Divider (MValue) | Rset (kΩ) | lset<br>(μΑ) | Rs<br>(kΩ) | Cs<br>(µF) | Cp<br>(pF) | VCXO PLL<br>Loop BW (Hz/-3dB) | Damping Factor | Factor Example Number | | | | 2.2 | 500 | 261 | 0.033 | 1500 | 200 | 1.4 | 1 | | | 1000, 1001 | 4.4 | 250 | 261 | 0.068 | 3300 | 100 | 1.4 | 2 | | | | 4.4 | 250 | 53.6 | 1.5 | 68000 | 20 | 1.4 | 3 | | | | 2.2 | 500 | 499 | 0.033 | 1500 | 100 | 1.3 | 4 | | | 4000, 4001 | 2.2 | 500 | 261 | 0.15 | 6800 | 50 | 1.5 | 5 | | | | 2.2 | 500 | 105 | 1 | 33000 | 20 | 1.6 | 6 | | | 91, 92 | 4.4 | 250 | 23.2 | 1 | 33000 | 100 | 1.6 | 7 | | | 600 | | | | | | ı | 170 | 1.8 | | | 800 | | | | | | 125 | 1.6 | | | | 960 | 4.4 | 050 | 250 261 | 001 0 000 | 2200 | 105 | 1.5 | 8 | | | 1000, 1000 | 4.4 | 4.4 250 | | 261 0. | 0.068 | 2200 | 100 | 1.4 | 0 | | 1726, 1728 | | | | | | | | | 58 | | 4000, 4004 | | | | | | 27 | 0.7 | | | | 1726, 1728 | 2.2 | 500 | 1000 | 0.01 | 470 | 100 | 1.5 | 9 | | # Integrated Circuit Systems, Inc. ## ICS810001-21 ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### APPLICATION EXAMPLE 1: 27MHz to 74.25MHz # Integrated Circuit Systems, Inc. ## ICS810001-21 ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### APPLICATION EXAMPLE 2: 27MHz to 74.175MHz #### ICS810001-21 ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### DESCRIPTION OF THE PLL STAGES The ICS843002-21 is a two stage device, a VCXO PLL followed by a low phase noise FemtoClock frequency multiplier. The VCXO uses an external pullable crystal which can be pulled ±100ppm by the VCXO PLL circuitry to phase lock it to the input reference frequency. There are two VCXO crystal ports in order to provide VCXO frequency versatility. For HDTV applications, this allows the use of a 26.973027MHz crystal for the generation of 74.175MHz, or a 27.00MHz crystal for the generation of 74.25MHz, for example. The VCXO output frequency can be output directly from the device, or it can be passed to the FemtoClock frequency multiplier which will multiply it up to a higher frequency. #### VCXO PLL Loop Response Considerations Loop response characteristics of the VCXO PLL is affected by the VCXO feedback divider value (bandwidth and damping factor), and by the external loop filter components (bandwidth, damping factor, and 2<sup>nd</sup> frequency response). A practical range of VCXO PLL bandwidth is from about 1Hz to about 1kHz. The setting of VCXO PLL bandwidth and damping factor is covered later in this document. A PC based PLL bandwidth calculator is also under development. For assistance with loop bandwidth suggestions or value calculation, please contact ICS applications. Table 3A shows frequency translation configuration examples. Note that in the first two V3:V0 selections the VCXO PLL feedback divider is the same value of 1000. This means the VCXO PLL loop response (bandwidth and damping factor) will be the same for all of these settings. The same is true for V3:V0 = 0010 through 0110. This means the device can be configured to translate between 74.175MHz, 74.25MHz, and 27MHz (from any one to another, all nine combinations) and it will maintain the same loop response characteristics. This is also true for V3:V0 = 1000 through 1010. For high VCXO PLL feedback divider values, the phase detector rate, and therefore loop filter charge pulse rate, is greatly reduced. To prevent output clock wander, low leakage capacitors should be used. In addition, when loop bandwidth is low (say below 20Hz), capacitors with low microphonic sensitivity should be used. PPS film type capacitors are one type that perform well in this environment. Below 5Hz, shielding should be considered to prevent excessive phase wander (low frequency phase jitter or clock phase deviation). #### SETTING THE VCXO PLL LOOP RESPONSE The VCXO PLL loop response is determined both by fixed device characteristics and by other characterizes set by the user. This includes the values of $R_{\rm S},~C_{\rm S},~C_{\rm P}$ and $R_{\rm SET}$ as shown in the External VCXO PLL Components figure on this page. The VCXO PLL loop bandwidth is approximated by: NBW (VCXO PLL) = $$\frac{R_{S} \times I_{CP} \times K_{O}}{2\pi \times Feedback Divider}$$ #### WHERE: $R_s$ = Value of resistor $R_s$ in loop filter in Ohms $I_{CP}$ = Charge pump current in amps (see table on page 12) K<sub>0</sub> = VCXO Gain in Hz/V Feedback Divider = 1 to 11011 (as determined by inputs V3:V0) The above equation calculates the "normalized" loop bandwidth (denoted as "NBW") which is approximately equal to the - 3dB bandwidth. NBW does not take into account the effects of damping factor or the second pole imposed by C<sub>p</sub>. It does, however, provide a useful approximation of filter performance. To prevent jitter on the clock output due to modulation of the VCXO PLL by the phase detector frequency, the following general rule should be observed: NBW (VCXO PLL) $$\leq \frac{f \text{ (Phase Detector)}}{20}$$ $f(Phase Detector) = Input Frequency \div Pre-Divider)$ The PLL loop damping factor is determined by: $$DF = x \frac{R_s}{2} \sqrt{\frac{I_{cp} x C_s x K_o}{Feedback Divider}}$$ #### WHERE: $C_s$ = Value of capacitor $C_s$ in loop filter in Farads ## ICS810001-21 ## FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### EXTERNAL VCXO PLL COMPONENTS In general, the loop damping factor should be 0.7 or greater to ensure output stability. A higher damping factor will create less peaking in the passband. A higher damping factor may also increase lock time and output clock jitter when there is excess digital noise in the system application, due to the reduced ability of the PLL to respond to and therefore compensate for phase noise ingress. The external crystal devices and loop filter components should be kept close to the device. Loop filter and crystal PCB connection traces should be kept short and well separated from each other and from other signal traces. Other signal traces shouldnot run underneath the device, the loop filter or crystal components. #### Notes on Setting the Value of C<sub>D</sub> As another general rule, the following relationship should be maintained between components $\mathbf{C}_{\mathrm{s}}$ and $\mathbf{C}_{\mathrm{p}}$ in the loop filter: $$C_p = \frac{C_s}{20}$$ $C_{\rm p}$ establishes a second pole in the VCXO PLL loop filter. For higher damping factors (> 1), calculate the value of $C_{\rm p}$ based on a $C_{\rm g}$ value that would be used for a damping factor of 1. This will minimize baseband peaking and loop instability that can lead to output jitter. $C_{\rm p}$ also dampens VCXO PLL input voltage modulation by the charge pump correction pulses. A $C_{\rm p}$ value that is too low will result in increased output phase noise at the phase detector frequency due to this. In extreme cases where input jitter is high, charge pump current is high, and $C_{\rm p}$ is too small, the VCXO PLL input voltage can hit the supply or ground rail resulting in nonlinear loop response. The best way to set the value of $C_{\rm p}$ is to use the filter response software available from ICS (please refer to the following section). $C_{\rm p}$ should be increased in value until it just starts affecting the passband peak. #### Notes on External Crystal Load Capacitors In the loop filter schematic diagram, capacitors are shown between pins 27/30 to ground and between pins 38/31 to ground. These are optional crystal load capacitors which can be used to center tune the external pullable crystal (the crystal frequency can only be lowered by adding capacitance, it cannot be raised). Note that the addition of external load capacitors will decrease the crystal pull range and the Kvco value. #### LOOP FILTER RESPONSE SOFTWARE Online tools to calculate loop filter response can be found at <a href="https://www.icst.com">www.icst.com</a>. Contact your local sales representative if a tool cannot be found for this product. #### FEMTOCLOCKS<sup>TM</sup> DUAL VCXO VIDEO PLL #### VCXO CRYSTAL SELECTION Choosing a crystal with the correct characteristics is one of the most critical steps in using a Voltage Controlled Crystal Oscillator (VCXO). The crystal parameters affect the tuning range and accuracy of a VCXO. Below are the key variables and an example of using the crystal parameters to calculate the tuning range of the VCXO. FIGURE 1: VCXO OSCILLATOR CIRCUIT EXAMPLE - V<sub>c</sub> Control voltage used to tune frequency - C<sub>v</sub> Varactor capacitance, varies due to the change in control voltage - $\mathbf{C}_{\text{S1,}}\,\mathbf{C}_{\text{S2}}\,$ Stray Capacitance caused by pads, vias, and other board parasitics #### CRYSTAL PARAMETER EXAMPLES | Symbol | Parameter | Minimum | Typical | Maximum | Units | |--------------------------------|------------------------------|-------------|---------|---------|-------| | f <sub>N</sub> | Nominal Frequency | | 19.44 | | MHz | | f <sub>T</sub> | Frequency Tolerance | | | ±20 | ppm | | f <sub>s</sub> | Frequency Stability | | | ±20 | ppm | | | Operating Temperature Range | 0 | | 70 | °C | | C <sub>L</sub> | Load Capacitance | | 12 | | pF | | C <sub>o</sub> | Shunt Capacitance | | 4 | | pF | | C <sub>0</sub> /C <sub>1</sub> | Pullability Ratio | | 220 | 240 | | | ESR | Equivalent Series Resistance | | | 20 | | | | Drive Level | | | 1 | mW | | | Aging @ 25°C | ±3 per year | | ppm | | | | Mode of Operation | Fundemental | | | | #### VARACTOR PARAMETERS | Symbol | Parameter | Test Condition | Typical | Unit | |---------------------|---------------------------|----------------|---------|------| | C <sub>v LOW</sub> | Low Varactor Capacitance | $V_{C} = 0V$ | 15.4 | рF | | C <sub>v HIGH</sub> | High Varactor Capacitance | $V_{c} = 3.3V$ | 29.6 | pF | #### FEMTOCLOCKS<sup>TM</sup> DUAL VCXO VIDEO PLL #### **FORMULAS** $$C_{\text{LOW}} = \ \frac{(C_{\text{L1}} + C_{\text{S1}} + C_{\text{V\_LOW}}) \cdot (C_{\text{L2}} + C_{\text{S2}} + C_{\text{V\_LOW}})}{(C_{\text{L1}} + C_{\text{S1}} + C_{\text{V\_LOW}}) + (C_{\text{L2}} + C_{\text{S2}} + C_{\text{V\_LOW}})}$$ $C_{\text{Low}}$ is the effective capacitance due to the low varactor capacitance, load capacitance and stray capacitance. $C_{\text{Low}}$ determines the high frequency component on the TPR (Total Pull Range). $$C_{\text{HIGH}} = \frac{(C_{\text{L1}} + C_{\text{S1}} + C_{\text{V\_HIGH}} \cdot (C_{\text{L2}} + C_{\text{S2}} + C_{\text{V\_HIGH}})}{(C_{\text{L1}} + C_{\text{S1}} + C_{\text{V\_HIGH}}) + (C_{\text{L2}} + C_{\text{S2}} + C_{\text{V\_HIGH}})}$$ $C_{\text{High}}$ is the effective capacitance due to the high varactor capacitance, load capacitance and stray capacitance. $C_{\text{High}}$ determines the low frequency component on the TPR (Total Pull Range). $$\mathsf{TPR} = \left(\frac{1}{2 \cdot \mathsf{C_0/C_1} \cdot (1 + \mathsf{C_{LOW}/C_0})} - \frac{1}{2 \cdot \mathsf{C_0/C_1} \cdot (1 + \mathsf{C_{HIGH}/C_0})} \cdot 10^6\right)$$ $Absolute Pull Range \ (APR) = Total Pull Range - (Frequency Tolerance + Frequency Stability + Aging)$ #### **EXAMPLE CALCULATIONS** Using the tables and figures above, we can now calculate the TPR and APR of the VCXO using the example crystal parameters. For the numerical example below there were some assumptions made. First, the stray capacitance ( $C_{S1}$ , $C_{S2}$ ), which is all the excess capacitance due to board parasitic, is 4pF. Second, the expected lifetime of the project is 5 years; hence the inaccuracy due to aging is $\pm 15$ ppm. Third, though many boards will not require load tuning capacitors ( $C_{L1}$ , $C_{L2}$ ), it is recommended for long-term consistent performance of the system that two tuning capacitor pads be placed into every design. Typical values for the load tuning capacitors will range from 0 to 4pF. $C_{HIGH} = \frac{(0 + 4pF + 29.6pF) \cdot (0 + 4pF + 29.6pF)}{(0 + 4pF + 29.6pF) + (0 + 4pF + 29.6pF)} = 16.8pF$ $$C_{\text{LOW}} = \ \frac{(0 + 4pF + 15.4pF) \cdot (0 + 4pF + 15.4pF)}{(0 + 4pF + 15.4pF) + (0 + 4pF + 15.4pF)} = 9.7pF$$ TPR = $$\left(\frac{1}{2 \cdot 220 \cdot (1+9.7pF/4pF)} - \frac{1}{2 \cdot 220 \cdot (1+16.8pF/4pF)}\right) \cdot 10^6 = 226.5ppm$$ $TPR = \pm 113.25ppm$ $APR = 113.25ppm - (20ppm + 20ppm + 15ppm) = \pm 58.25ppm$ The example above will ensure a total pull range of ±113.25 ppm with an APR of ±58.25ppm. Many times, board designers may select their own crystal based on their application. If the application requires a tighter APR, a crystal with better pullability (C0/C1 ratio) can be used. Also, with the equations above, one can vary the frequency tolerance, temperature stability, and aging or shunt capacitance to achieve the required pullability. ### FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### Notes on Setting Charge Pump Current The recommended range for the charge pump current is $50\mu A$ to $300\mu A$ . Below $50\mu A$ , loop filter charge leakage, due to PCB or capacitor leakage, can become a problem. This loop filter leakage can cause locking problems, output clock cycle slips, or low frequency phase noise. As can be seen in the loop bandwidth and damping factor equations or by using the filter response software available from ICS, increasing charge pump current ( $I_{\rm CP}$ ) increases both bandwidth and damping factor. #### CHARGE PUMP CURRENT, EXAMPLE SETTINGS | R <sub>SET</sub> | Charge Pump Current (I <sub>CP</sub> ) | |------------------|----------------------------------------| | 17.6k | 62.5µA | | 8.8k | 125μΑ | | 4.4k | 250μΑ | | 2.2k | 500μA | Figure 2. Charge Pump Current vs. Value of $R_{\text{set}}$ (external resistor) Graph #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS810001-21 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\text{DD}}, V_{\text{DDA}}, V_{\text{DDA}}, V_{\text{DDA}}$ , and $V_{\text{DDO}}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 3 illustrates how a $10\Omega$ resistor along with a $10\mu\text{F}$ and a $.01\mu\text{F}$ bypass capacitor should be connected to each $V_{\text{DDA}}$ pin. FIGURE 3. POWER SUPPLY FILTERING # ICS810001-21 FEMTOCLOCKS<sup>TM</sup> DUAL VCXO VIDEO PLL ## RELIABILITY INFORMATION Table 7. $\theta_{\text{JA}} \text{vs. Air Flow Table for 32 Lead VFQFN}$ $\theta_{AA}$ vs. 0 Air Flow (Linear Feet per Minute) 0 Multi-Layer PCB, JEDEC Standard Test Boards 34.8°C/W TRANSISTOR COUNT The transistor count for ICS810001-21 is: 9365 ## Integrated Circuit Systems, Inc. ## ICS810001-21 FEMTOCLOCKSTM DUAL VCXO VIDEO PLL #### PACKAGE OUTLINE AND DIMENSIONS - K SUFFIX FOR 32 LEAD VFQFN TABLE 8. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | |-----------------------------------------------|----------------|---------|---------|--|--| | SYMBOL | VHHD-2 | | | | | | | МІМІМИМ | NOMINAL | MAXIMUM | | | | N | | 32 | | | | | A | 0.80 | | 1.00 | | | | A1 | 0 | 0 0.05 | | | | | А3 | 0.25 Ref. | | | | | | b | 0.18 | 0.25 | 0.30 | | | | N <sub>D</sub> | | | 8 | | | | N <sub>E</sub> | | | 8 | | | | D | 5.00 BASIC | | | | | | D2 | 1.25 | 2.25 | 3.25 | | | | E | 5.00 BASIC | | | | | | E2 | 1.25 | 2.25 | 3.25 | | | | е | 0.50 BASIC | | | | | | L | 0.30 0.40 0.50 | | | | | Reference Document: JEDEC Publication 95, MO-220 # ICS810001-21 FEMTOCLOCKS<sup>TM</sup> DUAL VCXO VIDEO PLL #### TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|-------------|---------------|--------------------|-------------| | ICS810001BK-21 | ICS10001B21 | 32 Lead VFQFN | tray | 0°C to 70°C | | ICS810001BK-21T | ICS10001B21 | 32 Lead VFQFN | 2500 tape & reel | 0°C to 70°C | The aforementioned trademarks, HiPerClockS™ and FemtoClocks™ are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.