| | | | | | | | | | REVISI | ONS | | | | | | | | | | | |------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----|---------------------------------|------------------------------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------|-------|------------------------|----------|----------|----------|-----|----|----|----|----|----| | LTR | DESCRIPTION | | | | | | | | DATE (YR-MO-DA) | | | APPROVED | | | | | | | | | | Α | Add RHA data and limits. Editorial changes throughout - jak. | | | | | | | | 99-0 | 03-10 | | | lonica L | Poelk | ing | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | Α | Α | Α | Α | Α | | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | | | | | | | | | | | | | | | | | REV STATUS<br>OF SHEETS | | | | REV | | | A 1 | A | A | 4 | A<br>5 | 6 | 7 | 8<br>8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | PREPARED BY Wanda L. Meadows | | | | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216 | | | | | | | | | | | | | | STANDARD<br>MICROCIRCUIT<br>DRAWING | | | CHE | CKED<br>Ti | | J. Ricci | iuti | | | | | | | | | | | | | | | THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE | | | APPROVED BY Monica L. Poelking | | | | MICROCIRCUITS, DIGITAL, ADVANCED CMOS, OCTAL BUFFER/LINE DRIVER WITH NON-INVERTING THREE-STATE OUTPUTS, TTL COMPATIBLE, MONOLITHIC SILICON | | | | | S, | | | | | | | | | | AMSC N/A | | | | WING | 93-0 | OVAL E<br>03-31 | DATE | | SI | ZE | T | | | <u> </u> | | | | | | | | | | | | | | | Α | | | , | A CAGE CODE 5962-92186 | | | | | | | | | | | | | | | | | | | | SHEET 1 OF 19 | | | | | | | | | | | | DSCC FORM 2233 APR 97 DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. 5962-E109-99 # 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | | | | |-------------|----------------|----------------------------------------------------------------------------------------|--|--|--| | 01 | 54ACTQ244 | Octal buffer/line driver with non-inverting three-state outputs, TTL compatible inputs | | | | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: Device class M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | R | GDIP1-T20 or CDIP2-T20 | 20 | Dual-in-line | | S | GDFP2-F20 or CDFP3-F20 | 20 | Flat pack | | 2 | CQCC1-N20 | 20 | Square leadless chip carrier | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>A | SHEET 2 | # 1.3 Absolute maximum ratings. 1/2/3/ | Supply voltage range (V <sub>CC</sub> ) | 0.5 V dc to +7.0 V dc | |-------------------------------------------------------------------------------------------------|---------------------------------| | DC input voltage range (V <sub>IN</sub> ) | 0.5 V dc to $V_{CC}$ + 0.5 V dc | | DC output voltage range (V <sub>OUT</sub> ) | 0.5 V dc to $V_{CC}$ + 0.5 V dc | | DC input clamp current ( $I_{IK}$ ) ( $V_{IN}$ = -0.5 V and $V_{CC}$ + 0.5V) | . ±20 mA | | DC output clamp current ( $I_{OK}$ ) ( $V_{OUT} = -0.5 \text{ V}$ and $V_{CC} + 0.5 \text{V}$ ) | . ±20 mA | | DC output current (I <sub>OUT</sub> ) per output pin | . ±50 mA | | DC V <sub>CC</sub> or GND current (I <sub>CC</sub> , I <sub>GND</sub> ) per pin | . ±400 mA | | Maximum power dissipation (PD) | . 500 mW | | Storage temperature range (T <sub>STG</sub> ) | 65°C to +150°C | | Lead temperature (soldering, 10 seconds) | . +300°C | | Thermal resistance, junction-to-case (Θ <sub>JC</sub> ) | . See MIL-STD-1835 | | Junction temperature (T <sub>J</sub> ) | . +175°C <u>4</u> / | # 1.4 Recommended operating conditions. 2/3/ | Supply voltage range ( $V_{CC}$ ) | | |-------------------------------------------------------------|----------------| | Output voltage range (V <sub>OUT</sub> ) | | | Maximum low level input voltage (V <sub>IL</sub> ) | | | Minimum high level input voltage (V <sub>H</sub> ) | 2.0 V dc | | Case operating temperature range (T <sub>C</sub> ) | 55°C to +125°C | | Input rise or fall times (V <sub>CC</sub> = 4.5 V to 5.5 V) | 0 to 8 ns/V | | Maximum high level output current (I <sub>OH</sub> ) | | | Maximum low level output current (IoL) | | # 1.5 Radiation features: Total dose (dose rate ≤ 165 mrad/s) (MIL-STD-883, method 1019, condition A followed by extended room temperature anneal) .......1 x 10<sup>5</sup> Rads (Si) | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 3 | Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. <sup>2/</sup> Unless otherwise noted, all voltages are referenced to GND. The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C. <sup>4/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. # 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. # **SPECIFICATION** ### DEPARTMENT OF DEFENSE MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. ## **STANDARDS** ### DEPARTMENT OF DEFENSE MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard For Microcircuit Case Outlines. ### **HANDBOOKS** ## DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DOD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. # ELECTRONIC INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits JEDEC Standard No. 20 - Standardized for Description of 54/74ACXXXX and 54/74ACTXXXX Advanced High-Speed CMOS Devices. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Eye Street, NW, Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>A | SHEET 4 | # 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table. The truth table shall be as specified on figure 2. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3. - 3.2.5 <u>Ground bounce load circuit and waveforms</u>. The ground bounce load circuit and waveforms shall be as specified on figure 4. - 3.2.6 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 5. - 3.2.7 Radiation exposure circuit. The radiation exposure circuit shall be as specified when available. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 5 | - 3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 37 (see MIL-PRF-38535, appendix A). ## 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>A | SHEET 6 | | | | Table I. Electrical performance | e character | <u>ristics</u> . | | | | | |---------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------|--------------------|--------------|----------------|------| | Test and MIL-STD-883 test method <u>1</u> / | Symbol | Test conditions $\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+4.5 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V | Device<br>type<br>and | V <sub>cc</sub> | Group A subgroups | Limi | its <u>4</u> / | Unit | | | | unless otherwise specified | Device<br>class | | | Min | Max | | | High level output<br>voltage<br>3006 | V <sub>OH</sub> | For all inputs affecting output under test, V <sub>IN</sub> = 2.0 V or 0.8 V For all other inputs, | All<br>All | 4.5 V<br>5.5 V | 1, 2, 3<br>1, 2, 3 | 4.40<br>5.40 | | V | | | | $V_{\text{IN}} = V_{\text{CC}}$ or $\hat{\text{GND}}$<br>$I_{\text{OH}} = -50 \mu \text{A}$ | All | | | | | | | | | For all inputs affecting output under test, $V_{\text{IN}} = 2.0 \text{ V}$ or 0.8 V For all other inputs, $V_{\text{IN}} = V_{\text{CC}}$ or GND | All<br>All | 4.5 V | 1 | 3.86 | | | | | | I <sub>OH</sub> = -24 mA | All<br>All | 4.5 V | 2, 3 | 3.70 | | | | | | | All<br>All | 5.5 V | 1 | 4.86 | | | | | | | All<br>All | 5.5 V | 2, 3 | 4.70 | | | | | | For all inputs affecting output under test, $V_{\text{IN}} = 2.0 \text{ V}$ or 0.8 V For all other inputs $V_{\text{IN}} = V_{\text{CC}}$ or GND $I_{\text{OH}} = -50 \text{ mA}$ 5/ | All<br>All | 5.5 V | 1, 2, 3 | 3.85 | | | | Low level output voltage | V <sub>OL</sub> | For all inputs affecting output under test, V <sub>IN</sub> = 2.0 V or 0.8 V | All<br>All | 4.5 V | 1, 2, 3 | | 0.1 | V | | 3007 | | For all other inputs $V_{\text{IN}} = V_{\text{CC}}$ or GND $I_{\text{OL}} = 50 \ \mu\text{A}$ | All<br>All | 5.5 V | 1, 2, 3 | | 0.1 | | | | | For all inputs affecting output under test, V <sub>IN</sub> = 2.0 V or 0.8 V | All<br>All | 4.5 V | 1 | | 0.36 | | | | | For all other inputs $V_{IN} = V_{CC} \text{ or GND}$ | All<br>All | 4.5 V | 2, 3 | | 0.5 | | | | | I <sub>OL</sub> = 24 mA | All<br>All | 5.5 V | 1 | | 0.36 | | | | | | All<br>All | 5.5 V | 2, 3 | | 0.5 | | | | | For all inputs affecting output under test, $V_{\text{IN}} = 2.0 \text{ V}$ or 0.8 V For all other inputs $V_{\text{IN}} = V_{\text{CC}}$ or GND $I_{\text{OL}} = 50 \text{ mA}$ $\underline{5}/$ | All<br>All | 5.5 V | 1, 2, 3 | | 1.65 | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>A | SHEET 7 | | | | Table I. <u>Electrical perf</u> | ormance char | acteristics - | - Continue | ed. | | | | |-----------------------------------------|-------------------|--------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------|----------------------|------|----------------|----------| | Test and MIL-STD-883 test method 1/ | Symbol | Test conditions<br>$-55^{\circ}C \le T_{C} \le +$<br>$+4.5 \text{ V} \le V_{CC} \le$ | 125°C | Device<br>type<br>and | V <sub>CC</sub> | Group A<br>subgroups | Limi | its <u>4</u> / | Unit | | | | unless otherwise | specified | Device<br>class | | | Min | Max | | | Positive input clamp voltage 3022 | V <sub>IC+</sub> | For input under test, I <sub>II</sub> | <sub>N</sub> = 1 mA | All<br>Q, V | GND | 1, 2, 3 | 0.4 | 1.5 | V | | Negative input<br>clamp voltage<br>3022 | V <sub>IC</sub> - | For input under test, I <sub>II</sub> | <sub>N</sub> = -1 mA | All<br>Q, V | open | 1, 2, 3 | -0.4 | -1.5 | V | | Input leakage<br>current high | I <sub>IH</sub> | For input under test, V<br>For all other inputs | <sub>IN</sub> = 5.5 V | All<br>All | 5.5 V | 1 | | 0.1 | μА | | 3010 | | $V_{IN} = V_{CC}$ or GND | | All<br>All | 5.5 V | 2, 3 | | 1.0 | | | | | | M, D | All<br>All | 5.5 V | 1 | | 0.1 | | | | | | P, L, R | All<br>All | 5.5 V | 1 | | 1.0 | | | Input leakage<br>current low | I <sub>IL</sub> | For input under test, V<br>For all other inputs | <sub>IN</sub> = 0.0 V | All<br>All | 5.5 V | 1 | | -0.1 | μΑ | | 3009 | | $V_{IN} = V_{CC}$ or GND | | All<br>All | 5.5 V | 2, 3 | | -1.0 | | | | | | M, D | All<br>All | 5.5 V | 1 | | -0.1 | | | | | | P, L, R | All<br>All | 5.5 V | 1 | | -1.0 | | | Three-state output leakage current | I <sub>OZH</sub> | <del>OE</del> = 2.0 V or 0.8 V | | All<br>All | 5.5 V | 1 | | 0.5 | μΑ | | high<br>3021 | <u>6</u> / | For all other inputs $V_{IN} = V_{CC}$ or GND | | All<br>All | 5.5 V | 2, 3 | | 10.0 | | | | | V <sub>OUT</sub> = 5.5 V | M, D, P,<br>L, R | All<br>All | 5.5 V | 1 | | 25.0 | | | Three-state output leakage current | l <sub>OZL</sub> | <del>OE</del> = 2.0 V or 0.8 V | | All<br>All | 5.5 V | 1 | | -0.5 | μΑ | | low<br>3020 | <u>6</u> / | For all other inputs, $V_{IN} = V_{CC}$ or GND | | All<br>All | 5.5 V | 2, 3 | | -10.0 | | | | | V <sub>OUT</sub> = 0.0 V | M, D, P,<br>L, R | All<br>All | 5.5 V | 1 | | -25.0 | | | Quiescent supply current, output | I <sub>CCH</sub> | OE = GND | | All<br>All | 5.5 V | 1 | | 8.0 | μΑ | | high<br>3005 | | For all other inputs, $V_{\parallel}$ GND | | | | 2, 3 | | 160.0 | | | | | | M<br>D | All<br>All | 5.5 V | 1 | | 100.0<br>1.0 | mA | | · | | | P, L, R | | | | | 3.5 | <u> </u> | See footnotes at end of table. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A SHEET 8 | Test and<br>MIL-STD-883<br>test method <u>1</u> / | Symbol | Test conditions $2/3/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+4.5 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V | Dev<br>typ<br>an | е | V <sub>cc</sub> | Group A<br>subgroups | Lim | its <u>4</u> / | Unit | |---------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------|-----------------|----------------------|-----|--------------------------|------| | | | unless otherwise specifie | ed Dev | | | | Min | Max | | | Quiescent supply current, output | I <sub>CCL</sub> | OE = GND | Al<br>Al | | 5.5 V | 1 | | 8.0 | μΑ | | low<br>3005 | | For all other inputs, $V_{IN} = V_{CC}$<br>GND | | | | 2, 3 | | 160.0 | | | l | | M | Al | I | 5.5 V | 1 | | 100.0 | | | l | | D | AI | II | | | | 1.0 | mA | | <u> </u> | ļ | P, L, F | | | 551/ | | | 3.5 | | | Quiescent supply current, output | I <sub>ccz</sub> | OE = V <sub>CC</sub> | AI<br>AI | | 5.5 V | 1 1 | | 8.0 | μΑ | | three-state | | For all other inputs, $V_{IN} = V_{CO}$ | | <u>I</u> I | | 2, 3 | | 160.0 | | | 3005 | | GND M | Al | II | 5.5 V | 1 1 | | 100.0 | | | ! | | D N | | | J.5 V | l ' | | 1.0 | mA | | ! | | P, L, F | | '' | | | | 3.5 | 1117 | | Quiescent supply current delta, | $\Delta I_{CC}$ | For input under test,<br>$V_{IN} = V_{CC} - 2.1 \text{ V}$ | AI<br>AI | | 5.5 V | 1 | | 1.0 | mA | | TTL input level | <u>7</u> / | For all other inputs, $V_{IN} = V_{CO}$ | | | | 2, 3 | | 1.6 | | | 1 | | M, D | | | 5.5 V | 1 | | 1.6 | | | I and a specitorio | <del> </del> | P, L, F | R AI | | GND | A | | 3.5 | ~E | | Input capacitance<br>3012 | C <sub>IN</sub> | See 4.4.1d<br>T <sub>C</sub> = +25°C | AI AI | | GND | 4 | | 12.0 | pF | | Output capacitance | C <sub>OUT</sub> | See 4.4.1d | Al | | 5.5 V | 4 | | 15.0 | pF | | 3012 | -00, | T <sub>C</sub> = +25°C | A | | | | | , = | I= - | | Power dissipation capacitance | C <sub>PD</sub> <u>8</u> / | See 4.4.1d<br>T <sub>C</sub> = +25°C | Al<br>Al | | 5.0 V | 4 | | 85.0 | рF | | Low level ground<br>bounce noise | V <sub>OLP</sub> | $VIH = 3.0 \text{ V}, \text{ V}_{ L} = 0.0 \text{ V}$<br>$T_A = +25^{\circ}\text{C}$ | AI<br>AI | II | 5.0 V | 4 | | 1500 | mV | | - · · · · · · · · · · · · · · · · · · · | V <sub>OLV</sub> | See 4.4.1c<br>See figure 4 | AI<br>AI | II | 5.0 V | 4 | | -1200 | | | High level V <sub>CC</sub><br>bounce noise | V <sub>OHP</sub> | ges inguits in | AI | II | 5.0 V | 4 | | V <sub>OH</sub><br>+1000 | mV | | Dounce Holse | V <sub>OHV</sub><br>9/ | 1 | Al | I | 5.0 V | 4 | | V <sub>OH</sub><br>-1800 | | | Latch-up | I <sub>CC</sub> | $t_w \ge 100 \ \mu s, \ t_{cool} \ge t_w$ | | <u>. </u> | 5.5 V | 2 | | 200.0 | mA | | input/output | | $5 \mu s \le t_r \le 5 ms$ | Q, | | | - | | | | | over-voltage | (O/V1) | $5 \mu s \le t_f \le 5 ms$ | ] | | | | | | | | ! | 10/ | V <sub>test</sub> = 6.0 V | | | | | | | | | ! | <u>10</u> / | $V_{CCQ} = 5.5 \text{ V}$ | | | | | | | | | Latch-up | 1. | V <sub>over</sub> = 10.5 V, See 4.4.1b | <u> </u> | .II | 5.5 V | 2 | | 200.0 | mA | | input/output | l <sub>cc</sub> | $t_w \ge 100 \ \mu s, \ t_{cool} \ge t_w$<br>5 \ \mu s \le t_r \le 5 \ ms | Q, | | 5.5 v | - | | 200.0 | ША | | positive over- | (O/I1+) | $5 \mu s \le t_r \le 5 ms$<br>$5 \mu s \le t_f \le 5 ms$ | | • | | | | | | | current | | $V_{\text{test}} = 6.0 \text{ V}$ | | | | | | | | | ! | <u>10</u> / | $V_{CCQ} = 5.5 \text{ V}$ | | | | | | | | | | | $I_{\text{trigger}} = +120 \text{ mA}, \text{ See } 4.4.1b$ | | | | | | | | | ee footnotes at end o | of table. | | | | | | | | | | | | | SIZE | | | | | | | | MIODO | STAND | | Α | | | | | 5962-92 | 2186 | | | | T DRAWING | | | | | _ | | | | | | ENTER COLUMBUS | | | REVISIO | N LEVEL | SH | IEET | | | COLUMB | JUS, OH | IIO 43216-5000 | | 1 | | Α | | 9 | | | | Table I. <u>Electrical performance characteristics</u> - Continued. | | | | | | | | |---------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|-------------------|-----|----------------|------| | Test and MIL-STD-883 test method <u>1</u> / | Symbol | Test conditions $2/3/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+4.5 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V | Device<br>type<br>and | V <sub>cc</sub> | Group A subgroups | Lim | its <u>4</u> / | Unit | | _ | | unless otherwise specified | Device<br>class | | | Min | Max | | | Latch-up | Icc | $t_w \ge 100 \ \mu s, \ t_{cool} \ge t_w$ | All | 5.5 V | 2 | | 200.0 | mA | | input/output<br>negative over- | (O/I1-) | $5 \mu s \le t_r \le 5 ms$<br>$5 \mu s \le t_f \le 5 ms$ | Q, V | | | | | | | current | <u>10</u> / | $egin{array}{ll} V_{test} = 6.0 \ V \\ V_{CCQ} = 5.5 \ V \\ I_{trigger} = -120 \ mA, \ See \ 4.4.1b \end{array}$ | | | | | | | | Latch-up supply | Icc | $t_w \ge 100 \ \mu s, \ t_{cool} \ge t_w$ | All | 5.5 V | 2 | | 100.0 | mA | | over-voltage | (O/V2) | $5 \mu s \le t_r \le 5 ms$<br>$5 \mu s \le t_i \le 5 ms$ | Q, V | | | | | | | | <u>10</u> / | $ \begin{array}{l} V_{test} = 6.0 \ V \\ V_{CCQ} = 5.5 \ V \\ V_{over} = 9.0 \ V, See \ 4.4.1b \end{array} $ | | | | | | | | Functional tests<br>3014 | <br> <u>11</u> / | $V_{IH} = 2.0 \text{ V}, V_{IL} = 0.8 \text{ V}$<br>Verify output $V_{OUT}$ | All<br>All | 4.5 V | 7, 8 | L | H | | | 3014 | 11/ | See 4.4.1e | All<br>All | 5.5 V | 7, 8 | L | Н | | | Propagation delay time, data to | t <sub>PHL</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | All<br>Q, V | 4.5 V | 9, 11 | 1.0 | 8.0 | ns | | output, mAn to<br>mYn | <u>12</u> / | See figure 5 | | | 10 | 1.0 | 9.0 | | | 3003 | | | All<br>M | | 9 | 1.0 | 8.0 | | | | | | l IVI | | 10, 11 | 1.0 | 9.0 | | | Propagation delay time, output | t <sub>PZH</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | All<br>Q, V | 4.5 V | 9, 11 | 1.0 | 9.5 | ns | | enable, OEn to<br>mYn | <u>12</u> / | See figure 5 | | | 10 | 1.0 | 10.5 | | | 3003 | | | All<br>M | | 9 | 1.0 | 9.5 | | | | | | l IVI | | 10, 11 | 1.0 | 10.5 | | | Propagation delay time, output | t <sub>PHZ</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | All<br>Q, V | 4.5 V | 9, 11 | 1.0 | 9.0 | ns | | disable, OEn to<br>mYn | <u>12</u> / | See figure 5 | | | 10 | 1.0 | 10.5 | | | 3003 | | | All | 1 | 9 | 1.0 | 9.5 | | | | | | M | | 10, 11 | 1.0 | 10.5 | | <sup>1/</sup> For tests not listed in the referenced MIL-STD-883, (e.g. $\Delta I_{CC}$ ), utilize the general test procedure under the conditions listed herein. All inputs and outputs shall be tested, as applicable, to the tests in table I herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 10 | ## Table I. Electrical performance characteristics - Continued. - 2/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except as follows: - a. $V_{IC}$ (pos) tests, the GND terminal can be open. $T_C = +25$ °C. - b. $V_{IC}$ (neg) tests, the $V_{CC}$ terminal shall be open. $T_{C} = +25^{\circ}C$ . - c. All I<sub>CC</sub> tests, the output terminal shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. Additional detailed information on qualified devices (i.e. pin for pin conditions and testing sequence) is available from the qualifying activity (DSCC-VQC) upon request. - 3/ Pre and Post irradiation values are identical unless otherwise specified in table I. - 4/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. All devices shall meet or exceed the limits specified in table I, as applicable, at 4.5 V ≤ V<sub>CC</sub> ≤ 5.5 V. - Transmission driving tests are performed at $V_{CC} = 5.5 \text{ V}$ with a 2 ms duration maximum. This test may be performed using $V_{IN} = V_{CC}$ or GND. When $V_{IN} = V_{CC}$ or GND is used, the test is guaranteed for $V_{IN} = 2.0 \text{ V}$ or 0.8 V. - 6/ Three-state output conditions are required. - This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>. This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at V<sub>IN</sub> = V<sub>CC</sub> 2.1 V (alternate method). Classes Q and V shall use the preferred method. When the test is performed using the alternate test method, the maximum limit is equal to the number of inputs at a high TTL input level times 1.0 mA or 1.60 mA, as applicable; and the preferred method and limits are guaranteed. - 8/ Power dissipation capacitance $(C_{PD})$ determines the no load power consumption, $P_D = (C_{PD} + C_L) (V_{CC} \times V_{CC}) f + (I_{CC} \times V_{CC}) + (n \times d \times \Delta I_{CC} \times V_{CC})$ . The dynamic current consumption, $I_S = (C_{PD} + C_L) V_{CC} f + I_{CC} + (n \times d \times \Delta I_{CC})$ . For both $P_D$ and $I_S$ : n is the number of device inputs at TTL levels; f is the frequency of the input signal; and d is the duty cycle of the input signal. - 9/ This test is for qualification only. Ground and V<sub>CC</sub> bounce tests are performed on a non-switching (quiescent) output and are used to measure the magnitude of induced noise caused by other simultaneously switching outputs. The test is performed on a low noise bench test fixture. For the device under test, all outputs shall be loaded with 500Ω of load resistance and a minimum of 50 pF of load capacitance (see figure 4). Only chip capacitors and resistors shall be used. The output load components shall be located as close as possible to the device outputs. It is suggested that, whenever possible, this distance be kept to less than 0.25 inches. Decoupling capacitors shall be placed in parallel from V<sub>CC</sub> to ground. The values of these decoupling capacitors shall be determined by the device manufacturer. The low and high level ground and V<sub>CC</sub> bounce noise is measured at the quiet output using a 1 GHz minimum bandwidth oscilloscope with a 50Ω input impedance. The device inputs shall be conditioned such that all outputs are at a high nominal $V_{\text{OH}}$ level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at $V_{\text{OH}}$ as all other outputs possible are switched from $V_{\text{OH}}$ to $V_{\text{OH}}$ and $V_{\text{OHP}}$ are then measured from the nominal $V_{\text{OH}}$ level to the largest negative and positive peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from $V_{\text{OL}}$ to $V_{\text{OH}}$ . The device inputs shall be conditioned such that all outputs are at a low nominal $V_{OL}$ level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at $V_{OL}$ as all other outputs possible are switched from $V_{OL}$ to $V_{OH}$ . $V_{OLP}$ and $V_{OLV}$ are then measured from the nominal $V_{OL}$ level to the largest positive and negative peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from $V_{OH}$ to $V_{OL}$ . - $\underline{10}$ / See JEDEC STD. 17 for electrically induced latch-up test methods and procedures. The values listed for $V_{\text{trigger}}$ , $I_{\text{trigger}}$ and $V_{\text{over}}$ , are to be accurate within $\pm 5$ percent. - 11/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. H ≥ 2.5 V, L < 2.5 V.</p> - $\underline{12}$ / AC limits at $V_{CC} = 5.5$ V are equal to limits at $V_{CC} = 4.5$ V and guaranteed by testing at $V_{CC} = 4.5$ V. Minimum propagation delay time limits for $V_{CC} = 5.5$ V are 1.0 ns and guaranteed by guardbanding the $V_{CC} = 4.5$ V minimum limits to 1.5 ns. For propagation delay tests, all paths must be tested. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 11 | | Device type | 01 | |-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | Case outlines | R, S, 2 | | Terminal number | Terminal symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20 | OE1 1A1 4Y2 2A1 3Y2 3A1 2Y2 4A1 1Y2 GND 1A2 4Y1 2A2 3Y1 3A2 2Y1 4A2 1Y1 OE2 V <sub>CC</sub> | | Pin description | | | | | | |------------------------------|------------------------------|--|--|--|--| | Terminal symbol | Description | | | | | | mAn (m = 1 to 4, n = 1 to 2) | Data inputs | | | | | | OEn (n = 1 to 2) | Output enable control inputs | | | | | | mYn (m = 1 to 4, n = 1 to 2) | Outputs (non-inverting) | | | | | FIGURE 1. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 12 | | Device type 01 | | | | | |----------------|-----|-----|--|--| | Inputs Outputs | | | | | | OEn | mAn | mYn | | | | L | L | L | | | | L | Н | н | | | | Н | Х | Z | | | High voltage level Low voltage level = Immaterial = High impedance FIGURE 2. Truth table. FIGURE 3. Logic diagram. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 13 | ## NOTES: - C<sub>L</sub>= includes a 47 pF chip capacitor (-0 percent, +20 percent) and at least 3 pF of equivalent capacitance from the test 1. - jig and probe. $R_L = 450\Omega \pm 1$ percent, chip resistor in series with a $50\Omega$ termination. For monitored outputs, the $50\Omega$ termination shall 2. be the $50\Omega$ characteristic impedance of the coaxial connector to the oscilloscope. Input signal to the device under test: - $V_{\text{IN}} = 0.0 \text{ V}$ to 3.0 V; duty cycle = 50 percent; $f_{\text{IN}} \ge 1 \text{ MHz}$ . $t_{\text{r}}, t_{\text{f}} = 3 \text{ ns} \pm 1.0 \text{ ns}$ . For input signal generators incapable of maintaining these values of $t_{\text{r}}$ and $t_{\text{f}}$ , the 3.0 ns limit may be increased up to 10 ns, as needed, maintaining the $\pm 1.0$ ns tolerance and guaranteeing the results at 3.0 ns $\pm 1.0$ ns; skew between any two switching input signals ( $t_{sk}$ ): $\leq 250$ ps. FIGURE 4. Ground bounce load circuit and waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 14 | ### NOTES: - 1. When measuring $t_{PLZ}$ and $t_{PZL}$ : $V_{TEST} = 2 \times V_{CC}$ . - 2. When measuring $t_{PHZ}$ , $t_{PZH}$ , $t_{PLH}$ and $t_{PHL}$ : $V_{TEST} = open$ . - 3. The t<sub>PZL</sub> and t<sub>PLZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OL</sub> except when disabled by the output enable control. The t<sub>PZH</sub> and t<sub>PHZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OH</sub> except when disabled by the output enable control. - 4. C<sub>L</sub> = 50 pF minimum or equivalent (includes test jig and probe capacitance). - 5. $R_T = 50\Omega$ or equivalent. $R_L = 500\Omega$ or equivalent. - 6. Input signal from pulse generator: $V_{IN} = 0.0 \text{ V}$ to 3.0 V; PRR $\leq$ 10 MHz; $t_r \leq$ 3.0 ns; $t_f \leq$ 3.0ns; $t_r$ and $t_f$ shall be measured from 0.3 V to 2.7 V and from 2.7 V to 0.3 V, respectively; duty cycle = 50 percent. - 7. Timing parameters shall be tested at a minimum input frequency of 1 Mhz. - 8. The outputs are measured one at a time with one transition per measurement. FIGURE 5. Switching waveforms and test circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92186 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 15 | - 4.3.1 <u>Electrostatic discharge sensitivity qualification inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). TABLE II. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | (in acco | ogroups<br>ordance with<br>88535, table III) | |---------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------|----------------------------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | | 1 | 1 | | Final electrical parameters (see 4.2) | <u>1</u> / 1, 2, 3, 7,<br>8, 9 | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>2</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3, 7, 8,<br>9, 10, 11 | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | <sup>1/</sup> PDA applies to subgroup 1. ## 4.4.1 Group A inspection. - a. Tests shall be as specified in Table II herein. - b. Latch-up tests are required for device classes Q and V. These tests shall be performed only for initial qualification and after process or design changes which may affect the performance of the device. Latch-up tests shall be considered destructive. Test all applicable pins on five devices with zero failures. - c. Ground and V<sub>CC</sub> bounce tests are required for all device classes. These tests shall be performed only for initial qualification and after process or design changes which may affect the performance of the device. V<sub>OLP</sub>, V<sub>OLV</sub>, V<sub>OHP</sub>, and V<sub>OHV</sub> shall be measured for the worst case outputs of the device. All other outputs shall be guaranteed, if not tested, to limits established for the worst case outputs. The worst case outputs tested are to be determined by the manufacturer. Test 5 devices assembled in the worst case package type supplied to this document. All other package types shall be guaranteed, if not tested, to limits established for the worst case package. The package type to be tested shall be determined by the manufacturer. The device manufacturer will submit to DSCC data that shall include all measured peak values for each device tested and detailed oscilloscope plots for each V<sub>OLP</sub>, V<sub>OLP</sub>, V<sub>OHP</sub>, and V<sub>OHV</sub> from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-92186 | |-------------------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>16 | <sup>2/</sup> PDA applies to subgroups 1 and 7. Device manufacturers may test product on the fixtures they currently use and guarantee the product they supply to this drawing will meet the test conditions and limits specified in this drawing. This can be accomplished if the tests results on their fixtures, after testing as described in this drawing, are such that the magnitude of the measured peaks shall be within +100 mV of the limits specified for the standard fixture, herein. There is no constraint on the attenuation of these peaks. The manufacturers may show correlation between their fixture and the standard fixture by testing the same devices to the requirements herein, at a minimum, the 244, 374, and 573 function devices on both fixtures. The manufacturer will then guarantee the test results for the remaining functions in this technology family to the standard fixture. - d. C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. C<sub>PD</sub> shall be tested in accordance with the latest revision of JEDEC Standard No. 20 and table I herein. For C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>PD</sub>, test all applicable pins on five devices with zero failures. - e. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. The test vectors used to verify the truth table shall test all possible input to output logic patterns of each function of the device. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - b. $T_A = +125^{\circ}C$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes Q, and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - d. RHA tests for device class M for levels M, D, P, L, R, F, G, and H shall be performed through each level to determine at what levels the devices meet the RHA requirements. These RHA tests shall be performed for initial qualification and after design or process changes which may affect the RHA performance of the device. - e. Prior to irradiation, each selected sample shall be assembled in its qualified package. It shall pass the specified group A electrical parameters in table I for subgroups specified in table II herein. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-92186 | |-------------------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>17 | 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A followed by extended room temperature anneal, and as specified herein: Prior to and during total dose irradiation characterization and testing, the devices for characterization shall be biased so that 50 percent are at inputs high and 50 percent are at inputs low, and the devices for testing shall be biased to the worst case condition established during characterization. Devices shall be biased as follows: - 1. Inputs tested high, $V_{CC}$ = 5.5 V dc +5%, $R_{CC}$ = 10 $\Omega$ ±20%, $V_{IN}$ = 5.0 V dc +5%, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - 2. Inputs tested low, $V_{CC} = 5.5 \text{ V dc} + 5\%$ , $R_{CC} = 10\Omega \pm 20\%$ , $V_{IN} = 0.0 \text{ V dc}$ , $R_{IN} = 1 \text{ k}\Omega \pm 20\%$ , and all outputs are open. - 4.4.4.1.1 <u>Accelerated aging test</u>. Accelerated aging shall be performed on class M, Q, and V devices requiring an RHA level greater than 5K rads (Si). The post-anneal end point electrical parameter limits shall be as specified in table I herein and shall be the preirradiation end point electrical parameter limit at $25^{\circ}$ C $\pm$ $5^{\circ}$ C. Testing shall be performed at initial qualification and after any design or process changes which may effect the RHA response of the device. - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. ## 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. ### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-92186 | |-------------------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>18 | | 6.6 Sources of supply. 6.6.1 Sources of supply for device classes Q and V. Source The vendors listed in QML-38535 have submitted a certificate this drawing. 6.6.2 Approved sources of supply for device class M. Apple The vendors listed in MIL-HDBK-103 have agreed to this draw submitted to and accepted by DSCC-VA. | e of compliance (s<br>roved sources of s | see 3.6 herein) to DSCC-V | A and have agreed to din MIL-HDBK-103. | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|----------------------------------------| | | | | | | | | | | | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br>A | REVISION LEVEL | 5962-92186<br>SHEET<br>19 | ## STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN DATE: 99-03-10 Approved sources of supply for SMD 5962-92186 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962-9218601MRA | 27014 | 54ACTQ244DMQB | | 5962-9218601MSA | 27014 | 54ACTQ244FMQB | | 5962-9218601M2A | 27014 | 54ACTQ244LMQB | | 5962-9218601VRA | 27014 | 54ACTQ244J-QMLV | | 5962-9218601VSA | 27014 | 54ACTQ244W-QMLV | | 5962-9218601V2A | 27014 | 54ACTQ244E-QMLV | | 5962R9218601MRA | 27014 | 54ACTQ244DMQB-R | | 5962R9218601MSA | 27014 | 54ACTQ244FMQB-R | | 5962R9218601M2A | 27014 | 54ACTQ244LMQB-R | | 5962R9218601VRA | 27014 | 54ACTQ244JRQMLV | | 5962R9218601VSA | 27014 | 54ACTQ244WRQMLV | | 5962R9218601V2A | 27014 | 54ACTQ244ERQMLV | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability. - <u>Z</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number Vendor name and address 27014 National Semiconductor 2900 Semiconductor Drive P. O. Box 58090 Santa Clara, CA 95052-8090 Point of contact: 5 Foden Road South Portland, ME 04106 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.