

### **CMOS**

# Micro-Power Comparator plus Voltage Follower

The MC14578 is an analog building block consisting of a very-high input impedance comparator. The voltage follower allows monitoring the noninverting input of the comparator without loading.

Four enhancement–mode MOSFETs are also included on chip. These FETs can be externally configured as open–drain or totem–pole outputs. The drains have on–chip static–protecting diodes. Therefore, the output voltage must be maintained between VSS and VDD.

The chip requires one external component. A 3.9 M $\Omega$   $\pm$ 10% resistor must be connected from the R<sub>bias</sub> pin to V<sub>DD</sub>. This circuit is designed to operate in smoke detector systems that comply with UL217 and UL268 specifications.

· Applications:

Pulse Shapers Line-Powered Smoke Detectors

Threshold Detectors Liquid/Moisture Sensors

Low-Battery Detectors CO Detector and Micro Interface

Operating Voltage Range: 3.5 to 14 V

Operating Temperature Range: −30° to 70°C

Input Current (IN + Pin): ±1 pA @ 25°C (DIP Only)

Quiescent Current: 10 μA @ 25°C

• Electrostatic Discharge (ESD) Protection Circuitry on All Pins

## MC14578





#### **LOGIC DETAIL**





 $\begin{aligned} & \text{PIN 1} = \text{V}_{DD} \\ & \text{PIN 10} = \text{V}_{SS} \\ & \text{PINS 14, 16} = \text{NO CONNECTION} \end{aligned}$ 

REV 1

#### MC14578

## Freescale Semiconductor, Inc.

MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol           | Parameter                              | Value                         | Unit |
|------------------|----------------------------------------|-------------------------------|------|
| $V_{DD}$         | DC Supply Voltage                      | - 0.5 to +14                  | V    |
| V <sub>in</sub>  | DC Input Voltage                       | − 0.5 to V <sub>DD</sub> +0.5 | V    |
| V <sub>out</sub> | DC Output Voltage                      | -0.5 to V <sub>DD</sub> +0.5  | V    |
| l <sub>in</sub>  | DC Input Current, Except IN +          | ±10                           | mA   |
| l <sub>in</sub>  | DC Input Current, IN +                 | ±1.0                          | mA   |
| l <sub>out</sub> | DC Output Current, per Pin             | ±25                           | mA   |
| I <sub>DD</sub>  | DC Supply Current, VDD and VSS Pins    | ±50                           | mA   |
| PD               | Power Dissipation, per Package         | 500                           | mW   |
| T <sub>stg</sub> | Storage Temperature                    | - 65 to +150                  | °C   |
| TL               | Lead Temperature (10–Second Soldering) | 260                           | °C   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, Vin and  $V_{out}$  should be constrained to the range  $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.

**ELECTRICAL CHARACTERISTICS** (Voltages Referenced to  $V_{SS}$ ,  $R_{bias} = 3.9 \text{ M}\Omega$  to  $V_{DD}$ ,  $T_A = -30^{\circ}$  to  $70^{\circ}\text{C}$  Unless Otherwise Indicated)

| Symbol          | Parameter                                                                                                                      | Test Condition                                                                                                                                                                                | V <sub>DD</sub><br>V | Guaranteed<br>Limit            | Unit |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------|------|
| $V_{DD}$        | Power Supply Voltage Range                                                                                                     |                                                                                                                                                                                               | _                    | 3.5 to 14.0                    | V    |
| VIL             | Maximum Low-Level Input Voltage, MOSFETs<br>Wired as Inverters; i.e., IN A tied to IN B, OUT<br>A to OUT B, OUT C1 to OUT C2.  | $V_{out} = 9.0 \text{ V},  I_{out}  < 1 \mu\text{A}$                                                                                                                                          | 10.0                 | 2.0                            | V    |
| VIH             | Minimum High-Level Input Voltage, MOSFETs<br>Wired as Inverters; i.e., IN A tied to IN B, OUT<br>A to OUT B, OUT C1 to OUT C2. | $V_{\text{out}} = 1.0 \text{ V},  I_{\text{out}}  < 1  \mu\text{A}$                                                                                                                           | 10.0                 | 8.0                            | V    |
| VIO             | Comparator Input Offset Voltage                                                                                                | T <sub>A</sub> = 25°C, Over Common Mode<br>Range                                                                                                                                              | 10.0                 | ±50                            | mV   |
|                 |                                                                                                                                | T <sub>A</sub> = 0° to 50°C, Over Common<br>Mode Range                                                                                                                                        | 3.5 to<br>14.0       | ±75                            |      |
| VСМ             | Comparator Common Mode Voltage Range                                                                                           |                                                                                                                                                                                               | 3.5 to<br>14.0       | 0.7 to<br>V <sub>DD</sub> -1.5 | V    |
| VOL             | Maximum Low–Level Comparator Output Voltage                                                                                    | IN +: $V_{in} = V_{SS}$ , IN $-$ : $V_{in} = V_{DD}$ , $I_{out} = 30 \mu A$                                                                                                                   | 10.0                 | 0.5                            | V    |
| VOH             | Minimum High-Level Comparator Output Voltage                                                                                   | IN +: $V_{in} = V_{DD}$ , IN -: $V_{in} = V_{SS}$ , $I_{out} = -30 \mu A$                                                                                                                     | 10.0                 | 9.5                            | V    |
| V00             | Buffer Amp Output Offset Voltage                                                                                               | R <sub>load</sub> = 10 MΩ to V <sub>DD</sub> or V <sub>SS</sub> , Over<br>Common Mode Range                                                                                                   | _                    | ±100                           | mV   |
| VOL             | Maximum Low-Level Output Voltage, MOSFETs Wired as Inverters; i.e., IN A tied to IN B, OUT A to OUT B, OUT C1 to OUT C2.       | OUT C1, OUT C2: I <sub>out</sub> = 1.1 mA                                                                                                                                                     | 10.0                 | 0.5                            | ٧    |
|                 |                                                                                                                                | OUT A, OUT B: I <sub>out</sub> = 270 μA                                                                                                                                                       | 10.0                 | 0.5                            | V    |
| VOH             | Minimum High-Level Output Voltage, MOSFETs Wired as Inverters; i.e., IN A tied to IN B, OUT A to OUT B, OUT C1 to OUT C2.      | OUT C1, OUT C2: I <sub>out</sub> = -1.1 mA                                                                                                                                                    | 10.0                 | 9.5                            | ٧    |
|                 |                                                                                                                                | OUT A, OUT B: I <sub>out</sub> = 270 μA                                                                                                                                                       | 10.0                 | 9.5                            | ٧    |
| l <sub>in</sub> | Maximum Input Leakage IN + (DIP Only) Current                                                                                  | T <sub>A</sub> = 25°C, 40% R.H.,<br>V <sub>in</sub> = V <sub>SS</sub> or V <sub>DD</sub>                                                                                                      | 10.0                 | ±1.0                           | рА   |
|                 | IN + (DIP Only)                                                                                                                | $T_A = 50$ °C,<br>$V_{in} = V_{SS}$ or $V_{DD}$                                                                                                                                               | 10.0                 | ±6.0                           |      |
|                 | IN + (SOG), IN A, IN B, IN C, IN -                                                                                             | $V_{in} = V_{SS}$ or $V_{DD}$                                                                                                                                                                 | 10.0                 | ±40                            | nA   |
| loz             | Maximum Off–State MOSFET Leakage Current                                                                                       | IN A, IN C: $V_{in} = V_{DD}$ ,<br>OUT A, OUT C2: $V_{out} = V_{SS}$<br>or $V_{DD}$                                                                                                           | 10.0                 | ±100                           | nA   |
|                 |                                                                                                                                | IN B, IN C: V <sub>in</sub> = V <sub>SS</sub> ,<br>OUT B, OUT C1: V <sub>out</sub> = V <sub>SS</sub><br>or V <sub>DD</sub>                                                                    | 10.0                 | ±100                           |      |
| I <sub>DD</sub> | Maximum Quiescent Current                                                                                                      | $T_A = 25^{\circ}\text{C}$<br>IN A, IN B, IN C: $V_{\text{in}} = V_{\text{SS}}$ or $V_{\text{DD}}$ , $ V_{\text{IN}} + -V_{\text{IN}} -  = 100 \text{ mV}$ , $I_{\text{out}} = 0 \mu\text{A}$ | 10.0                 | 10                             | μА   |
| C <sub>in</sub> | Maximum Input Capacitance IN + Other Inputs                                                                                    | f = 1 kHz                                                                                                                                                                                     |                      | 5.0<br>15                      | pF   |

## Freescale Semiconductor, Inc.

#### **APPLICATIONS INFORMATION**



NOTE: IN + and IN - have very high input impedance. Interconnect to these pins should be as short as possible.

Figure 1. Low-Battery Detector

#### **EXAMPLE VALUES**

Near the switchpoint, the comparator output in the circuit of Figure 1 may chatter or oscillate. This oscillation appears on the signal labelled OUTPUT. In some cases, the oscillation in the transition region will not cause problems. For example, an MPU reading OUTPUT could sample the signal two or three times to ensure a solid level is attained. But, in a low battery detector, this probably is not necessary.

To eliminate comparator chatter, hysteresis can be added as shown in Figure 2. The circuit of Figure 2 requires slightly more operating current than the Figure 1 arrangement.

| R1     | R2     | R3    | Nominal Trip Point |
|--------|--------|-------|--------------------|
| 470 kΩ | 1.3 MΩ | 20 kΩ | 4.08 V             |
| 820 kΩ | 1.2 MΩ | 39 kΩ | 5.05 V             |
| 1.2 ΜΩ | 1.2 ΜΩ | 62 kΩ | 6.00 V             |



Figure 2. Adding Hysteresis

#### **PACKAGE DIMENSIONS**



# **NOTES**

# **NOTES**

Mfax is a trademark of Motorola, Inc.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and mature of the part. Motorola and Poportunity/Affirmative Action Employer.

#### How to reach us:

**USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447

**JAPAN**: Motorola Japan Ltd.; SPS, Technical Information Center, 3–20–1, Minami–Azabu. Minato–ku, Tokyo 106–8573 Japan. 81–3–3440–3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852–26668334

Customer Focus Center: 1-800-521-6274

Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 1-602-244-6609

Motorola Fax Back System – US & Canada ONLY 1–800–774–1848

– http://sps.motorola.com/mfax/

HOME PAGE: http://motorola.com/sps/

