#### **DISTINCTIVE CHARACTERISTICS** - Organic LED Technology - Wide View Angle of 160° - Exceptional Contrast and Brightness: 50times greater Brightness than previous LCD Products, four times more enhanced Resolution - High Resolution provides sharp, clear Images of very small Characters - Single Power / Built in DC to DC Converter for OEL Panel - Distinct, Long travel of 5mm - Sophisticated Housing for Assembly easily - Support Parallel and Serial Interface ### **GERNERAL SPECIFICATIONS** ### **Dispaly Specifications** - Display Type: OLED - Display Mode: Passive Matrix - Display Color: 65,536 Colors (Maximum) Active Area: 20.14x 13.42 mm - Drive Duty: 1/64 Duty - Number of Pixels: 96(RGB)x64 - Pixel Size: 0.05x0.19 mm - Pixel Pitch: 0.07x0.21 mm ### Mechanical Specifications - Dimension: 31.0x31.0x22.3 mm (LxWxH) - Window Size: 21.97x15.57 mm (LxW) - Assembly: Pitch 1.27mm / 12 Pin Connector\*2 - Assembly on PCB Easy & Removable & Flexible ### **Electrical Characteristic** - Supply Voltage: 2.4 ~ 3.3 V - Single Voltage Control Display Module - Built-in DC to DC Power Supply to Drive OLED - Driver IC: SSD1331Z - Interface: Parallel/Serial/68xx/80xx/4-wire SPI/I<sup>2</sup>C ### TYPICAL SWITCH DIMENSIONS ## **PIN ASSIGNMENTS** | Pin<br>Number | Symbol | Type | Function | | | | | | |---------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1 | VDD | P | Power Supply for Core VDD This is a voltage supply pin. It must be connected to external source. | | | | | | | 2 | VSS | G | Ground for System This is a ground pin. It must be connected to external source. | | | | | | | 3 | SW | I | Terminal of Switch Normally Open | | | | | | | 4 | SW | I | Terminal of Switch Normally Open | | | | | | | 5 | BS1<br>BS2 | I | Communication Protocol SelectThese pins are MCU interface selection input. See the following table:68XX-parallel80XX-paraelleSerialBS1010BS2110 | | | | | | | 7 | CS# | I | Chip Select This is the chip select input. The chip is enable for MCU communication only when CS# is pulled low. | | | | | | | 8 | RES# | I | Power Reset for Controller and Drive This is reset signal input. When the pin is low, initialization of the chip is executed. | | | | | | | 9 | D/C# | I | Data/ Command Control This pin is Data/Command control pin. When the pin is pulled high, the input at D0~D7 is treated as display data. When the pin is pulled low, the input at D0~D7 will be transferred to the command register. | | | | | | | 10 | W/R#<br>(R/W#) | I | Write or Read/Write Select When 80xx interface mode is selected, the pin will be the Write (WR#) input. When interfacing to a 68xx-series microprocessor, the pin will be used as Read/Write (R/W#) selection input. Pull this pin to "High" for read mode and pull it to "Low" for write mode. | | | | | | | 11 | RD#(E) | I | Read or Read/Write Enable When 80xx interface mode is selected, the pin will be the Read (RD#) input. When interfacing to a 68xx-series microprocessor, the pin will be used as the Enable (E) signal. Read/Write operation is initiated when this pin is pulled high and the CS# is pulled low. | | | | | | | 12 | NC | - | Reserved Pin | | | | | | | 13~20 | D0~D7 | I | Host Data Input /Output Bus These pins are 8-bit bi-directional data bus to be connected to the microprocessor's data bus. When serial mode is selected, D1 will be the serial data input SDIN and the D0 will be the serial clock input SCLK. | | | | | | | 21 | VSS | G | Ground for System This is a ground pin. It must be connected to external source. | | | | | | | 22 | VCC-C<br>TL | I | OLED Driver Power Supply ON/ OFF Control When this pin is pulled high, the panel power supply will be turned ON. When this pin is pulled low, the panel power supply will be turned OFF. | | | | | | | 23 | NC | - | Reserved Pin | | | | | | | 24 | VCC | P | Voltage Output High Level for COM Signal This pin is OLED driver power supply. When VCC-CTL is pulled high, the pin will be output about 14V voltage (Built in Panel Power Supply). | | | | | | # **OLED Push Switches** # 96RGBx64 (0.95") OLED Switches YOD1B ### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------|----------|------|-----|------------------------|-------| | Supply Voltage | $V_{DD}$ | -0.3 | 4 | V | 1,2 | | Driver Supply Voltage | Vcc | 0 | 15 | V | 1,2 | | Vcc Supply Current | Icc | - | 25 | mA | 1,2 | | Operating Temperature | Тор | -30 | 70 | $^{\circ}\!\mathbb{C}$ | - | | Storage Temperature | Tstg | -40 | 80 | $^{\circ}\!\mathbb{C}$ | - | Note1: All the above voltages are on the basis of "GND=0V" Note2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also for normal operations, it is desirable to use this module under the conditions according to Section 3. "Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate. ### **ELECTRICAL CHARACTERISTICS** ### 1 DC Characteristics | Characteristics | Symbol | Conditions | Min | TYP | Max | Unit | |---------------------------|-----------------|---------------------------|---------------------|------|---------------------|------| | Supply Voltage | $V_{DD}$ | | 2.4 | 2.8 | 3.5 | V | | Driver Supply Voltage | V <sub>CC</sub> | Note 3 | - | 14.0 | - | V | | High Level Input | Vih | $Iout = 100\mu A, 3.3MHz$ | 0.8×V <sub>DD</sub> | - | Vdd | V | | Low Level Input | VIL | $Iout = 100\mu A, 3.3MHz$ | 0 | - | 0.2×V <sub>DD</sub> | V | | High Level output | Vон | $Iout = 100\mu A, 3.3MHz$ | 0.9×V <sub>DD</sub> | - | Vdd | V | | Low Level output | Vol | $Iout = 100\mu A, 3.3MHz$ | 0 | - | 0.1×V <sub>DD</sub> | V | | Operating Current for VDD | Idd | Note 4 | | 0.2 | 0.6 | mA | | Operating Current for VDD | | Note 5 | - | 0.2 | 0.6 | mA | | Operating Current for Vcc | Icc | Note 4 | | 8 | 11 | mA | | Operating Current for VCC | icc | Note 5 | - | 13.5 | 18 | mA | | Sleep Mode Current for | Idd, | | | 1 | 2 | μA | | Vdd | SLEEP | | - | 1 | 2 | μΛ | | Sleep Mode Current for | Icc, | | | <2 | 2 | μА | | Vcc | SLEEP | | | | 2 | μΑ | Note 3: Brightness (L<sub>br</sub>) and Driver Supply Voltage (Vcc) are subject to the change of the panel characteristics and the customer's request. Note 4: $V_{DD} = 2.8V$ , $V_{CC} = 14V$ , 50% Display Area Turn on. Note 5: $V_{DD} = 2.8V$ , $V_{CC} = 14V$ , 100% Display Area Turn on. ## **2** Optics Characteristics | Characteristics | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------|--------|-----------------|------|---------|------|--------| | Drightness (White) | Lbr | With Polarizer | 80 | 100 | | cd/m² | | Brightness (White) | Lbr | ( Note 3 ) | | | - | Cu/III | | C.I.E. (White) | (x) | With Polarizer | 0.26 | 0.30 | 0.34 | | | C.I.E. (Wille) | (y) | with Polarizer | 0.30 | 0.33 | 0.36 | | | C.I.E. (Red) | (x) | With Polarizer | 0.57 | 0.61 | 0.65 | | | C.I.E. (Ked) | (y) | w iui Foiarizei | 0.30 | 0.34 | 0.38 | | | C.I.E. (Green) | (x) | With Polarizer | 0.26 | 0.30 | 0.34 | | | C.I.E. (Gleen) | (y) | w iui Foiarizei | 0.58 | 0.62 | 0.66 | | | C.I.E. (Blue) | (x) | With Polarizer | 0.10 | 0.14 | 0.18 | | | C.I.E. (Blue) | (y) | w iui Foianzei | 0.14 | 0.18 | 0.22 | | | Dark Room Contrast | CR | | - | >1000:1 | - | | | View Angle | | | >160 | - | - | degree | <sup>\*</sup> Optical measurement taken at $V_{DD} = 2.8V$ , $V_{CC} = 14V$ . ## **TIMING CHART** ## 1 68XX-Series MPU Parallel Interface Timing Characteristics | Symbol | Description | Min | Max | Unit | |-------------------|----------------------------------------|-----|-----|------| | tcycle | Clock Cycle Time (write cycle) | 130 | - | ns | | PWcsl | Control Pulse Low Width (write cycle) | 60 | - | ns | | PWcsh | Control Pulse High Width (write cycle) | 60 | - | ns | | tcycle | Clock Cycle Time (read cycle) | 200 | - | ns | | PWcsl | Control Pulse Low Width (read cycle) | 100 | - | ns | | PWcsh | Control Pulse High Width (read cycle) | 100 | - | ns | | $t_{AS}$ | Address Setup Time | 0 | - | ns | | $t_{\mathrm{AH}}$ | Address Hold Time | 10 | - | ns | | $t_{ m DSW}$ | Data Setup Time | 40 | - | ns | | $t_{ m DHW}$ | Data Hold Time | 10 | - | ns | | $t_{ACC}$ | Access Time | - | 140 | ns | | t <sub>OH</sub> | Output Disable Time | - | 70 | ns | | <b>t</b> r | Rise Time | _ | 15 | ns | | <b>t</b> F | Fall Time | _ | 15 | ns | <sup>\*</sup> $(VDD - VSS = 2.4V \text{ to } 3.5V \text{ , } TA = -40 \text{ to } +85 ^{\circ}C)$ ## **TIMING CHART** ## 2 80XX-Series MPU Parallel Interface Timing Characteristics | Symbol | Description | Min | Max | Unit | |-------------|-------------------------------------------|-----|-----|------| | tcycle | Clock Cycle Time | 130 | - | ns | | tas | Address Setup Time | 0 | - | ns | | <b>t</b> ah | Address Hold Time | 10 | - | ns | | tdsw | Write Data Setup Time | 40 | - | ns | | tohw | Write Data Hold Time | 10 | - | ns | | tdhr | Read Data Hold Tim | 20 | - | | | tон | Output Disable Time | | 70 | ns | | tacc | Access Time | | 140 | ns | | DWgg | Chip Select Low Pulse Width (Read) | | | | | PWCSL | PWCSL Chip Select Low Pulse Width (Write) | | _ | ns | | DWggu | Chip Select High Pulse Width (Read) | 60 | | ns | | PWcsh | Chip Select High Pulse Width (Write) | 60 | _ | | | tr | Rise Time | - | 15 | ns | | <b>t</b> F | Fall Time | - | 15 | ns | <sup>\*(</sup>VDD – VSS = 2.4V to 3.5V , TA = -40 to +85 $^{\circ}$ C) ## **TIMING CHART** ## **3** Series Interface Timing Characteristics | Symbol | Description | Min | Max | Unit | |------------|------------------------|-----|-----|------| | tcycle | Clock Cycle Time | 150 | - | ns | | tas | Address Setup Time | 40 | - | ns | | tан | Address Hold Time | 40 | - | ns | | tcss | Chip Select Setup Time | 75 | - | ns | | tсsн | Chip Select Hold Time | 60 | - | ns | | tdsw | Write Data Setup Tim | 40 | - | ns | | tdhw | Write Data Hold Tim | 40 | - | ns | | tclkl | Clock Low Time | 75 | - | ns | | tclkh | Clock High Time | 75 | | ns | | tr | Rise Time | | 15 | ns | | <b>t</b> F | Fall Time | | 15 | ns | <sup>\*(</sup>VDD – VSS = 2.4V to 3.5V , TA = -40 to +85 $^{\circ}$ C) 8 # 96RGBx64 (0.95") OLED Switches ### **FUNCTION SPECIFICATION** #### 1 Commands Refer to the Technical Manual for the SSD1331 ## 2 Power Down and Power up Sequence To protect OEL panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the OEL panel enough time to complete the action of charge and discharge before/after the operation. ### 2.1 Power up Sequence - 1. Power up VDD - 2. Send Display off Command - 3. Driver IC initial setting - 4. Clear Screen - 5. Power up Vcc - 6. Delay 100ms (When VDD is stable) - 7. Send Display on Command ## 2.2 Power down Sequence - 1. Send Display off command - 2. Power down Vcc - 3. Delay 100ms (When Vcc is reach 0 and panel is completely discharges) - 4. Power down VDD # **OLED Push Switches** # 96RGBx64 (0.95") OLED Switches YOD1B ### **FUNCTION SPECIFICATION** #### 3 Reset Circuit When RES# input is low, the chip is initialized with the following status: - 1. Display is OFF - 2. 64 MUX Display Mode - 3. Display start line is set at display RAM address 0 - 4. Display offset set to 0 - 5. Normal segment and display data column and row address mapping (SEG0 mapped to address 00H and COM0 mapped to address 00H) - 6. Column address counter is set at 0 - 7. Master contrast control register is set at 0FH - 8. Individual contrast control registers of color A,B, and C are set at 80H - 9. Shift register data clear in serial interface - 10. Normal display mode (Equivalent to A4 command) 10 # 96RGBx64 (0.95") OLED Switches #### **COMMAND APPLICATION EXAMPLE** Command usage and explanation of an actual example ``` <Initialization> OLED_VCC_CTL=0; //Off power up Panel Vcc OLED_RESET=0; //Reset driver IC for 100ms Delay_100ms (1); OLED_RESET=1; Set_Display_Off (0xAE); Set_Re-map & Data Format (0xA0, 0x74); Set_Display_Start Line (0xA1, 0x00); Set_Display_Offset (0xA2, 0x00); Set Display Mode (0xA4); Set_MUX_Ratio (0xA8, 0x3F); Set Master Configuration (0xAD, 0x8E); Set Power Saving Mode (0xB0, 0x0B); Set_Reset (Phase 1) / Pre-charge (Phase 2) period (0xB1,0x31); Set Oscillator Frequency / Clock Divider (0xB3,0xF0); Set Second Pre-charge Speed of Color A (0x8A, 0x64); Set Second Pre-charge Speed of Color B (0x8B, 0x78); Set Second Pre-charge Speed of Color C (0x8C, 0x64); Set_Pre-charge Level (0xBB, 0x3A); Set VCOMH (0xBE, 0x3E); Set Master Current (0x87, 0x06); Set_Contrast for Color A (0x81, 0x91); Set Contrast for Color B (0x82, 0x50); Set Contrast for Color C (0x83, 0x7D); Set Display On (0xAF); OLED_VCC=1; //Power up Vcc Delay_100ms(1); //Dealy 100ms Set_Display_On(0xAF); // Display On (0x00/0x01) ``` If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function. YOD1B ### **RELIABILITY** ### 1 Contents of Reliability Test | Item | Conditions | Criteria | | |----------------------------|--------------------------|---------------------------|--| | High Temperature Operation | 70°C, 240hrs | | | | Low Temperature Operation | -30°C, 240hrs | The operational functions | | | High Temperature Storage | 80°C, 240hrs | | | | Low Temperature Storage | -40°C, 240hrs | | | | High Temperature/ Humidity | (0°C 000/ DII 120has | | | | Operation | 60°C, 90% RH, 120hrs | work. | | | The grand Cheek | -40°C<=> 85°C, 24 cycles | | | | Thermal Shock | 1hr dwell | | | <sup>\*</sup>The samples used for the above test do not include polarizer. ### 2 Lifetime End of lifetime is specified as 50% of initial brightness | Parameter | Min | Max | Unit | Condition | Notes | |---------------------|--------|-----|------|----------------------------|-------| | Operating Life Time | 10,000 | - | Hrs | 80 cd/m², 50% checkerboard | * | | Storage Life Time | 20,000 | - | Hrs | Ta=25°C, 50%RH | | <sup>\*</sup>The average operating lifetime at room temperature is estimated by the accelerated operation at high temperature conditions. ### 3 Failure Check Standard After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure test at $23\pm5^{\circ}$ C; $55\pm15^{\circ}$ RH <sup>\*</sup>No moisture condensation is observed during tests.