# VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) **10 MHz to 1.4 GHz** #### **Features** - Available with any-rate output frequencies from 10 MHz to 945 MHz and selected frequencies to 1.4 GHz - 3rd generation DSPLL® with superior jitter performance - 3x better frequency stability than SAW based oscillators - Internal fixed crystal frequency ensures high reliability and low - Available CMOS, LVPECL, LVDS. & CML outputs - 3.3, 2.5, and 1.8 V supply options - Industry-standard 5 x 7 mm package and pinout - Lead-free/RoHS-compliant #### **Applications** - SONET / SDH - xDSL - 10 GbE LAN / WAN - Low-jitter clock generation - Optical modules - Clock and data recovery ## **Description** The Si550 VCXO utilizes Silicon Laboratories' advanced DSPLL® circuitry to provide a low-jitter clock at high frequencies. The Si550 is available with frequency, supply voltage, output format, tuning slope, and temperature stability. Specific configurations are factory programmed at time of shipment, thereby eliminating long lead times associated with custom oscillators. ### any-rate output frequency from 10 to 945 MHz and selected frequencies to 1400 MHz. Unlike traditional VCXO's where a different crystal is required for each output frequency, the Si550 uses one fixed crystal to provide a wide range of output frequencies. This IC based approach allows the crystal resonator to provide exceptional frequency stability and reliability. In addition, DSPLL clock synthesis provides superior supply noise rejection, simplifying the task of generating low-jitter clocks in noisy environments typically found in communication systems. The Si550 IC-based VCXO is factory configurable for a wide variety of user specifications, including # **Functional Block Diagram** ### Pin Assignments: See page 7. (Top View) Vc 6 $V_{\text{DD}}$ 5 OE CLK-GND 4 CLK+ ## 1. Electrical Specifications **Table 1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------------|-----------------|-----------------|------------------------|-----|------|-------| | Supply Voltage <sup>1</sup> | V <sub>DD</sub> | 3.3 V option | 2.97 | 3.3 | 3.63 | | | | | 2.5 V option | 2.25 | 2.5 | 2.75 | V | | | | 1.8 V option | 1.71 | 1.8 | 1.89 | | | Supply Current | I <sub>DD</sub> | Output enabled | _ | 90 | _ | m 1 | | | | TriState mode | _ | 60 | _ | → mA | | Output Enable (OE) <sup>2</sup> | | V <sub>IH</sub> | 0.75 x V <sub>DD</sub> | _ | _ | V | | | | V <sub>IL</sub> | _ | _ | 0.5 | V | | Operating Temperature Range | T <sub>A</sub> | | -40 | _ | 85 | °C | #### Notes: - 1. Selectable parameter specified by part number. See Section 3. "Ordering Information" on page 8 for further details. - 2. OE pin includes a 17 $k\Omega$ pullup resistor to VDD. Pulling OE to ground causes outputs to tristate. Table 2. V<sub>C</sub> Control Voltage Input | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |-----------------------------------------------|-------------------|------------------------------|-----|------------------------|----------|-------| | Control Voltage Tuning Slope <sup>1,2,3</sup> | K <sub>V</sub> | 10 to 90% of V <sub>DD</sub> | _ | 45<br>90<br>135<br>180 | _ | ppm/V | | Control Voltage Linearity <sup>4</sup> | L <sub>VC</sub> | BSL | -5 | ±1 | +5 | 0/ | | | | Incremental | -10 | ±5 | +10 | % | | Modulation Bandwidth | BW | | 9.3 | 10.0 | 10.7 | kHz | | V <sub>C</sub> Input Impedance | Z <sub>VC</sub> | | 500 | _ | _ | kΩ | | Nominal Control Voltage | V <sub>CNOM</sub> | @ f <sub>O</sub> | _ | 3/8 x V <sub>DD</sub> | _ | V | | Control Voltage Tuning Range | V <sub>C</sub> | | 0 | | $V_{DD}$ | V | - 1. Positive slope; selectable option by part number. See Section 3. "Ordering Information" on page 8. - 2. For best jitter and phase noise performance, always choose the smallest $K_V$ that meets the application's minimum APR requirements. See "AN266: VCXO Tuning Slope ( $K_V$ ), Stability, and Absolute Pull Range (APR)" for more information. - **3.** $K_V$ variation is $\pm 28\%$ of typical values. - **4.** BSL determined from deviation from best straight line fit with $V_C$ ranging from 10 to 90% of $V_{DD}$ . Incremental slope determined with $V_C$ ranging from 10 to 90% of $V_{DD}$ . **Table 3. CLK± Output Frequency Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------------|-------------------|----------------------------------------------|--------------------|-------------|--------------------|--------| | Nominal Frequency <sup>1,2,3</sup> | f <sub>O</sub> | LVDS/CML/LVPECL | 10 | _ | 945 | NAL 1— | | | | CMOS | 10 | _ | 160 | MHz | | Temperature Stability <sup>1,4</sup> | Δf/f <sub>O</sub> | $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$ | -20<br>-50<br>-100 | _<br>_<br>_ | +20<br>+50<br>+100 | ppm | | Absolute Pull Range <sup>1,4</sup> | APR | | ±25 | _ | ±150 | ppm | | Aging | | Frequency drift over 15 year life. | _ | _ | ±10 | ppm | | Power up Time <sup>5</sup> | t <sub>osc</sub> | | _ | _ | 10 | ms | - 1. See Section 3. "Ordering Information" on page 8 for further details. - 2. Specified at time of order by part number. Also available in frequencies from 970 to 1134 MHz and 1213 to 1417 MHz. - 3. Nominal output frequency set by $V_{CNOM} = 3/8 \times V_{DD}$ . - **4.** Selectable parameter specified by part number. - **5.** Time from power up or tristate mode to f<sub>O</sub>. Table 4. CLK± Output Levels and Symmetry | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |-----------------------------------|--------------------------------|-------------------------|------------------------|------------------------|------------------------|-----------------| | LVPECL Output Option <sup>1</sup> | V <sub>O</sub> | mid-level | V <sub>DD</sub> – 1.42 | _ | V <sub>DD</sub> – 1.25 | V | | | V <sub>OD</sub> | swing (diff) | 1.1 | _ | 1.9 | $V_{PP}$ | | | V <sub>SE</sub> | swing (single-ended) | 0.5 | _ | 0.93 | $V_{PP}$ | | LVDS Output Option <sup>2</sup> | V <sub>O</sub> | mid-level | 1.125 | 1.20 | 1.275 | ٧ | | | V <sub>OD</sub> | swing (diff) | 0.32 | 0.40 | 0.50 | V <sub>PP</sub> | | CML Output Option <sup>2</sup> | Vo | mid-level | _ | V <sub>DD</sub> – 0.75 | _ | V | | | V <sub>OD</sub> | swing (diff) | 0.70 | 0.95 | 1.20 | $V_{PP}$ | | CMOS Output Option <sup>3</sup> | V <sub>OH</sub> | I <sub>OH</sub> = 32 mA | 0.8 x V <sub>DD</sub> | _ | $V_{DD}$ | V | | | V <sub>OL</sub> | I <sub>OL</sub> = 32 mA | _ | _ | 0.4 | ٧ | | Rise/Fall time (20/80%) | t <sub>R,</sub> t <sub>F</sub> | LVPECL/LVDS/CML | _ | _ | 350 | ps | | | | CMOS with CL = 15 pF | _ | 1 | _ | ns | # Si550 Table 4. CLK± Output Levels and Symmetry (Continued) | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |-----------------------|--------|----------------|-----|-----|-----|-------| | Symmetry (duty cycle) | SYM | | 45 | _ | 55 | % | #### Notes: - **1.** 50 $\Omega$ to $V_{DD}$ 2.0 V. - **2.** $R_{term} = 100 \Omega$ (differential). - 3. $C_L = 15 pF$ Table 5. CLK± Output Phase Jitter | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |-------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------|-----|--------------|--------|-------| | Phase Jitter (RMS) <sup>1,2,3</sup><br>for F <sub>OUT</sub> ≥ 500 MHz | фл | Kv = 45 ppm/V<br>12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | _ | 0.35<br>0.38 | | ps | | | | Kv = 90 ppm/V<br>12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | | 0.43<br>0.41 | | | | | | Kv = 135 ppm/V<br>12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | _ | 0.52<br>0.46 | | | | | | Kv = 180 ppm/V<br>12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | | 0.64<br>0.52 | _<br>_ | | | Phase Jitter (RMS) <sup>1,2,3</sup><br>for F <sub>OUT</sub> of 125 to 500 MHz | фл | Kv = 45 ppm/V<br>12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | _ | 0.42<br>0.58 | | ps | | | | Kv = 90 ppm/V<br>12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | | 0.48<br>0.60 | _<br>_ | | | | | Kv = 135 ppm/V<br>12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | _ | 0.57<br>0.64 | _<br>_ | | | | | Kv = 180 ppm/V<br>12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | _ | 0.67<br>0.68 | _<br>_ | | - 1. Differential Modes: LVPECL/LVDS/CML. Refer to AN255, AN256, and AN266 for further information. - 2. For best jitter and phase noise performance, always choose the smallest K<sub>V</sub> that meets the application's minimum APR requirements. See "AN266: VCXO Tuning Slope (K<sub>V</sub>), Stability, and Absolute Pull Range (APR)" for more information. - **3.** See "AN255: Replacing 622 MHz VCSO devices with the Si550 VCXO" for comparison highlighting power supply rejection (PSR) advantage of Si55x versus SAW-based solutions. Table 6. CLK± Output Period Jitter | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | | |-----------------------------------------------------------------------------|-----------|----------------|-----|-----|-----|-------|--| | Period Jitter* | $J_{PER}$ | RMS | | 2 | _ | ps | | | for F <sub>OUT</sub> ≤ 160 MHz | | Peak-to-Peak | _ | 14 | _ | | | | *Note: Any output mode, including CMOS, LVPECL, LVDS, CML. N = 1000 cycles. | | | | | | | | # Table 7. CLK± Output Phase Noise (Typical) | Configuration | f <sub>C</sub><br>K <sub>V</sub><br>Output | 74.25 MHz<br>45 ppm/V<br>CMOS | 300 MHz<br>90 ppm/V<br>LVPECL | 622.08 MHz<br>45 ppm/V<br>LVPECL | Units | | |----------------------|--------------------------------------------|-------------------------------|-------------------------------|----------------------------------|---------|--| | Offest Frequency (f) | £ (f) | | | | | | | 100 Hz | | -94 | -74 | <b>–77</b> | | | | 1 kHz | | -117 | -98 | -101 | | | | 10 kHz | | -128 | -112 | -114 | dBc/Hz | | | 100 kHz | | -135 | -122 | <b>–118</b> | 420/112 | | | 1 MHz | | -138 | -134 | -128 | | | | 10 MHz | | -143 | -144 | -144 | | | | 100 MHz | | n/a | -147 | -147 | | | # Si550 **Table 8. Absolute Maximum Ratings** | Parameter | Symbol | Rating | Units | |--------------------------------------------------------------------|-------------------|-------------------------------|---------| | Supply Voltage | V <sub>DD</sub> | -0.5 to +3.8 | Volts | | Input Voltage | V <sub>I</sub> | -0.5 to V <sub>DD</sub> + 0.3 | Volts | | Storage Temperature | T <sub>S</sub> | -55 to +125 | °C | | ESD Sensitivity (HBM, per JESD22-A114) | ESD | >2500 | Volts | | Soldering Temperature (lead-free profile) | T <sub>PEAK</sub> | 260 | °C | | Soldering Temperature Time @ T <sub>PEAK</sub> (lead-free profile) | t <sub>P</sub> | 10 | seconds | **Note:** Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation or specification compliance is not implied at these conditions. # **Table 9. Environmental Compliance** The Si550 meets the following qualification test requirements. | Parameter | Conditions/ Test Method | | | |------------------------|-------------------------------|--|--| | Mechanical Shock | MIL-STD-883F, Method 2002.3 B | | | | Mechanical Vibration | MIL-STD-883F, Method 2007.3 A | | | | Solderability | MIL-STD-883F, Method 203.8 | | | | Gross & Fine Leak | MIL-STD-883F, Method 1014.7 | | | | Resistance to Solvents | MIL-STD-883F, Method 2016 | | | # 2. Pin Descriptions Table 10. Si550 Pin Descriptions | Pin | Name | Туре | Function | | | | | |-------------|----------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------|--|--|--|--| | 1 | V <sub>C</sub> | Analog Input | Control Voltage | | | | | | 2 | OE* | Input | Output Enable: 0 = clock output disabled (outputs tri-stated) 1 = clock output enabled | | | | | | 3 | GND | Ground | Electrical and Case Ground | | | | | | 4 | CLK+ | Output | Oscillator Output | | | | | | 5 | CLK-<br>(N/A for CMOS) | Output | Complementary Output (N/C for CMOS) | | | | | | 6 | V <sub>DD</sub> | Power | Power Supply Voltage | | | | | | *Note: OE i | *Note: OE includes 17 k $\Omega$ pullup resistor to $V_{DD}$ . | | | | | | | ## 3. Ordering Information The Si550 was designed to support a variety of options including frequency, temperature stability, tuning slope, output format, and $V_{DD}$ . Specific device configurations are programmed into the Si550 at time of shipment. Configurations are specified using the Part Number Configuration chart shown below. Silicon Labs provides a web browser-based part number configuration utility to simplify this process. Refer to www.silabs.com/ VCXOPartNumber to access this tool and for further ordering instructions. The Si550 VCXO series is supplied in an industry-standard, RoHS compliant, lead-free, 6-pad, $5 \times 7$ mm package. Tape and reel packaging is an ordering option. Example Part Number: 550AF622M080BGR is a $5 \times 7$ mm VCXO in a 6 pad package. The nominal frequency is 622.080 MHz, with a 3.3 V supply and LVPECL output. Temperature stability is specified as $\pm 50$ ppm and the tuning slope is 135 ppm/V. The part is specified for a -40 to +85 C° ambient temperature range operation and is shipped in tape and reel format. # 4. Outline Diagram and Suggested Pad Layout Figure 1 illustrates the package details for the Si550. Table 11 lists the values for the dimensions shown in the illustration. Figure 1. Si550 Outline Diagram Table 11. Package Diagram Dimensions (mm) | Dimension | Min | Nom | Max | |-----------|------|------------|------| | Α | 1.45 | 1.65 | 1.85 | | b | 1.2 | 1.4 | 1.6 | | С | | 0.60 TYP. | | | D | | 7.00 BSC. | | | D1 | 6.10 | 6.2 | 6.30 | | е | | 2.54 BSC. | | | E | | 5.00 BSC. | | | E1 | 4.30 | 4.40 | 4.50 | | L | 1.07 | 1.27 | 1.47 | | S | | 1.815 BSC. | | | R | | 0.7 REF. | | | aaa | _ | _ | 0.15 | | bbb | | | 0.15 | | ccc | | | 0.10 | | ddd | _ | _ | 0.10 | ## 5. 6-Pin PCB Land Pattern Figure 2 illustrates the 6-pin PCB land pattern for the Si550. Table 12 lists the values for the dimensions shown in the illustration. Figure 2. Si550 PCB Land Pattern Table 12. PCB Land Pattern Dimensions (mm) | Dimension | Min | Max | |-----------|----------|------| | D2 | 5.08 REF | | | е | 2.54 BSC | | | E2 | 4.15 REF | | | GD | 0.84 | _ | | GE | 2.00 | _ | | VD | 8.20 REF | | | VE | 7.30 REF | | | Х | 1.70 TYP | | | Υ | 2.15 REF | | | ZD | _ | 6.78 | | ZE | _ | 6.30 | - 1. Dimensioning and tolerancing per the ANSI Y14.5M-1994 specification. - 2. Land pattern design based on IPC-7351 guidelines. - 3. All dimensions shown are at maximum material condition (MMC). - 4. Controlling dimension is in millimeters (mm). ### **DOCUMENT CHANGE LIST** ### Revision 0.2 to Revision 0.3 - Updated 1. "Electrical Specifications" on page 2. - Updated ordering and format of Table 1 through Table 9. - Updated LVDS and CML in Table 4, "CLK± Output Levels and Symmetry," on page 3. - Updated RMS jitter values in Table 5, "CLK± Output Phase Jitter," on page 4. - Added Typical Phase Noise performance data in Table 5, "CLK± Output Phase Jitter," on page 4. - Updated 3. "Ordering Information" on page 8. - Removed ordering option E at V<sub>DD</sub> = 2.5 V in table for the 2nd Option Code. - Typical APRs replaced with minimum APR values. - New 135 ppm/V K<sub>V</sub> option included. # Si550 ### **CONTACT INFORMATION** Silicon Laboratories Inc. 4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: VCXOinfo@silabs.com Internet: www.silabs.com The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.