## Application Specific ICs T-42-11-09 **CGA10 Series** **Advance Information** ## Continuous Gate\* Technology 2-Micron CMOS Gate-Array Series - Continuous Gate architecture offers maximum layout efficiency with 75% gate utilization - Available in six sizes from 1,100 to 8,000 usable gates (1,590 to 10,648 available gates) - Proven 2-micron (drawn) silicon-gate double-level-metal CMOS technology - High performance-1.2 ns typical for a 2-input NAND gate with a fanout of 2 ■ Extensive Macro library - Workstation support for schematic capture and simulation - TTL, CMOS, and Schmitt Trigger I/O compatibility - Separate I/O and core power bus capability for noise - Fully supported by GE/RCA's integrated CAD tools - Available with Class B type screening for high-reliability applications The GE/RCA CGA10 Series is an advanced, high-performance, CMOS gate-array family using GE/RCA's proprietary Continuous Gate technology. The CGA10 Series offers maximum layout efficiency, in which 75% of the total gates can be utilized. With its high speed, range of gate counts, and layout efficiency, the CGA10 Series is ideally suited to meet the user's LSI and VLSI design needs. The low gatecount arrays can be used for the replacement of high-speed logic, such as Schottky TTL, or even 10K ECL to provide the user with an effective method of integrating random logic systems onto a single integrated circuit. The intermediate gate-count arrays are ideally used to implement complex functions such as dedicated serial communications controllers and intelligent support functions. The high gatecount arrays can be used for VLSI implementation of complete, high-performance, sub-system architectures such as special-purpose processors or multi-function controllers. Designed with true 2-micron silicon-gate design rules, the CGA10 Series is fabricated on an advanced, double-levelmetal, planarized, fully-implanted CMOS process. With typical effective channel lengths of 1,6 microns and reduced junction-area capacitance, the CGA10 Series allows system clock speeds of up to 50 MHz. An internal 2-input NAND gate, with a fanout of 2 and statistical interconnect per fanout, exhibits a typical propagation delay of just 1.2 ns. Operating from a single 5-V power supply, the CGA10 Series of gate arrays exhibits extremely low power dissipation, typically 20 µW/gate/MHz. In addition to standard commercial product, the CGA10 Series of gate arrays are available with Class B type screening for applications requiring high reliability and -55°C to +125°C temperature-range operation. #### **CGA10 Gate-Array Series** | DEVICE NUMBER | EQUIVALENT GATES | ESTIMATED USABLE<br>GATES <sup>2</sup> | MAXIMUM I/O PADS <sup>3</sup> | | |---------------|------------------|----------------------------------------|-------------------------------|--| | CGA10-016 | 1,590 | 1,100 | 56 | | | CGA10-024 | 2,425 | 1,800 | 68 | | | CGA10-037 | 3,718 | 2,800 | 84 | | | CGA10-064 | 6,358 | 4,800 | 108 | | | CGA10-084 | 8,365 | 6,300 | 124 | | | CGA10-106 | 10,648 | 8,000 | 140 | | - 1. An equivalent gate is defined as one 2-input NAND. - 2. The number of usable gates may vary, depending on the design. - 3. Eight additional pads are dedicated as $V_{\text{SS}}$ pads. All I/O pads are programmable to $V_{\text{DD}}$ or $V_{\text{SS}}$ . \*Continuous Gate is a Trademark of VLSI Technology, Inc. Trademark(s)®Registered Marca(s) Registrada(s) Printed in USA/10-87 Information furnished by GE is believed to be accurate and reliable. However, no responsibility is assumed by GE or its affiliates for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of GE or RCA. This document contains information on a new product. Specifications and information contained herein are subject to change without File Number 2084 2950 A-05 File No. 2084 - - CGA10 Series #### MAXIMUM RATINGS, Absolute-Maximum Values: (Voltages referenced to Vss Terminal) | DC SUPPLY-VOLTAGE RANGE, (VDO) | | |--------------------------------------------------------------------------------------|---------------------------------------| | RECOMMENDED DC OPERATING VOLTAGE RANGE (VDD) | | | DC INPUT VOLTAGE HANGE, ALL INPUTS, (VIN) | -0.5 to V 40.5 V | | DC OUTPUT VOLTAGE RANGE, ALL OUTPUTS, (Vout) | | | DC INPUT CURRENT, ANY ONE INPUT | ±20 mA | | POWER DISSIPATION PER PACKAGE (PD): | | | For Standard Temperature Range: -40 to +85° C | • | | For Ta=-40 to +60°C (PACKAGE TYPE E) | | | FOR TA=+60 to +85°C (PACKAGE TYPE E) | Derate Linearly at 12 mW/°C to 200 mW | | For External Temperature Range: -55 to +125° C | • | | For Ta=-55 to +100°C (PACKAGE TYPE D) | 500 mW | | FOR 14=+100 to +125°C (PACKAGE TYPE D) | Derate Linearly at 12 mW/°C to 200 mW | | POWER DISSIPATION PER OUTPUT (All Package Types) | | | OPERATING-TEMPERATURE RANGE (T <sub>A</sub> ): | | | PACKAGE TYPE D (CERAMIC) | ······ | | PACKAGE TYPE E (PLASTIC) | | | STORAGE TEMPERATURE RANGE (Tatg) | | | LEAD TEMPERATURE (DURING SOLDERING): | • | | At distance $1/16 \pm 1/32$ in. $(1.59 \pm 0.79 \text{ mm})$ from case for 10 s max. | 4265°C | ### DC CHARACTERISTICS, Specified at $V_{00}$ and Ambient Temperature over the Designated Range $^{1}$ | CHARACTERISTIC | | TEST CONDITIONS | MIN. | MAX. | UNITS | |-----------------------------------|-----------------|------------------------------------------------------|------------------------|-----------------------|-------| | Input HIGH Voltage<br>CMOS<br>TTL | ViH | Guaranteed Input HIGH Voltage | 0.7 x V <sub>DD</sub> | V <sub>DD</sub> | v | | Input LOW Voltage<br>CMOS<br>TTL | Vil | Guaranteed Input LOW Voltage | -0.5<br>-0.5 | 0.3 x V <sub>DD</sub> | ٧ | | Output HIGH Voltage<br>OB01 | V <sub>он</sub> | H I <sub>OH</sub> = -1 μA<br>I <sub>OH</sub> = -8 mA | V <sub>DD</sub> - 0.05 | _ | ٧ | | Output LOW Voltage<br>OB01 | Vol | I <sub>OL</sub> = 1 μA<br>I <sub>OL</sub> = 8 mA | _ | 0.05<br>0.4 | ٧ | | Input Leakage Current | lin | $V_{IN} = V_{DD}$ or Gnd | -10 | 10 | μA | | 3-State Output Leakage<br>Current | loz | Vout = Von or Gnd | -10 | 10 | μΑ | ### CAPACITANCE, Specified at $V_{0D}$ and Ambient Temperature Over the Designated Range $^{1,\,3}$ | CHARACTERISTIC <sup>2</sup> | | TEST CONDITIONS | MIN. | MAX. | UNITS | |-----------------------------|------|-------------------|------|------|-------| | Input Pad Capacitance | Cin | | | | | | Output Pad Capacitance | Cour | Excluding Package | _ | 5 | οF | | Transceiver Pad Capacitance | Ci/o | | | | " | <sup>1.</sup> Military range is -55°C to +125°C, $\pm$ 10% power supply; industrial temperature range is -40°C to +85°C, $\pm$ 5% power supply; commercial temperature range is 0°C to +70°C, $\pm$ 5% power supply. 2. For cell pads only. <sup>3.</sup> Capacitance is not a tested parameter. File No. 2084 — **CGA10 Series** ### AC CHARACTERISTICS FOR SELECTED MACROS, TJ = 25°C, VDD = 5 V, Process Model = Typical | MACRO DESCRIPTION SYMBOL PROPAGATION DELAY (n | | | | | ns) - FANC | UT | | |-----------------------------------------------|--------------------------|------------------|-----|------|------------|---------|------| | MACRO | DESCRIPTION | SYMBOL | 1 | 2 | 3 | 4 | 6 | | Logic Gates | | | | | | | | | IN01D1 | 1X Inverter | tры | 0.6 | 0.8 | 1 | 1.1 | 1.5 | | | | t <sub>PHL</sub> | 0.5 | 0.7 | 0.8 | 1 | 1.3 | | IN01D3 | 3X Inverter | t <sub>PLH</sub> | 0.4 | 0.4 | 0.5 | 0.5 | 0.6 | | | · | t <sub>PHL</sub> | 0.4 | 0.4 | 0.5 | 0.5 | 0.6 | | ND02D1 | 2-Input NAND | tplH | 0.7 | 0.9 | 1 | 1.3 | 1.6 | | | | t <sub>PHL</sub> | 1 | 1.3 | 1.5 | 1.9 | 2.4 | | ND04D1 | 4-Input NAND | telh | 1.1 | 1.3 | 1.5 | 1.6 | 2 | | | | t <sub>PHL</sub> | 2.7 | 3.3 | 3.8 | 4.3 | 5.5 | | NR02D1 | 2-Input NOR | telH | 1.2 | 1.6 | 1.9 | 2.3 | 3 | | | | t <sub>PHL</sub> | 0.8 | 0.9 | 1.1 | 1.2 | 1.5 | | NR04D1 | 4-Input NOR | telH | 3.2 | 3.9 | 4.5 | 5.2 | 6.5 | | | | t <sub>PHL</sub> | 1 | 1.2 | 1.4 | 1.9 | 1.9 | | XN02D1 | 2-Input Exclusive-NOR | telH | 1.7 | 2.1 | 2.4 | 2.8 | 3.5 | | | | tenc | 1.5 | 1.8 | 2.1 | 2.4 | 3 | | Flip-Flops | | | | | | | | | DFBTNN | D Flip-Flop (Clock Q) | tецн | 2.9 | 3.3 | 3.6 | 4 | 4.7 | | | | t <sub>PHL</sub> | 4.2 | 4.6 | 5 | 5.4 | 6.3 | | | | ts | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | | | | t <sub>H</sub> | 0 | 0 | 0 | 0 | 0 | | DFBTNB | D Flip-Flop with Set and | tpLH | 4.6 | 4.8 | 5 | 5.1 | 5.5 | | | Clear (Clock → Q) | tpHL | 5.7 | 5.9 | 6 | 6.2 | 6.5 | | | | ts | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | | | | tH | 0 | 0 | 0 | 0 | 0 | | Input Buffers | | | | | | | | | PC7TI0 | TTL Input Buffer with | t <sub>PLH</sub> | 2.7 | 2.8 | 2.9 | 3 | 3.1 | | | Pull-Up | tehL | 3.8 | 3.9 | 4 | 4.2 | 4.4 | | PC7CI0 | CMOS Input Buffer with | tpLH | 1.6 | 1.7 | 1.8 | 1.9 | 2.1 | | | Pull-Up | t <sub>PHL</sub> | 1.8 | 1.9 | 2 | 2.1 | 2.3 | | Output Buffers | 8 | | | | | | | | MACRO | DESCRIPTION | SYMBOL | | CAPA | CITIVE LO | AD (pF) | | | MIACRO | DESCRIPTION | SIMBUL | 15 | 30 | 50 | 80 | 100 | | PC7C03 | 3-State Output Buffer | telH | 3.6 | 5.4 | 7.6 | 11.4 | 13.4 | | | (8 mA) | t <sub>PHL</sub> | 2.5 | 3.5 | 4.7 | 6.6 | 7.9 | # TIMING DIAGRAM PROPAGATION DELAY 30 . 2952 A-07 File No. 2084 - ---- CGA10 Series #### **AC Performance** AC performance for a given operating condition is a function of several factors including: fanout, interconnect, supply voltage, junction temperature, and process variability. The AC characteristics table shows the propagation delay (TDNOM) on a number of commonly used macros for a typical process model, 5-volt operation, 25°C temperature, and for various fanouts with statistically estimated wire lengths. The effect of supply voltage can be determined from Fig. 1 by extracting the factor KV. Fig. 2 is used to determine the temperature factor KT. A worst-case process factor (KPMAX) of 1.43, and a best-case process factor (KPMIN) of 0.67. as shown in Fig. 3, is used to determine the effects of process variability. The worst-case propagation delay can be calculated as follows: TDMAX = KV x KT x KPMAX x TDNOM and the best-case delay is calculated: TDMIN = KV x KT x KPMIN x TDNOM Fig. 1 - Performance vs voltage. Fig. 2 - Performance vs temperature. #### 92CS-42482 #### PROCESS FACTOR, KP | Process Model | Factor | | |---------------|--------|--| | Slow | 1.43 | | | Typical | 1 | | | Fast | 0.67 | | Fig. 3 - Performance vs process. 2953 File No. 2084 - **CGA10 Series** #### **Array Organization** The general layout of the CGA10 Series consists of electrical components that are organized as structures of continuous arrays of transistor pairs. Macro cells, which are the basic building blocks of logic design, are comprised of one or more transistor pairs in the arrays. All the CGA10 Series gate arrays use the same transistor array and I/O cell structure. The power busing structure of the CGA10 Series can isolate the I/O cells from the internal array. Both the VDD and the VSS buses surround the array in second-level metal and are brought into the internal array via a power rail structure. The power bus structure also allows any pad to be programmed as VDD or VSS. #### **Internal Array Description** The CGA10 Series, using Continuous Gate Technology, consists internally of rows of uncommitted P and N transistors laid out at continuous regular intervals. Key features of the Continuous Gate Technology are: - High gate density arising from special array architectural features. - 2. A unique global routing scheme that maximizes gate utilization, and allows for faster place and route. Continuous Gate Technology achieves high gate densities by the use of gate isolation, special array architectural features, and the use of a unique global routing scheme. In the traditional approaches, active regions are isolated from one another by a thick field oxide. This is referred to as oxide isolation and may consume 20% of the total core area. The gate isolation technique employed in Continuous Gate Technology turns off transistors to isolate active regions from one another. These isolation transistors are placed only where needed, therefore achieving higher silicon efficiency. The global routing scheme for gate arrays built on the Continuous Gate Technology architecture is quite unique. Rather than having open areas for routing channels, as in the traditional approach, the routing channels actually run over the utilized cells. Furthermore, local routing for macrocells does not compete with global routing for the required routing resources, thus allowing greater ease in routing. ### I/O Buffers #### **Output Portion:** The output portion of the I/O buffer also contains pre-drive logic. The output buffers have been designed to source or sink 8 mA. #### Input Portion Each input location may be programmed as TTL, CMOS, or Schmitt Trigger. In addition, pullup resistors are available for use in combination with the input buffer. #### General The I/O incorporates a dual power bus structure which may be used to isolate the output buffer power supply from that of the array core, thus achieving high noise immunity. Any I/O location may also be programmed as Power or Ground. All I/Os are protected against latch-up and static discharge. Typical performance features are shown in the AC Characteristics table. #### Workstations GE/RCA gate-array designs may be developed on workstations supported by GE/RCA. Designers using such workstations are provided with a macro library containing the symbols, simulation models and software for design verification, timing calculations and netlist generation. The design is transferred to a GE/RCA design center where placement and routing are performed. The final interconnect capacitances are annotated back to the workstation for verification of circuit performance. File No. 2084 - CGA10 Series #### **ASIC Design Flow** GE/RCA's CGA10 Series is supported by a complete set of design automation tools. The design flow and the highlights of the design tools that are utilized with the standard-cell library are as follows: - MIMIC, GE/RCA's Software Simulation Program—A powerful software simulation program allows designers of ASIC circuits to model the logical operation of circuits before device fabrication. Through the program, designers can discover logical flaws; race, hazard, or spike conditions; and timing uncertainties. - AFTER (Automatic Functional Test Encoding Routine)—AFTER aids the designer in generating functional test patterns required for the testing of digital ICs on Automatic Test Equipment (Fairchild, Teradyne, etc.). Test Vectors are generated from the MIMIC logic simulation program. simulation program. CONCERT (Connectivity Certification)—CONCERT is a layout analysis program which aids the verification of the logical and electrical correctiveness of the mask artwork produced by the APAR automatic layout program. Fast Track uses the logic descriptions of MIMIC to implement the layout and control the connectivity verification and mask-generation routines. Fig. 4 - ASIC design flow..