# P4C1257 ULTRA HIGH SPEED 256K x 1 STATIC CMOS RAMS (SCRAMS) ## FEATURES - High Speed (Equal Access and Cycle Times) - 25/35 ns (Commercial) - 25/35/45/55 ns (Military) - Low Power (Commercial/Military) - 605/660 mW Active 25/35/45/55 - 193/220 mW Standby (TTL Input) - 138/193 mW Standby (CMOS Input) P4C1257 - Single 5V±10% Power Supply - Separate Data I/O - Three-State Output - **TTL/CMOS Compatible Output** - **■** Fully TTL Compatible Inputs - Produced with PACE II Technology™ - Standard Pinout (JEDEC Approved) 24-Pin 300 mil DIP, SOJ ## DESCRIPTION Σļ x The P4C1257 is a 262,144-bit ultra high-speed CMOS static RAM organized as 256Kx1. The CMOS memory requires no clocks or refreshing, and has equal access and cycle times. Inputs are fully TTL-compatible. The RAM operates from a single 5V±10% tolerance power supply. Access times as fast as 25 nanoseconds permit greatly enhanced system operating speeds. CMOS is utilized to reduce power consumption to a low level in both active and standby modes. The P4C1257 is a member of a family of PACE RAM<sup>TM</sup> products offering super fast access times never before available at these complexity levels in TTL-compatible bipolar or CMOS technologies. The P4C1257 is manufactured using PACE II Technology which is Performance Advanced CMOS Engineered to use 0.7 micron effective channel lengths giving 400 picoseconds loaded\* internal gate delays. PACE II Technology includes two-level metal and epitaxial substrates. In addition to very high performance and very high density, the technology features latch-up protection, single event upset protection, and is supported by a Class 1 environment volume production facility. The P4C1257 is available in 24-pin 300 mil DIP and SOJ packages. \*For a fan-in/fan-out of 4, at 85°C junction temperature and 5.0V. ## **FUNCTIONAL BLOCK DIAGRAM** ### PIN CONFIGURATIONS PERFORMANCE SEMICONDUCTOR CORPORATION Means Quality, Service and Speed ©1992 Performance Semiconductor Corporation ### MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------|---------------------------------|------| | V <sub>cc</sub> | Power Supply Pin with Respect to GND | -0.5 to +7 | ٧ | | V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | -0.5 to<br>V <sub>cc</sub> +0.5 | ٧ | | T | Operating Temperature | -55 to +125 | °C | | Temperature Under | -55 to +125 | | |---------------------|---------------------------------------|-------------------------------------------------------| | Bias | -55 10 +125 | °C | | Storage Temperature | -65 to +150 | °C | | Power Dissipation | 1.0 | W | | DC Output Current | 50 | mA | | | Storage Temperature Power Dissipation | Storage Temperature -65 to +150 Power Dissipation 1.0 | ## RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE 1502B TH 03 | Grade <sup>(2)</sup> | Ambient<br>Temperature | GND | V <sub>cc</sub> | |----------------------|------------------------|-----|-----------------| | Military | -55 to +125°C | 0V | 5.0V ± 10% | | Grade <sup>(2)</sup> | Amblent<br>Temperature | GND | V <sub>cc</sub> | |----------------------|------------------------|-----|-----------------| | Commercial | 0°C to +70°C | 0V | 5.0V ± 10% | | · | | | 1502B 04 | ### DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage(2) | | | T O | P4C | P4C1257 | | | |------------------|------------------------------------|-------------------------------------------------------------------------------|----------------|----------------------|----------------------|----| | Symbol | Parameter | Test Conditions | Min | Max | Unit | | | V <sub>H</sub> | Input High Voltage | | • | 2.2 | V <sub>cc</sub> +0.5 | ٧ | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 <sup>(3)</sup> | 0.8 | V | | V <sub>HC</sub> | CMOS Input High Voltage | | | V <sub>cc</sub> -0.2 | V <sub>cc</sub> +0.5 | V | | V <sub>LC</sub> | CMOS Input Low Voltage | | | -0.5 <sup>(3)</sup> | 0.2 | V | | V <sub>CD</sub> | Input Clamp Diode Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 m | ıΑ | | -1.2 | ٧ | | V <sub>OL</sub> | Output Low Voltage<br>(TTL Load) | $I_{OL} = +8 \text{ mA}, V_{CC} = \text{Min}.$ | | | 0.4 | ٧ | | V <sub>olc</sub> | Output Low Voltage<br>(CMOS Load) | $I_{OLC} = +100 \mu A, V_{CC} = M$ | /lin. | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}$ | | 2.4 | - | V | | V <sub>OHC</sub> | Output High Voltage<br>(CMOS Load) | $I_{OHC} = -100 \mu A, V_{CC} = M$ | Min. | V <sub>cc</sub> -0.2 | 1 | V | | I <sub>LI</sub> | Input Leakage Current | $V_{cc} = Max.$<br>$V_{in} = GND \text{ to } V_{cc}$ | Mil.<br>Com'l. | -10<br>-5 | +10<br>+5 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{CC} = Max., \overline{CE} = V_{H},$<br>$V_{OUT} = GND \text{ to } V_{CC}$ | Mil.<br>Com'l. | -10<br>-5 | +10<br>+5 | μА | 15028 05 ### CAPACITANCES(4) $(V_{CC} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter | Conditions | Тур. | Unit | |-----------------|-------------------|---------------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 5 | pF | 1502B 06 | Symbol | Parameter | Conditions | Тур. | Unit | |------------------|--------------------|-----------------------|------|------| | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 7 | pF | 1502B 07 ## Notes: <sup>1.</sup> Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability <sup>2.</sup> Extended temperature operation guaranteed with 400 linear feet per minute of air flow. <sup>3.</sup> Transient inputs with $V_n$ and $I_n$ not more negative than -3.0V and ~100mA, respectively, are permissible for pulse widths up to 20 ns. <sup>4.</sup> This parameter is sampled and not 100% tested. ## POWER DISSIPATION CHARACTERISTICS Over recommended operating temperature and supply voltage(2) | | | | | | 1257 | Unit | |------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|------------|-------| | Symbol | Parameter | Test Conditions | | Min | Max | Ullit | | I <sub>cc</sub> | Dynamic Operating<br>Current - 25, 35, 45, 55 | V <sub>cc</sub> = Max., f = Max.,<br>Outputs Open | Mil.<br>Com'l. | _ | 120<br>110 | mA | | I <sub>SB</sub> | Standby Power Supply<br>Current (TTL Input Levels) | CE ≥ V <sub>IH</sub><br>V <sub>CC</sub> = Max.,<br>f = Max., Outputs Open | Mil.<br>Com'l. | | 40<br>35 | mA | | I <sub>SB1</sub> | Standby Power Supply<br>Current<br>(CMOS Input Levels) | $\label{eq:continuous} \begin{split} \overline{CE} &\geq V_{HC} \\ V_{CC} &= Max., \\ f &= 0, \ Outputs \ Open, \\ V_{IN} &\leq V_{LC} \ or \ V_{IN} \geq V_{HC} \end{split}$ | Mil.<br>Com'l. | _ | 35<br>25 | mA | 15028 08 ## AC CHARACTERISTICS—READ CYCLE $(V_{cc} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | Symbol | Borometer | -25 | | -3 | 5 | -45 | | -55 | | Unit | |-----------------|-------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | OHIL | | t <sub>RC</sub> | Read Cycle Time | 25 | | 35 | | 45 | | 55 | | ns | | t <sub>AA</sub> | Address Access<br>Time | | 25 | | 35 | | 45 | | 55 | ns | | t <sub>AC</sub> | Chip Enable<br>Access Time | | 25 | | 35 | | 45 | | 55 | ns | | t <sub>oн</sub> | Output Hold from<br>Address Change | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>LZ</sub> | Chip Enable to<br>Output in Low Z | 3 | | 3 | | 3 | | 3 | | ns | | t <sub>HZ</sub> | Chip Disable to<br>Output in High Z | | 12 | | 17 | | 20 | | 25 | ns | | t <sub>PU</sub> | Chip Enable to<br>Power Up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to<br>Power Down Time | | 25 | | 35 | | 45 | | 55 | ns | 1502810 #### TIMING WAVEFORM OF READ CYCLE NO. 1 (5) #### TIMING WAVEFORM OF READ CYCLE NO. 2 (6) #### Notes: - 5. CE is low and WE is high for READ cycle. - WE is high, and address must be valid prior to or coincident with CE transition low. - Transition is measured ±200mV from steady state voltage prior to change with specified loading in Figure 1. This parameter is sampled and not 100% tested. - 8. Read Cycle Time is measured from the last valid address to the first transitioning address. ## AC CHARACTERISTICS—WRITE CYCLE $(V_{cc} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | | | -2 | 5 | -35 | | -45 | | -55 | | Unit | |-----------------|-------------------------------------|-----|-----|-----|-----|-----|----------|-----|----------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | UIII | | t <sub>wc</sub> | Write Cycle Time | 25 | | 35 | | 45 | | 55 | | ns | | t <sub>cw</sub> | Chip Enable Time to End of Write | 20 | | 25 | | 35 | | 45 | | ns | | t <sub>aw</sub> | Address Valid to<br>End of Write | 20 | | 25 | | 35 | | 45 | | ns | | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wp</sub> | Write Pulse Width | 20 | | 25 | | 25 | <u>.</u> | 35 | | ns | | t <sub>AH</sub> | Address Hold Time from End of Write | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 15 | | 15 | | 20 | | 25 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | <u> </u> | ns | | t <sub>wz</sub> | Write Enable to<br>Output in High Z | | 15 | | 15 | | 20 | | 25 | ns | | t <sub>ow</sub> | Output Active from<br>End of Write | 3 | | 3 | | 3 | | 3 | | ns | 15028 1 ## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED) (9) #### Notes: - DE and WE must be LOW for WRITE cycle. If CE goes HIGH simultaneously with WE HIGH, the output remains - in a high impedance state. 11. Write Cycle Time is measured from the last valid address to the first transition address. - 12. Transition is measured ±200mV from steady state voltage prior to change with specified loading in Figure 1. This parameter is sampled and not 100% tested. ### TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE CONTROLLED) (9) 1502B 12 ### **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | ## **TRUTH TABLE** | Mode | CE | WE | Output | Power | |---------|----|----|------------------|---------| | Standby | Н | Х | High Z | Standby | | Read | L | Н | D <sub>out</sub> | Active | | Write | L | L | High Z | Active | 15028 13 #### Note: Because of the ultra-high speed of the P4C1257, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{cc}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{cc}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega$ test environment should be terminated into a $50\Omega$ load with 1.73V (Thevenin Voltage) at the comparator input, and a $116\Omega$ resistor must be used in series with $D_{o \cup \tau}$ to match 166 $\Omega$ (Thevenin Resistance). Figure 2. Thevenin Equivalent ## ORDERING INFORMATION The following part numbering scheme is used for ## PACKAGE SUFFIX | Package<br>Suffix | Description | |-------------------|---------------------------------------| | Р | Plastic DIP, 300 mil wide standard | | J | Plastic SOJ, 300 mil wide standard | | l c | Sidebrazed DIP, 300 mil wide standard | 15028 Tti 14 ## **TEMPERATURE RANGE SUFFIX** | Temperature<br>Range Suffix | Description | | | |-----------------------------|----------------------------------------------------|--|--| | С | Commercial Temperature Range, 0°C to +70°C. | | | | М | Military Temperature Range,<br>-55°C to +125°C. | | | | МВ | Mil. Temp. with MIL-STD-883D<br>Class B compliance | | | 15028 15 ## **SELECTION GUIDE** The P4C1257 is available in the following temperature, speed and package options. | Temperature<br>Range | Speed Package | 25 | <b>3</b> 5 | 45 | 55 | |----------------------|----------------------------------------------|-------------------------|-------------------------|-------------------|-------------------| | Commercial | Plastic DIP<br>Plastic SOJ<br>Sidebrazed DIP | -25PC<br>-25JC<br>-25CC | -35PC<br>-35JC<br>-35CC | N/A<br>N/A<br>N/A | N/A<br>N/A<br>N/A | | Military Temperature | Sidebrazed DIP | -25CM | -35CM | -45CM | -55CM | | Military Processed* | Sidebrazed DIP | -25CMB | -35CMB | -45CMB | -55CMB | 15028 16 $<sup>^{\</sup>bullet}$ Military temperature range with MIL-STD-883 Revision D, Class B processing N/A = Not available