### Contents | Page | Section | Title | |------|----------|----------------------------------------------| | 5 | 1. | Introduction | | 5 | 1.1. | Difference between VPX 3220 A and VPX 3216 B | | 5 | 1.2. | Difference between VPX 3216 B and VPX 3214 C | | 5 | 1.3. | System Architecture | | 6 | 2. | Functional Description | | 6 | 2.1. | Analog Front-End | | 6 | 2.1.1. | Input Selector | | 6 | 2.1.2. | Clamping | | 6 | 2.1.3. | Automatic Gain Control | | 7 | 2.1.4. | Digitally Controlled Clock Oscillator | | 7 | 2.1.5. | Analog-to-Digital Converters | | 7 | 2.2. | Color Decoder | | 7 | 2.2.1. | 1F-Compensation | | 7 | 2.2.2. | Demodulator | | 8 | 2.2.3. | Chrominance Filter | | 8 | 2.2.4. | Frequency Demodulator | | 8 | 2.2.5. | Burst Detection | | 9 | 2.2.6. | Color Killer Operation | | 9 | 2.2.7. | Delay Line/Comb Filter | | 10 | 2.2.8. | Luminance Notch Filter | | 11 | 2.2.9. | YCbCr Color Space | | 11 | 2.3. | Component Processing | | 12 | 2.3.1. | Horizontal Resizer | | 13 | 2.3.2. | Skew Correction | | 13 | 2.3.3. | Contrast, Brightness, and Noise Shaping | | 13 | 2.3.4. | C <sub>b</sub> C <sub>r</sub> Upsampler | | 14 | 2.4. | Color Space Stage | | 14 | 2.4.1. | Color Space Selection | | 15 | 2.4.2. | Compression 24 → 8 Bits | | 15 | 2.4.3. | Inverse Gamma Correction | | 15 | 2.4.4. | Alpha Key | | 15 | 2.4.4.1. | Alpha Key as Static Control Signal | | 16 | 2.5. | Output Pixel Format | | 16 | 2.5.1. | Output Ports | | 16 | 2.5.2. | Output Port Formats | # Contents, continued | Page | Section | Title | |------|---------|-----------------------------------------------| | 18 | 3. | Video Timing | | 18 | 3.1. | Video Reference Signals HREF and VREF | | 18 | 3.1.1. | HREF | | 18 | 3.1.2. | VREF | | 18 | 3.1.3. | Odd/Even | | 18 | 3.2. | Operational Modes | | 18 | 3.2.1. | Open Mode | | 18 | 3.2.2. | Forced Mode | | 20 | 3.2.3. | Scan Mode | | 20 | 3.2.4. | Transition Behavior | | 23 | 3.3. | Windowing the Video Field | | 24 | 3.4. | Video Data Transfer | | 24 | 3.4.1. | Synchronous Output | | 26 | 3.4.2. | Asynchronous Output | | 27 | 4. | Serial Interface A | | 27 | 4.1. | Overview | | 27 | 4.2. | I <sup>2</sup> C-Bus Interface | | 27 | 4.3. | Reset and IC Address Selection | | 27 | 4.4. | Protocol Description | | 28 | 4.5. | FP Control and Status Registers | | 29 | 4.6. | I <sup>2</sup> C Initialization | | 29 | 4.7. | I <sup>2</sup> C Control and Status Registers | | 35 | 4.8. | FP Control and Status Registers | | 41 | 4.9. | Initial Values on Reset | | 43 | 5. | JTAG Boundary-Scan, Test Access Port (TAP) | | 43 | 5.1. | General Description | | 43 | 5.2. | TAP Architecture | | 43 | 5.2.1. | TAP Controller | | 43 | 5.2.2. | Instruction Register | | 43 | 5.2.3. | Boundary Scan Register | | 44 | 5.2.4. | Bypass Register | | 44 | 5.2.5. | Device Identification Register | | 44 | 5.2.6. | Master Mode Data Register | | 44 | 5.3. | Exception to IEEE 1149.1 | | 44 | 5.4. | IEEE 1149.1–1990 Spec Adherence | | 44 | 5.4.1. | Instruction Register | | 44 | 5.4.2. | Public Instructions | | 44 · | 5.4.3. | Self-test Operation | | 45 | 5.4.4. | Test Data Registers | | 45 | 5.4.5. | Boundary-Scan Register | | 45 | 5.4.6. | Device Identification Register | | 45 | 5.4.7. | Performance | ### Contents, continued | Page | Section | Title | |---------|-----------|------------------------------------------------------------------------| | 49 | 6. | Specifications | | 49 | 6.1. | Outline Dimensions | | 50 | 6.2. | Pin Connections and Short Descriptions | | 53 | 6.3. | Pin Descriptions | | 54 | 6.4. | Pin Configuration | | -<br>55 | 6.5. | Pin Circuits | | 57 | 6.6. | Electrical Characteristics | | 57 | 6.6.1. | Absolute Maximum Ratings | | 59 | 6.6.2. | Recommended Operating Conditions | | 59 | 6.6.3. | Power Consumption | | 60 | 6.6.4. | Characteristics, Reset | | 60 | 6.6.5. | Input Characteristics of RES and OE | | 60 | 6.6.6. | Recommended Crystal Characteristics | | 60 | 6.6.7. | XTAL Input Characteristics | | 61 | 6.6.8. | Characteristics, Analog Video Inputs | | 62 | 6.6.9. | Characteristics, Analog Front-End and ADCs | | 63 | 6.6.10. | Characteristics of the JTAG Interface | | 64 | 6.6.10.1. | Timing of the Test Access Port TAP | | 65 | 6.6.11. | Characteristics, I <sup>2</sup> C-Bus Interface | | 66 | 6.6.12. | Digital Video Interface | | 68 | 6.6.12.1. | Characteristics, Synchronous Mode, 13.5 MHz Data Rate, "Single Clock" | | 69 | 6.6.12.2. | Characteristics, Synchronous Mode, 20.25 MHz Data Rate, "Single Clock" | | 70 | 6.6.12.3. | Characteristics, Synchronous Mode, 13.5 MHz Data Rate, "Double Clock" | | 71 | 6.6.12.4. | Characteristics, Asynchronous Mode | | 73 | 6.6.13. | Characteristics, TTL Output Driver | | 74 | 6.6.13.1. | TTL Output Driver Type A | | 74 | 6.6.13.2. | TTL Output Driver Type B | | 75 | 6.6.14. | Characteristics, Enable/Disable of Output Signals | | 77 | 1. | Introduction for Addendum | | 77 | 2. | New Output Timing - NewVACT | | 79 | 3. | Low Power Mode | | 80 | 4. | Data Sheet History | #### Video Pixel Decoder Family Release Notes: Revision bars indicate significant changes to the previous edition. #### 1. Introduction The Video Pixel Decoder (VPX) is a full-feature video acquisition IC for consumer video and multimedia applications. All of the processing necessary to convert an analog video signal into a digital component stream has been integrated onto a single 44-pin IC. Its notable features include: - single chip multistandard color decoding NTSC/PAL/ SECAM/S-VHS, NTSC with chroma comb filter. - two 8-bit video A/D converters with clamping and automatic gain control (AGC) - four analog inputs with integrated selector for - 3 composite video sources (CVBS), or - 2 YC sources (SVHS), or - 2 composite video sources and one YC source. - automatic standard detection - horizontal and vertical sync detection for all standards - hue, brightness, contrast, and saturation control - horizontal resizing between 32 and 1056 pixel/line - vertical resizing by line dropping - high quality anti-aliasing filter (VPX 3220 A only) - ITU-R601 level compatible - YC<sub>b</sub>C<sub>r</sub> (4:4:4, 4:2:2, or 4:1:1) or γ-corrected RGB 4:4:4 (15, 16, or 24 bits) compressed Video (DPCM 8 bit) (VPX 3214 C supports only YCrCb 4:2:2) - alpha key generation (only VPX 3220 A, and VPX 3216 B) - 8-bit or 16-bit synchronous output mode - asynchronous output mode via FIFO with status flags - VBI bypass mode for Teletext, Closed Caption, and Intercast - 44-pin plastic package (PLCC, TQFP) - total power consumption under 1 W - I<sup>2</sup>C serial control, selectable power-up default state - on-chip clock generation - IEEE 1149.1 (JTAG) boundary scan interface VPX 3220 A, VPX 3216 B, and VPX 3214 C are pin and software compatible, but differ slightly in the feature set. #### 1.1. Difference between VPX 3220 A and VPX 3216 B VPX 3220 A performs low-pass filtering before resampling the data, whereas VPX 3216 B does not. For more info, see Fig. 1–1 and refer to section 2.3. #### 1.2. Difference between VPX 3216 B and VPX 3214 C The VPX 3214 C is based on the VPX 3216 B but without color space conversion. VPX 3214 C supports only $YC_bC_r$ 4:2:2. ### 1.3. System Architecture The block diagram in Fig. 1–1 illustrates the signal flow through the VPX. A sampling stage performs 8-bit A/D conversion, clamping, and AGC. The color decoder separates the luma and chroma signals, demodulates the chroma, and filters the luminance. A sync slicer detects the sync edge and computes the skew relative to the sample clock. The component processing stage resizes the YCbCr samples, adjusts the contrast and brightness, and interpolates the chroma. The color space stage contains a dematrix, a $\gamma^{-1}$ correction, a DPCM-like encoder, and an alpha key generator. The format stage arranges the samples into the selected byte format and (in the case of asynchronous output) buffers the data for output. Fig. 1-1: Block diagram of the VPX # 2. Functional Description ### 2.1. Analog Front-End This block provides the analog interfaces to all video inputs and mainly carries out analog-to digital conversion for the following digital video processing. A block diagram is given in Fig. 2–2. Most of the functional blocks in the front-end are digitally controlled (clamping, AGC, and clock-DCO). The control loops are closed by the Fast Processor ('FP') embedded in the decoder. ### 2.1.1. Input Selector Up to four analog inputs can be connected. They all must be AC-coupled. Two of them (VIN2 and VIN3) are for input of composite video or S-VHS luma signal. These inputs are clamped to the sync back porch and are amplified by a variable gain amplifier. One input (CIN) is for connection of S-VHS carrier-chrominance signal. This input is internally biased and has a fixed gain amplifier. The fourth one (VIN1) can be used for both functions (see Fig. 2–2). For possible combinations and types of input signals, see Fig. 2–1. | | | | CVBS | Luma | Chroma | |------|-------|------|----------|----------|----------| | CVBS | S-VHS | VIN1 | 1 | <b>"</b> | <b>"</b> | | 3 | 0 | VIN2 | <i>y</i> | 1 | | | 2 | 1 | VIN3 | ~ | ~ | | | 0 | 2 | CIN | | | " | Fig. 2-1: Combinations and types of input signals ### 2.1.2. Clamping The composite video input signals are AC-coupled to the IC. The clamping voltage is stored on the coupling capacitors and is generated by digitally controlled current sources. The clamping level is the back porch of the video signal. S-VHS chroma is also AC-coupled. The input pin is internally biased to the center of the ADC input range. # 2.1.3. Automatic Gain Control A digitally working automatic gain control adjusts the magnitude of the selected baseband by +6/-4.5 dB in 64 logarithmic steps to the optimal range of the ADC. Fig. 2-2: Analog front-end ### 2.1.4. Digitally Controlled Clock Oscillator The clock generation is also a part of the analog frontend. The crystal oscillator is controlled digitally by the control processor; the clock frequency can be adjusted within $\pm 150$ ppm if the recommended crystal is used. ### 2.1.5. Analog-to-Digital Converters Two ADCs are provided to digitize the input signals. Each converter runs with 20.25 MHz and has 8-bit resolution. An integrated bandgap circuit generates the required reference voltages for the converters. The two ADCs are of a 2-stage subranging type. #### 2.2. Color Decoder In this block, the entire luma/chroma separation and multistandard color demodulation is carried out. The color demodulation uses an asynchronous clock, thus allowing a unified architecture for all color standards. Both luma and chroma are processed to an orthogonal sampling raster. Luma and chroma delays are matched. The total delay of the decoder is adjustable by a FIFO memory. Therefore, even when the display processing delay is included, a processing delay of exactly 64 $\mu sec$ can be achieved. The color decoder output is YC<sub>r</sub>C<sub>b</sub> in a 4:2:2 format. ### 2.2.1. IF-Compensation With off-air or mistuned reception, any attenuation at higher frequencies or asymmetry around the color subcarrier is compensated. Three different settings of the IF-compensation are possible: - flat (no compensation) - 6 dB/octave - 12 dB/octave Fig. 2–3: Frequency response of chroma IF-compensation #### 2.2.2. Demodulator The entire signal (which might still contain luma) is now quadrature-mixed to the baseband. The mixing frequency is equal to the subcarrier for PAL and NTSC, thus achieving the chroma demodulation. For SECAM, the mixing frequency is 4.286 MHz giving the quadrature baseband components of the FM modulated chroma. After the mixer, a lowpass filter selects the chroma components; a downsampling stage converts the color difference signals to a multiplexed half-rate data stream. The subcarrier frequency in the demodulator is generated by direct digital synthesis; therefore, substandards such as PAL 3.58 or NTSC 4.43 can also be demodulated. # 2.2.3. Chrominance Filter The demodulation is followed by a lowpass filter for the color difference signals for PAL/NTSC. SECAM requires a modified lowpass function with a bell-filter characteristic. At the output of the lowpass filter, all luma information is eliminated. The lowpass filters are calculated in time multiplex for the two color signals. Three bandwidth settings (narrow, normal, broad) are available for each standard. The filter passband can be shaped with an extra peaking term at 1.25 MHz. Fig. 2-4: Frequency response of chroma filters ### 2.2.4. Frequency Demodulator The frequency demodulator for demodulating the SECAM signal is implemented as a CORDIC-structure. It calculates the phase and magnitude of the quadrature components by coordinate rotation. The phase output of the CORDIC processor is differentiated to obtain the demodulated frequency. After a programmable deemphasis filter, the Dr and Db signals are scaled to standard $C_rC_b$ amplitudes and fed to the crossover-switch. Fig. 2-5: Frequency response of SECAM deemphasis ### 2.2.5. Burst Detection In the PAL/NTSC-system, the burst is the reference forthe color signal. The phase and magnitude outputs of the CORDIC are gated with the color key and used for controlling the phase-lock-loop (APC) of the demodulator and the automatic color control (ACC) in PAL/NTSC. The ACC has a control range of +30...-6 dB. For SECAM decoding, the frequency of the burst is measured. Thus, the current chroma carrier frequency can be identified and is used to control the SECAM processing. The burst measurements also control the color killer operation. ### 2.2.6. Color Killer Operation The color killer uses the burst-phase, -frequency measurement to identify a PAL/NTSC or SECAM color signal. For PAL/NTSC, the color is switched off (killed) as long as the color subcarrier PLL is not locked. For SECAM, the killer is controlled by the toggle of the burst frequency. The burst amplitude measurement is used to switch-off the color if the burst amplitude is below a programmable threshold. Thus, color will be killed for very noisy signals. The color amplitude killer has a programmable hysteresis. ### 2.2.7. Delay Line/Comb Filter The color decoder uses one fully integrated delay line. Only active video is stored. The delay line application depends on the color standard: - NTSC: combfilter or color compensation - PAL: color compensation- SECAM: crossover-switch In the NTSC compensated mode, Fig. 2–6 c), the color signal is averaged for two adjacent lines. Therefore, cross-color distortion and chroma noise is reduced. In the NTSC combfilter mode, Fig. 2–6 d), the delay line is in the composite signal path, thus allowing reduction of cross-color components, as well as cross-luminance. The loss of vertical resolution in the luminance channel is compensated by adding the vertical detail signal with removed color information. d) Comb Filter Fig. 2-6: NTSC color decoding options Fig. 2-7: PAL color decoding options Fig. 2-8: SECAM color decoding # 2.2.8. Luminance Notch Filter If a composite video signal is applied, the color information is suppressed by a programmable notch filter. The position of the filter center frequency depends on the subcarrier frequency for PAL/NTSC. For SECAM, the notch is directly controlled by the chroma carrier frequency. This considerably reduces the cross-luminance. The frequency responses and the delay characteristics of all three systems are shown below. PAL notch filter SECAM notch filter NTSC notch filter Fig. 2–9: Frequency responses and time delay characteristics for PAL, SECAM, and NTSC #### 2.2.9. YCbCr Color Space The color decoder outputs luminance and two chrominance signals at a sample clock of 20.25 MHz. Active video samples are flagged by a separate reference signal. The number of active samples is 1056 for all standards (525 lines and 625 lines). The representation of the chroma signals is the ITUR-601 digital studio standard In the following equations, the RGB signals are already gamma-weighted. $$-Y = 0.299*R + 0.587*G + 0.114*B$$ $$-(R-Y) = 0.701*R - 0.587*G - 0.114*B$$ $$-(B-Y) = -0.299*R - 0.587*G + 0.886*B$$ In the color decoder, the weighting for both color difference signals is adjusted individually. The default format will have the following specification: $$-Y = 224*Y + 16$$ (pure binary), $$-C_r = 224*(0.713*(R-Y)) + 128$$ (offset binary), $$-C_b = 224*(0.564*(B-Y)) + 128$$ (offset binary). #### 2.3. Component Processing Recovery of the YCbCr components by the decoder is followed by horizontal resizing and skew compensation. Contrast enhancement with noise shaping can also be applied to the luminance signal. The CbCr samples are interpolated to create a 4:4:4 format. Fig. 2–10 illustrates the signal flow through the component processing stage. The YCbCr 4:2:2 samples are separated into a luminance path and a chrominance path. The Luma Filtering and Chroma Filtering blocks apply FIR lowpass filters with selectable cutoff frequencies. These filters are available only in VPX 3220 A. The Resize and Skew blocks alter the effective sampling rate and compensate for horizontal line skew. The YCbCr samples are buffered in a FIFO for continuous read out at a fixed clock rate. In the luminance path, the contrast and brightness can be varied and noise shaping applied. In the chrominance path, interpolation is used to generate a 24-bit/pixel output stream (4:4:4 format). Fig. 2-10: Component processing stage ### 2.3.1. Horizontal Resizer The horizontal resizer alters the sampling raster of the video signal, thereby varying the number of pixels in the active portion of the video line. The number of pixels per line is selectable within the range from 1056 to 32 in increments of 2 pixels. In the digital domain, this is done by lowpass filtering (VPX 3220 A only), followed by a programmable phase shift with an allpass filter. The VPX 3220 A is equipped with a battery of 32 FIR filters to cover the four octave operating range of the resizer. Fig. 2–13 shows the magnitude response of the entire filter set. All filters exhibit a minimum stop band attenuation of at least 35 dB. Figures 2–11 and 2–12 illustrate the performance of the filters in detail. Filter selection is performed by an internal processor based on the selected resizing factor. This automated selection is optimized for best visual performance but can be fine tuned to satisfy different needs. It is also possible to override the internal selection completely. In that case, filters are selected over I<sup>2</sup>C bus. The **Resize** and **Skew** block performs programmable phase shifting with subpixel accuracy. In the luminance path, a linear interpolation filter provides a phase shift between 0 and 31/32 in steps of 1/32. This corresponds to an accuracy of 1.6 ns. The chrominance signal can be shifted between 0 and 3/4 in steps of 1/4. Figs. 2–14 through 2–17 show the the transfer function of the two skew filters. Fig. 2-11: Resizer filters for the upper octave Fig. 2-12: Resizer filters for the lower three octaves Fig. 2-13: Magnitude response of resizer filter bank (VPX 3220 A only) Fig. 2–14: Luminance skew filter magnitude frequency response Fig. 2–16: Chrominance skew filter magnitude frequency response #### 2.3.2. Skew Correction The VPX delivers orthogonal pixels with a fixed clock even in the case of non-broadcast signals with substantial horizontal jitter (VCRs, laser disks, certain portions of the 6 o'clock news...). This is achieved by highly accurate sync slicing combined with post correction. Immediately after the analog input is sampled, a horizontal sync slicer tracks the position of sync. This slicer evaluates, to within 1.6 ns., the skew between the sync edge and the edge of the pixel-clock. This value is passed as a skew on to the phase shift filter in the resizer. The skew is then treated as a fixed initial offset during the resizing operation. #### 2.3.3. Contrast, Brightness, and Noise Shaping $$I_{out} = c * I_{in} + b$$ $c = 0...63/32 \text{ in } 64 \text{ steps}$ $b = -127...128 \text{ in } 256 \text{ steps}$ A selectable gain and offset can be applied to the luminance samples. Both the gain and offset factors can be set externally via I<sup>2</sup>C serial control. Fig. 2–18 gives a functional description of this circuit. First, a gain is applied, yielding a 10-bit luminance value. The conversion back to 8-bit is done using one of three selectable tech- Fig. 2–15: Luminance skew filter group delay characteristics Fig. 2-17: Chrominance skew filter group delay characteristics niques: simple rounding, 1-bit error diffusion, or 2-bit error diffusion. Fig. 2-18: Contrast and brightness adjustment ### 2.3.4. C<sub>b</sub>C<sub>r</sub> Upsampler Simple interpolation is used to convert the 4:2:2 video samples up to the 4:4:4 format. The CbCr samples are upsampled and then band limited with the linear phase FIR kernel. The passband of this filter covers the entire chroma spectrum present in analog composite and S-VHS signals. # 2.4. Color Space Stage The color space stage (Fig. 2–19) of the VPX 3220 A and VPX 3216 B optionally performs a series of conversions in the color space and component format. Generation of an alpha key signal, compression using quantized differential coding, and inverse gamma correction are programmable options. Beginning with the 24-bit/pixel YCbCr input signal, two other component formats (4:2:2 and 4:1:1) can be generated by simple downsampling of the chroma. Alternatively, the 24-bit YCbCr can be dematrixed to produce 24-bit RGB. The RGB components can either be output directly or further quantized to yield other quantization formats such as 16-bit (R:5 G:6 B:5) or 15-bit (R:5 G:5 B:5) The table below summarizes the supported output signal formats. | Compo- | Sampling | Quantization | Bits/ | |--------|--------------------------------------------------|--------------------------|---------------------| | nents | Format | Format | Pixel | | YCbCr | 4:4:4<br>4:2:2<br>4:1:1<br>4:4:4<br>(compressed) | 888<br>888<br>888<br>888 | 24<br>16<br>12<br>8 | | RGB | 4:4:4 | 888 | 24 | | | 4:4:4 | 565 | 16 | | | 4:4:4 | 555 | 15 | ### 2.4.1. Color Space Selection $$\begin{pmatrix} 1 & 0 & 1.403 \\ 1 & -0.344 & -0.714 \\ 1 & 1.773 & 0 \end{pmatrix} \times \begin{pmatrix} Y \\ Cb \\ Cr \end{pmatrix} = \begin{pmatrix} R \\ G \\ B \end{pmatrix}$$ An optional dematrix stage converts the YCbCr 4:4:4 data into RGB using the matrix equations specified in the ITUR 601 recommendation (shown above). The saturation control in the color decoder is first selected to produce $C_b$ and $C_r$ , the ITUR studio chrominance norm. In the dematrix computation, the full 8-bit resolution is maintained. Fig. 2-19: The color space stage #### 2.4.2. Compression 24 → 8 bits A variant of the time-honored DPCM coding technique is available to compress the 24-bit YCbCr 4:4:4 signal to an 8-bit per pixel signal. The technique combines differential coding, companding, and adaptive subsampling of the chrominance. For the most natural image material, the resulting bandwidth savings are purchased at a modest loss of amplitude resolution, which appears mostly as high frequency noise. Signals encoded in this form are readable by decoders, which are embedded in commercially available ICs (RAMDACs, back-end analog encoders, etc...). Different techniques are used to code the luminance and the two chroma signals. For the luma, the difference between 8-bit luma value and a computed reference is companded to a 5-bit value for transmission. The computed reference is simply the 8-bit value of the nearest horizontal neighbor as it appears at the decoder. Each decoded luminance sample is therefore used as a prediction for the next pixel. This, in turn, requires that the encoder contains almost a complete decoder as a subset. The chrominance samples are encoded in a similar fashion. The samples of each chrominance component are ordered into non-overlapping groups of four. For each group, one of the four samples is selected as a representative value. For each representative pixel, the relative position and companded differential amplitude are computed for transmission. The position data is relative to the beginning of the group and is encoded as a 2-bit word. The difference between the 8-bit value of the sample and the decoded reference value of the previous group is companded to a 5-bit word. #### 2.4.3. Inverse Gamma Correction Today, most broadcast video sources anticipate the display on conventional CRTs by predistorting the RGB signals with a gamma function (shown below) $$\begin{split} I' = c I^{\gamma +} \, I_0 & \quad \gamma \approx 2.2 \\ c, \, I_0 = constants \\ I \in \{R,\,G,\,B\}... \text{linear intensity} \end{split}$$ However, for video processing in a computer, linear space (no gamma distortion) is often the representation of choice. The VPX provides two options for gamma removal. Both conform to the basic formula: $$I = I'^{(1/\gamma)}$$ These two $\gamma$ -1 functions are realized as fixed entries in ROM. The first table compensates for a $\gamma$ = 1.4. The second table compensates for a $\gamma$ = 2.2. #### 2.4.4. Alpha Key A 1-bit threshold select signal can be generated for every pixel in the YCbCr 4:4:4 signal. Using six registers, an upper and a lower threshold is separately defined for each of the Y, $C_b$ , and $C_r$ components. These six register values define a cube in $YC_bC_r$ space. Equality is always included in comparison. For each pixel, an alpha bit is generated, which signals whether the pixel lies inside or outside this cube. A 3-point horizontal median filter is available to mitigate the effects of impulse noise. The alpha signal is fed out through the alpha pin, which is in turn multiplexed with JTAG TDO function (see chapter 5, sections 5.1. and 5.3.). When there is no JTAG activity, the TDO pin is used for the alpha signal. Polarity of this signal (high active or low active) can be programmed using $I^2C$ . ### 2.4.4.1. Alpha Key as Static Control Signal The alpha pin can also be used as a static control signal. When doing so, all comparators have to be set to their respective maximal or minimal values. | YMIN = 00 | UMIN = 80 | VMIN = 80 | |-----------|-----------|-----------| | YMAX = FF | UMAX = 7F | VMAX = 7F | | | | | In this case, the alpha signal will always be correct and the output state (high or low) can be selected through the polarity bit (keyinv bit in FORMAT register). # 2.5. Output Pixel Format The output formatting stage (Fig. 2–20) receives the video samples from the color component stage, performs the necessary bit packing, buffers the data for transmission, and channels the output via one or both 8-bit ports. Data transfer can be either synchronous to an internally generated pixel clock or asynchronous with FIFO and status signals. # Format section controls: - byte formats (bit order) - number of ports (A only or both A and B) - clock speed (single or double). The video samples (and alpha key) arrive from the color component stage at one of two pixel transport rates: 13.5 MHz or 20.25 MHz. This clock rate is selectable via I<sup>2</sup>C command. However, the use of the 13.5 MHz clock assumes that the resizer is reducing the number of active samples per line to a maximum of 768 pixels. # 2.5.1. Output Ports The two 8-bit ports produce TTL level signals coded in binary offset. The ports can be tristated either via the output enable pin (OE) or via I<sup>2</sup>C commands. # 2.5.2. Output Port Formats The format of output data depends on three parameters: the selected signal format, the number of active ports, and the output clock rate. For a given clock rate and number of active ports, a subset of these output formats is supported. Figures 2–21 and 2–22 illustrate this dependency. All single port transfers use port A only. Fig. 2-20: Output formatting stage Fig. 2-22: Byte formats for double port transfers # 3. Video Timing # 3.1. Video Reference Signals HREF and VREF The VPX generates two video reference signals; a horizontal reference (HREF) and a vertical reference (VREF). These two signals are generated by programmable hardware and can be either free running or synchronous to the analog input video. The video line standard (625/50 or 525/60) can be either inferred from the analog input video or forced via I<sup>2</sup>C command from the external controller. The polarity of the two signals is individually selectable. The circuitry which produces the VREF and HREF signals has been designed to provide a stable, robust set of timing signals, even in the presence of erratic behavior at the analog video input. Depending on the selected operating mode, the period of the HREF and VREF signals are guaranteed to remain within a fixed range. These video reference signals can therefore be used to synchronize the external components of a video subsystem (for example the neighboring ICs of a PC add-in card). ### 3.1.1. HREF Fig. 3–1 illustrates the timing of the HREF signal relative to the analog input. The active period of HREF is fixed and is always equal to the length of the active portion of a video signal. Therefore, regardless of the video line standard, HREF is active for 1056 periods of the 20.25 MHz system clock. The total period of the HREF signal is expressed as $\Phi_{nominal}$ and depends on the video line standard. Fig. 3-1: HREF relative to Input Video # 3.1.2. VREF Figs. 3–2 and 3–3 illustrate the timing of the VREF signal relative to field boundaries of the two TV standards. The length of the VREF pulse is programmable in the range between 2 and 9 video lines. ### 3.1.3. Odd/Even Information on whether the current field is odd or even, is supplied through the relationship between the edge (either leading or trailing) of VREF and level of HREF. This relationship is fixed and shown in Figs. 3–2 and 3–3. The same information can be supplied to the FIELD/PREF pin. The polarity of the signal is programmable. # 3.2. Operational Modes The relationship between the video timing signals (HREF and VREF) and the analog input video is determined by the selected operational mode. Three such modes are available: the **Open Mode**, the **Forced Mode**, and the **Scan Mode**. These modes are selected via I<sup>2</sup>C commands from the external controller. # 3.2.1. Open Mode In the Open Mode, both the HREF and the VREF signal track the analog video input. In the case of a change in the line standard (i.e. switching between the video input ports), HREF and VREF automatically synchronize to the new input. When no video is present, both HREF and VREF float to the idling frequency of their respective PLLs. During changes in the video input (drop-out, switching between inputs), the performance of the HREF and VREF signals is not guaranteed. # 3.2.2. Forced Mode In the Forced Mode, VREF and HREF follow the input video signal within certain tolerances. Dedicated hardware is used to monitor the frequency of the analog timing. At the moment when the video signal exceeds the allowed timing tolerances, generation of the timing signals is taken over by free running hardware. If the input video is still present, the VPX continually attempts to resynchronize to it. For each of the two video line standards (625/50 and 525/60), there exist normative values for the period of both the HREF and VREF signals. Many analog input signals deviate significantly from these norms (example, consumer VCRs in their shuttle modes). In the Forced Mode, monitoring hardware is used to impose an upper boundary on the deviation. The maximum allowed horizontal deviation is $\pm 24\,\mu s$ . The upper boundary for vertical deviation is $\pm 11\%$ of the number of lines in the selected line standard (625/50: $\pm 35$ lines, 525/60: $\pm 30$ lines) During the free-running operation, video output data is suppressed. If the VPX successfully resynchronizes, video output resumes. The specific method used to suppress the output video depends on the transfer mode (synchronous or asynchronous). Fig. 3-2: VREF timing for ODD fields Fig. 3-3: VREF timing for EVEN fields #### 3.2.3. Scan Mode In the Scan Mode, the HREF and VREF signals are always generated by free running hardware. They are therefore completely decoupled from the analog input. The output video data is always suppressed. The purpose of the Scan Mode is to allow the external controller to freely switch between the analog inputs while searching for the presence of a video signal. Information regarding the video (standard, source, etc...) can be queried via I<sup>2</sup>C read. In the Scan Mode, the video line standard of the VREF and HREF signals can be changed via I<sup>2</sup>C command. The transition always occurs at the first frame boundary after the I<sup>2</sup>C command is received. Fig. 3–4, below, demonstrates the behavior of the VREF signal during the transition from the 525/60 system to the 625/50 system (the width of the vertical reference pulse is exaggerated for illustration). ### 3.2.4. Transition Behavior During normal operation, the timing characteristics of the input video can change in response to a number of phenomena: power up/reset, unplugging of the video jack, switching between selected video inputs, etc... The effect of these changes on the video timing signals is dependent on the current operational mode. Table 3–1 summarizes this dependency. In the Forced Mode, it can often occur that the VPX must resynchronize to an analog input signal after a period in free running sync generation. In such a case, it is likely that the internal sync generators are out of phase with the time base of the analog input. Maintaining a stable sync signal requires that the transition between time bases occur over several field periods. Fig. 3–5 illustrates the transition between an internal free running vertical sync and a vertical sync of the analog input. The top two lines in this figure show the vertical time base of the analog input signal relative to that of the VREF generated from the free running clock. Both the analog input and free running syncs conform to the same line standard, but the field polarities are out of phase and the offset between field syncs (given by $\Phi_{error}$ ) is greater than the allowed 20 lines. In the Forced Mode, vertical resynchronization takes place on field boundaries (as opposed to frame boundaries) and begins immediately after the appearance of the analog input. In the first field after the appearance of this analog video, the period between VREF pulse is shortened by 20 lines ( $\Phi_{\text{rec}-}$ ) and the field polarity of the VREF is repeated. For each subsequent field, the phase error is reduced by $\Phi_{\text{rec}-}$ until the two signals are again in phase. Because the resynchronization occurs on field boundaries and because the internally generated sync can be either lengthened or shortened, the maximum value of $\Phi_{error}$ is $313/2 \approx 157$ lines. With a maximum correction of 20 lines per field, field locking requires a maximum of 8 fields. Fig. 3-4: Transition between timing standards Fig. 3-5: Synchronization to analog input Table 3-1: Transition Behavior as a Function of Operating Mode | | Transition | Behavior as a Function of Operating Mode | |----------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ransition | Mode | Behavlor | | Power up / Reset | Forced | VREF, HREF: comes up free running (video timing standard read from internal initialization tables) Output ports: suppressed | | | Open,<br>Scan | not applicable | | video → no video | Ореп | VREF, HREF: floats to steady state frequency of internal PLL Output ports: still enabled but with undefined data. | | | Forced | VREF, HREF: switches immediately to free running Output ports: suppressed until video restored. | | | Scan | no visible effect on any data or control signals – timing signals continue unchanged in free running mode, – data ports remain suppressed | | no video → video | Open | VREF, HREF: track the input signal | | | Forced | No change in timing standard: VREF, HREF: slowly resynchronize. When resynchronization is complete, the timing control switches back from free running to monitored tracking Output ports: re-enabled. Change in the timing standard: | | | Scan | NREF, HREF: no change, continues in free running mode Output ports: remain suppressed. | | video → video | Open | VREF, HREF: track the input video immediately Output Ports: Data available immediately after color decoder locks to input. | | (same tirning standard) | Forced | VREF, HREF: brief period in free running mode while the timing is resynchronized Output Ports: suppressed during resynchronization. | | | Scan | no outwardly visible effect on any data or control signals. – timing signals continue unchanged in free running mode, – data ports remain disabled. | | video → video<br>(different timing standard) | Open | same as above | | (23) | Forced | VREF, HREF: switches immediately to free running Output ports: suppressed | | | Scan | same as the case no video → video | #### 3.3. Windowing the Video Field For each input video field, two non-overlapping windows can be defined. The dimensions of these two windows are supplied via I<sup>2</sup>C commands. The presence of two windows allows separate processing parameters such as filter responses and the number of pixels per line to be selected. External control over the dimensions of the windows is performed by I<sup>2</sup>C writes to a window definition table (WinDefTab). For each window, a corresponding WinDefTab is defined in a table of I<sup>2</sup>C registers. Data written to these tables does not become active until the the corresponding latch bit is set in a control register. A 2-bit flag specifies the field polarity over which the window is active. Vertically, as can be seen in Fig. 3–6, each window is defined by a beginning line, a number of lines to be read-in, and a number of lines to be output. Each of these values is specified in units of video lines. The option, to separately specify the number of input lines and the number of output lines, enables vertical compression. In the VPX, vertical compression is performed via simple line dropping. A nearest neighbor algorithm selects the subset of the lines for output. The presence of a valid line is signaled by a reference signal. The specific signal which is used for the blanking depends on the transfer mode (synchronous/asynchronous). The numbering of the lines in a field of interlace video is dependent on the line standard. Figs. 3–7 and 3–8 illustrate the mapping of the window dimensions to the actual video lines. The indices on the left are the line numbers relative to the beginning of the frame. The indices on the right show the numbering used by the VPX. As seen here, the vertical boundaries of windows are defined relative to the field boundary. Spatially, the lines from field #1 are displayed above identically numbered Fig. 3-6: Vertical dimensions of windows from field #2. For example: On an interlace monitor, line #23 from field #1 is displayed directly above line #23 from field #2. There are a few restrictions to the vertical definition of the windows. Windows must not overlap vertically, but can be adjacent. Windows must begin after line #6 (i.e. line #7 is the first one allowed) of their respective fields. The number of lines out cannot be greater than the number of lines in (no vertical zooming). The combined height of the two windows cannot exceed the number of lines in the input field. Fig. 3-7: Mapping for 525/60 line systems Fig. 3-8: Mapping for 625/50 line systems Horizontally, the windows are defined by a starting point and a length. The starting point and the length are both given relative to the number of pixels in the active portion of the line (Fig. 3–9). There are some restrictions in the horizontal window definition. The total number of active pixels (NPixel) must be an even number. The maximum value for NPixel depends on the selected transport clock. For a 20.25 MHz transport clock, the maximum value for NPixel is 1056. For a 13.5 MHz transport clock, the maximum value is 800. HLength should also be an even number. Obviously, the sum of HBegin and HLength may not be greater than NPixel. Window boundaries are defined by writing the dimensions into the associated WinDefTab and then setting the corresponding latch bit in the control word. Window definition data is latched at the beginning of the next video frame. Once the WinDefTab data has been latched, the latch bit in the control word is reset. By polling the info-word, the external controller can know when the window boundary data has been read. Multiple window definitions within a single frame time are ignored and can lead to error. Fig. 3-9: Horizontal Dimensions of Sampling Window ### 3.4. Video Data Transfer The VPX supports two methods of transfer for the sampled video data: a synchronous mode and an asynchronous mode. Both modes support all the byte formats shown in Figs. 2–21 and 2–22, as well as both alternative transport rates. In both modes, data arrives at the output FIFO in an uninterrupted burst with a fixed transport rate. The transport rate is selected by the external controller to be either 13.5 MHz or 20.25 MHz. The duration of the burst is measured in clock periods of the transport clock and is equal to the number of pixels per output line. The control signals on the three pins: PIXCLK, FE/VACT, and HF/FSY, LLC regulate the data transfer. Their function is dependent on the transfer mode (sync., or async.). For the synchronous mode, the signals at these pins are PIXCLK (internal), VACT, and LLC (respectively). For the asynchronous mode, the signals at these pins are PIXCLK (external), FE, and HF. # 3.4.1. Synchronous Output In the synchronous transfer mode, data is transferred synchronous to an internally generated PIXCLK. The frequency of the PIXCLK is equal to the selected transport rate. In the single clock mode, data can be latched onto the falling edge of PIXCLK. In double clock mode, output data must be latched onto both clock edges. The double clock mode is supported for the 13.5 MHz transport rate only. The available transfer bandwidths at the ports are therefore 13.5 MHz, 20.25 MHz (single clock), and 27.0 MHz (double clock). The video data is output in a continuous stream. The PIXCLK is free running. The VACT signal flags the presence of valid output data. Fig. 3–10 illustrates the relationship between the video port data, VACT, and PIXCLK. Whenever a line of video data should be suppressed (line dropping, switching between analog inputs), it is done by suppression of the VACT signal. Fig. 3–11 illustrates the temporal relationship between the VACT and the HREF signals as a function of the number of pixels per output line and the horizontal dimensions of the window. The duration of the active period of the HREF (Fig. 3–11, points B, D) is fixed. Table 3–2 lists the positions of the VACT edges (points A, C) relative to those of HREF. The LLC signal is provided as an additional support for the 13.5 MHz single clock mode. The LLC provides a 2x PIXCLK signal (27 MHz) for interface to external components which rely on the Philips transfer protocols. In the single clock 13.5 MHz mode, the pixel data can be latched onto alternate rising edges of the LLC. Table 3–2: Relationship of the HREF to the VACT in synchronous transfer mode | Resizing | Windowing | Timing of rising edges | Timing of falling edges | | |------------------------|-------------------|------------------------|-------------------------|--| | 20.25 MHz Transport Ra | ate | | | | | npix/line = 1056 | | A = B | C = D | | | npix/line < 1056 | - none | A > B | C = D | | | npix/line ≤ 1056 | Window begin > 0 | A > B | | | | | Window end < 1055 | | C < D | | | 13.5 MHz Transport Rat | (e | | | | | npix/line = 704 | | A = B | C = D | | | 704 < npix/line ≤ 768 | none | A = B | C > D | | | npix/line < 704 | | A > B | C = D | | | npix/line ≤ 704 | Window begin > 0 | A > B | | | | | Window end < 1055 | | C < D | | Fig. 3-10: Timing for synchronous output Fig. 3-11: Relation between HREF and VACT signals # 3.4.2. Asynchronous Output In the asynchronous mode, data is strobed from the VPX by an external clock supplied to the PIXCLK pin. A 32-pixel FIFO buffers the video samples for transfer. Two FIFO status signals (HF and FE) arbitrate the transfer. The 'half full' signal (HF) indicates that the number of samples present in the FIFO has exceeded some programmable threshold (defined over the range of 0→31). The FE signal indicates that the FIFO is empty. Some implementations of the asynchronous mode require a more detailed understanding of the rates at which the data is written to and read from the 32 pixel output FIFO. On the input side of the FIFO, sampled video data from the VPX-core arrives as a continuous burst with a pixel rate equal to that of the transport clock (20 MHz or 13 MHz burst rate). On the output side, the rate at which the FIFO is emptied is dependent on the speed of the PIXCLK and the selected clocking mode. In the asynchronous mode, the PIXCLK is always a single-edge clock. Fig. 3-12: Timing for Asynchronous Output #### 4. Serial Interface A #### 4.1. Overview Communication between the VPX and the external controller is performed serially via the I<sup>2</sup>C-bus (pins SCL and SDA). There are basically two classes of registers in the VPX. The first class of registers are the directly addressable I<sup>2</sup>C registers. These are registers embedded directly in the hardware. Data written to these registers is interpreted combinatorially directly by the hardware (as in any register driven state machine). These registers are all a maximum of 8 bits wide. The second class of registers are the 'FP RAM registers': the RAM memory of the on-board microcontroller (ITT's Fast Processor). Data written into this class of registers is read and interpreted by the FP's micro-code. Internally, these registers are 12 bits wide. Communications with these registers requires I2C packets with 16-bit data payloads. Communication with both classes of registers (I<sup>2</sup>C and FP RAM) is performed via I<sup>2</sup>C. But the format of the I<sup>2</sup>C telegram depends on which type of register is being addressed. #### 4.2. I<sup>2</sup>C-Bus Interface The VPX has an I<sup>2</sup>C-bus slave interface and uses I<sup>2</sup>C clock synchronization to slow down the interface if required. The I<sup>2</sup>C-bus interface uses one level of subaddressing. First, the bus address selects the IC, then a subaddress selects one of the internal registers. The I<sup>2</sup>C interface of the VPX conforms to the I<sup>2</sup>C-bus specification for the fast-mode. It incorporates slope control for the falling edges of the SDA and SCL signals. If the power supply of the VPX is switched off, both pins SCL and SDA float. External pull-up devices must be adapted to fulfill the required rise time for the fast-mode. For bus loads up to 200 pF, the pull-up device could be a resistor; for bus loads between 200 pF and 400 pF, the pull-up device can be a current source (3 mA max.) or a switched resistor circuit. ### 4.3. Reset and IC Address Selection The VPX can respond to one of two possible chip addresses. The address selection is made at reset by an externally supplied level on the PREF pin. This level is latched onto the inactive going edge of RES. #### 4.4. Protocol Description Once the reset is complete, the IC is selected by asserting a the device address in the address part of a I2C transmission. A device address pair is defined as a write address (86 hex or 8e hex) and a read address (87 hex or 8f hex). Writing is done by sending the device write address first, followed by the subaddress byte and one or two data bytes. For reading, the read address has to be transmitted first by sending the device write address (86 hex or 8e hex), followed by the subaddress, a second start condition with the device read address (87 hex or 8f hex) and reading one or two bytes of data. The I2C-bus device addresses are | A6 | <b>A</b> 5 | Α4 | А3 | A2 | A1 | A0 | R/W | hex | |----|------------|----|----|----|----|----|-----|-------| | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1/0 | 86/87 | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1/0 | 8e/8f | The registers of the VPX have 8 or 16-bit data size; 16-bit registers are accessed by reading/writing two 8-bit data bytes with the high byte first. The order of the bits in a data/address/subaddress byte is always MSB first. #### **Write to Hardware Control Registers** | s | 10000110 | ACK | sub-addr | ACK | send data-byte | ACK | Р | | |---|----------|-----|----------|-----|----------------|-----|---|--| |---|----------|-----|----------|-----|----------------|-----|---|--| ### **Read from Hardware Control Registers** | | | | <del>,</del> | | · · · · · · · · · · · · · · · · · · · | ······································ | | , | | , | |---|----------|-----|--------------|-----|---------------------------------------|----------------------------------------|-----|-------------------|-----|---| | s | 10000110 | ACK | sub-addr | ACK | s | 10000111 | ACK | receive data-byte | NAK | P | | | | ľ | | | 1 | | ł | | 1 | | Note: S = I<sup>2</sup>C-Bus Start Condition I<sup>2</sup>C-Bus Stop Condition P = ACK = Acknowledge-Bit (active low on SDA from receiving device) NAK = No Acknowledge-Bit (inactive high on SDA from receiving device) Before accessing the address or data registers for the FP interface (FPRD, FPWR, FPDAT), make sure that the busy bit of FP is cleared (FPSTA). Figure 4–1 shows I<sup>2</sup>C bus protocols for read and write operations of the interface. The read operation requires an extra start condition after the subaddress and repetition of the read chip address, followed by the read data bytes. The following protocol examples use device address hex 86/87. Fig. 4-1: I<sup>2</sup>C bus protocol (MSB first) # 4.5. FP Control and Status Registers In addition to the $I^2C$ subaddress space, a second class of address space is defined for direct communication with the on-board $\mu$ -controller. These registers are accessed via indirect addressing through $I^2C$ registers (see Fig. 4–2). Due to the internal architecture of the VPX 3220 A, the IC cannot react immediately to all I<sup>2</sup>C requests which interact with the embedded processor (FP). The maximum response timing is approx. 20 ms (one TV field) for the FP processor if TV standard switching is active. If the addressed processor is not ready for further transmissions on the I<sup>2</sup>C bus, the clock line SCL is pulled low. This puts the current transmission into a wait state. After a certain period of time, the VPX releases the clock and the interrupted transmission is carried on. Fig. 4-2: FP register addressing ### Write to FP | | S | 10000110 | ACK | FPWR | ACK | send FP-address-<br>byte high | ACK | send FP-address-<br>byte low | ACK | Р | | |---|---|----------|-----|-------|-----|-------------------------------|-----|------------------------------|-----|---|--| | [ | s | 10000110 | ACK | FPDAT | ACK | send data-byte<br>high | ACK | send data-byte<br>low | ACK | Р | | ### Read from FP | s | 10000110 | ACK | FPRD | ACK | send l | P-address-<br>yte high | ACK | send f | P-address-<br>yte low | ACK | Р | | | | |---|----------|-----|-------|-----|--------|------------------------|-----|--------|-----------------------|--------|-----|--------------------------|-----|---| | s | 10000110 | ACK | FPDAT | ACK | s | 100001 | 111 | ACK | receive dat<br>high | a-byte | ACK | receive data-byte<br>low | NAK | Р | #### 4.6. I<sup>2</sup>C Initialization In order to completely specify the operational mode of the VPX, appropriate values must be loaded into both the I2C and FP registers. For both the I2C and FP registers, this data is loaded from internal ROM. The length of this set-up procedure is approximately 200 µsec after the leading edge of RES#. Initialization is basically a two step procedure: first, the I<sup>2</sup>C registers are initialized, and afterwards, the FP runs its own initialization routine. There are two different setups for the I<sup>2</sup>C initialization available. The selection is made with the pin signal PIXCLK. On the active → inactive edge of the RES# signal, the state of the PIXCLK pin is latched and used as an index to the selected ROM table. #### 4.7. I<sup>2</sup>C Control and Status Registers The following tables give definitions for the VPX control and status registers. The number of bits indicated for each register in the table is the number of bits implemented in the hardware, i.e. a 9-bit register must always be accessed using two data bytes, but the 7 MSB will be don't care on write operations and 0 on read operations. Write registers that can be read back are indicated in the following table. A hardware reset initializes all control registers to 0. The automatic chip initialization loads a selected set of values from one of four internal ROM tables. The mnemonics used in the Intermetall VPX demo software are given in the last column. | | | | I <sup>2</sup> C-Register Table | | |----------------------------------|---------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------| | l <sup>2</sup> C Reg.<br>Address | Number<br>of Bits | Mode | Function. | Name | | Chip Ide | entificatio | n | | | | 00 | 8 | r | Manufacture ID in accordance with JEDEC Solid State Products Engineering Council, Washington DC ITT Intermetall Code EC <sub>hex</sub> | 12C_ID0 | | 01 / 02 | 8/8 | r | 16-bit Part number (01: LSBs, 02: MSBs) VPX 3220 A 4680 <sub>hex</sub> VPX 3216 B 4260 <sub>hex</sub> VPX 3214 C 4280 <sub>hex</sub> | I2C_ID1<br>I2C_ID2 | | Fast Pro | ocessor (F | P) | | | | 26 | 12/16 | wd | FP read address | FPRD | | | | | bit [7:0]: address | addr | | | | | bit [15:8]: reserved (must be set to zero) | | | 27 | 12/16 | wd | FP write address | FPWR | | | | | bit [7:0]: address | addr | | | | | bit [15:8]: reserved (must be set to zero) | | | Register | s 26 <sub>hex</sub> and 2 | 7 <sub>hex</sub> use the | e same hardware by subaddressing. | | | 28 | 12 / 16 | w | FP data | FPDAT | | | | | bit [11:0] : data | data | | | | | bit [15:12]: reserved (must be set to zero) | | | 29 | 3/8 | r | FP status | FPSTA | | | | | bit [0]: write request | | | | | | bit [1]: read request | | | | | | bit [2]: busy | | | | | | bit [7:3]: reserved (return ones) | | The mnemonics used in the Intermetall VPX demo software are given in the last column. <sup>-</sup> w: write/read register - r: read-only register - r: register is double latched - v: register is latched with vsync - A: register is available only in VPX 3220 A; VPX 3216 B returns valid ACK, although no internal action is performed | <sup>2</sup> C Reg.<br>Iddress | Number<br>of Bits | Mode | Function | Name | | | | | | | | | | | | | |--------------------------------|-------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------|--------------|--|--|--|--|--|--|--|--|--|--|----------------------------------------------------|------| | | Front-end | <u>. </u> | | | | | | | | | | | | | | | | 33 | 8 | w | Input Selector Luma ADC: bit [1:0] 00 VIN3 01 VIN2 10 VIN1 11 reserved (no luma input selected) | AFEND<br>vis | | | | | | | | | | | | | | | : | | Input Selector Chroma ADC:<br>bit [2] 0/1 select VIN1/CIN | cs | | | | | | | | | | | | | | | | | Clamping Modes:<br>bit [3] 0/1 clamp on/off for chroma ADC | dele | | | | | | | | | | | | | | | | | bit [5:4] reserved (must be set to zero) | | | | | | | | | | | | | | | | | ļ | bit [6] 1 stand-by luma ADC | | | | | | | | | | | | | | | | | | bit [7] 1 stand-by chroma ADC | | | | | | | | | | | | | | | Href, Vı | ref | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | | | | | | D8 | 8 | w | HREF and VREF control | REFSIG | | | | | | | | | | | | | | | | | bit [0]: reserved (must be set to zero) | | | | | | | | | | | | | | | | | | bit [1] : HREF Polarity 0 active high 1 active low | hpol | | | | | | | | | | | | | | | | | | | | | | | | | | | | | bit [2] : VREF Polarity 0 active high 1 active low | vpol | | | | | bit [5:3] : VREF Pulse width. binary value + 2 0 0 0 pulse width = 2 1 1 1 pulse width = 9 | vien | | | | | | | | | | | | | | | | | bit [6] : PREF select<br>0 Odd/Even flag<br>1 PIntr (programmable interrupt signal) | prefsel | | | | | | | | | | | | | | | | | bit [7] : PREF polarity 0 polarity unchanged 1 invert polarity | prefpol | | | | | | | | | | | | | | Chrom | a Process | ing | | | | | | | | | | | | | | | | 20 | 2/8 | w | IF compensation: | IFC | | | | | | | | | | | | | | | | | bit [1:0] 00 12 dB<br>01 reserved<br>10 6 dB/oct<br>11 0 dB/oct | | | | | | | | | | | | | | | | | | bit [7:2] reserved (must be set to zero) | | | | | | | | | | | | | | **4682711 0006769 966** | | Designation of the Control Co | | I <sup>2</sup> C-Register Table | | |----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | I <sup>2</sup> C Reg.<br>Address | Number<br>of Bits | Mode | Function | Name | | Color S | pace Con | verter | | | | E0 | 8 | w | Alpha Keyer: Y <sub>max</sub> (VPX 3220 A and VPX 3216 B) | YMAX | | | | | bit [7:0] : Y <sub>max</sub> (Integer) | ymax | | E1 | 8 | w | Alpha Keyer: Y <sub>min</sub> (VPX 3220 A and VPX 3216 B) | YMIN | | | | | bit [7:0] : Y <sub>min</sub> (Integer) | ymin | | E2 | 8 | w | Alpha Keyer: C <sub>b max</sub> (VPX 3220 A and VPX 3216 B) | UMAX | | | | | bit [7:0] : C <sub>b max</sub> (2's complement) | umax | | E3 | 8 | w | Alpha Keyer: C <sub>b min</sub> (VPX 3220 A and VPX 3216 B) | UMIN | | | | | bit [7:0] : C <sub>b min</sub> (2's complement) | umin | | E4 | 8 | w | Alpha Keyer: C <sub>r max</sub> (VPX 3220 A and VPX 3216 B) | VMAX | | | | | bit [7:0] : C <sub>r max</sub> (2's complement) | vmax | | <b>E</b> 5 | 8 | w | Alpha Keyer: C <sub>r min</sub> (VPX 3220 A and VPX 3216 B) | VMIN | | | | | bit [7:0] : C <sub>r min</sub> (2's complement) | vmin | | E6 | 8 | w | Contrast Brightness 1 | СВМ_ВР | | | | | bit [7:0] : Brightness Level (binary offset) | brightnes | | E7 | 8 | w | Contrast Brightness 2 | СВМ_СС | | | | | bit [5:0] : Contrast Level linear scale factor for luminance [5] integer part [4:0] fractional part default = 1.0 | contrast | | | | | bit [7:6]: Noise Shaping Control for 10 bit to 8 bit conversion 0 0: 9-bit to 8-bit via 1-bit rounding 9-bit to 8-bit via 1-bit error diffusion 1 0: 9-bit to 8-bit via 2-bit error diffusion 1 1: 10-bit to 8-bit via 2-bit error diffusion | nois | The control register modes are - w: write/read register - d: register is double latched - A: register is available only in VPX 3220 A; VPX 3216 B returns valid ACK, although no internal action is performed The mnemonics used in the Intermetall VPX demo software are given in the last column. | | | | I²C-Register Table | Name | | | |----------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------|--| | I <sup>2</sup> C Reg.<br>Address | Number<br>of Bits | Mode | Function | | | | | Color S | pace Con | verter | | FORMAT | | | | E8 | 8 | w | Format Selection, Alpha Keyer and Contrast Brightness | FORMAT | | | | | | | bit [7, 5, 2:0] : unused in VPX 3214 C | _ | | | | | | bit [2:0] : Format Selector: 000 YUV 4:2:2, YUV 4:2:2 ITUR 001 YUV 4:4:4, 010 YUV 4:1:1 011 YUV 4:1:1 DPCM 100 RGB 888 – 24 bit 101 RGB 888 (Invers Gamma) – 24 bit 110 RGB 565 (Invers Gamma) – 16 bit | 000 YUV 4:2:2, YUV 4:2:2 11011<br>001 YUV 4:4:4,<br>010 YUV 4:1:1<br>011 YUV 4:1:1 DPCM | format | | | | | | | bit [3]: Select data format of C <sub>b</sub> , C <sub>r</sub> video output data stream 0 2's complement (-128 127) 1 binary offset (0 255) | twosq | | | | | | | bit [4]: Contrast Brightness: Clamping Level 0 clamping level = 32, 1 clamping level = 16 | clamp | | | | | | | bit [5] : Gamma: Round Dither Enable (=1) | dither | | | | | | | bit [6] : Alpha Key Polarity 0 active high 1 active low bit [6] : Programmable output pin in VPX 3214 C, connected to TDO | keyinv | | | | | | | bit [7] : Alpha Key Median Filter O Median Filter is disable Median Filter is enable | median | | | | EA | 8 | w | Diverse settings | | | | | | | | | bit [2:0] : | bit [2:0]: reserved (must be set to zero). | | | | | | bit [3]: connect LLC2 to ALPHA/TDO pin | | | | | | | | bit [4]: LLC2 polarity | | | | | | | | bit [5]: 0 Output FIFO Pointer Reset with posedge of VACT <sub>Intern</sub> 1 Output FIFO Pointer Reset with VRF=0. | FFRES | | | | 1 | | | bit [7:6]: reserved (must be set to zero) | | | | The mnemonics used in the Intermetall VPX demo software are given in the last column. The control register modes are — w: write/read register — w: write/read register — v: register is latched with vsync — d: register is oduble latched — A: register is available only in VPX 3220 A; VPX 3216 B returns valid ACK, although no internal action is performed | I <sup>2</sup> C-Register Table | | | | | | | |----------------------------------|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--| | I <sup>2</sup> C Reg.<br>Address | Number<br>of Bits | Mode | Function | Name | | | | Output | Multiplexe | er | | | | | | F0 | 8 | w | Output FIFO | OFIFO | | | | | | | FIFO Control: (only available in Asynchronous Mode) bit [4:0] : FIFO Flag – Half Full Level (interface signal HF) | hfull | | | | | | | bit [7:5] : Bus Shuffler 000 Out[23:0] = In[23:0] 001, 010 Out[23:0] = In[7:0, 23:8] 011 Out[23:0] = In[15:0, 23:16] 100 Out[23:0] = In[15:8, 23:16, 7:0] 101, 110 Out[23:0] = In[7:0, 15:8, 23:16] 111 Out[23:0] = In[23:16, 7:0, 15:8] Meaning: In[23:0] : Data from Color Space Stage Out[23:0] : Data to Output FIFO | shuf | | | | F1 | 8 | w | Output Multiplexer | омих | | | | | | vact | bit [1:0]: Port Mode 00 parallel_out, 'single clock' Port A = FifoOut[23:16] Port B = FifoOut[15:8]; 01 'double clock' (only available with a transport rate of 13.5 MHz) Port A = FifoOut[23:16] / FifoOut[15:8], Port B = FifoOut[7:0]; | mode | | | | | | vact | bit [2]: ASYNCHRONOUS MODE: Clock Slope (if Clock Source = external) 1 negative edge triggered 0 positive edge triggered. SYNCHRONOUS MODE: Data Reset 1 set output ports to 0 during VACT(/FE#) = 0. | slope | | | | | | vact | bit [3]: Clock Source 1 Internal Source (Synchronous Mode) – PIXCLK is output 0 External Mode (Asynchronous Mode) – PIXCLK is input | clkio | | | | | | direct | bit [5:4]: delay signal 'active video' (signal FE) with respect to video output data. Only available in Synchronous Mode. 00 no delay (default) 01 one clock cycle 10 two clock cycles 11 three clock cycles | delay | | | | | | direct | bit [6]: 1 disable FIFO-Empty FE low pass filter Only available in Asynchronous Mode. | | | | | | | | bit [7]: 1 enable HLEN counter | hlen | | | The mnemonics used in the Intermetall VPX demo software are given in the last column. The control register modes are - w: write/read register - d: register is double latched - v: register is latched with vsync - A: register is available only in VPX 3220 A; VPX 3216 B returns valid ACK, although no internal action is performed | | | | I <sup>2</sup> C-Register Table | | |----------------------------------|-------------------|-------------|-------------------------------------------------------------------------------------------------------|----------| | I <sup>2</sup> C Reg.<br>Address | Number<br>of Bits | Mode | Function | ⊢Name | | 2 (400) 110 (400) | | | | | | | Multiplexe | | Output Enable | OENA | | F2 | 8 | w<br>direct | bit [0]: 1 Enable Video Port A 0 Disable / High Impedance Mode | aen | | | | direct | bit [1]: 1 Enable Video Port B 0 Disable / High Impedance Mode | ben | | | | direct | bit [2] : reserved (must be set to zero) | | | | | direct | bit [3]: 1 Enable Controls (HREF, VREF, PREF, HF#, FE#, ALPHA) Disable / High Impedance Mode | zen | | | | direct | bit [4]: 1 Enable LLC-Clock to HF-Pad (if transport rate is 13 MHz and internal clock source is used) | licen | | | | direct | bit [5]: 1 Enable FSY-Data to HF-Pad (if transport rate is 20 MHz and internal clock source is used) | fsyen | | | | direct | bit [6]: 1 Synchronize HREF, VREF with PIXCLK | hvsynbyq | | | | direct | bit [7]: 1 disable OEQ pin function | | | F8 | 6/8 | w | Pad Driver Strength – TTL Output Pads Typ A | DRIVER_ | | | | | bit [2:0]: Driver strength of Port A[7:0] | stra1 | | | | 1 | bit [5:3]: Driver strength of PIXCLK, HF# and FE# | stra2 | | | | | bit [7:6]: additional PIXCLK driver strength strength = bit [5:3] i {bit [7:6], 0} | | | F9 | 6/8 | | Pad Driver Strength - TTL Output Pads Typ B | DRIVER_ | | La | 0,0 | | bit [2:0]: Driver strength of Port B[7:0] and C[7:0] | strb1 | | | | | bit [5:3] : Driver strength of HREF, VREF, PREF and ALPHA | strb2 | | | | | bit [7:6]: reserved (must be set to zero) | | The control register modes are - w: write/read register - d: register is double latched - d: register is double latched - A: register is available only in VPX 3220 A; VPX 3216 B returns valid ACK, although no internal action is performed The mnemonics used in the Intermetall VPX demo software are given in the last column. ### 4.8. FP Control and Status Registers The tables below list the registers which are currently defined. Electrically, all of the registers in the FP subaddress space are both readable and writeable. Functionally, they are intended for either read or write (as shown in the 'mode' column) Warning: The FP subaddress space accesses the RAM of the fast processor. It is therefore very sensitive to unintended access. In particular, the user must be sure not to overwrite reserved areas. | | | | FP-Register Table | | |--------------------|----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | FP Reg.<br>Address | Number of Bits | Mode | Function | Name | | Load Ta | ble for W | indow #1 | | WinLoadTab1 | | 88 | 12 | w | Vertical Begin | | | | | | bit [8:0] : Vertical Begin (field line number) minimum line number → 7 maximum line number → determined by current TV line standard | vbeg1 | | | | A | bit [11:9] sharpness control regulates the subjective sharpness by selecting filters to admitting horizontal alias / blurring 1 1 1 maximum blurring 1 1 0 1 0 1 more blurring 0 0 0 default filter setting 0 0 1 more aliasing 0 1 0 0 1 1 maximum aliasing 1 0 0 set filters for pass-thru | | | 89 | 12 | w | Vertical Lines In | | | | | | bit [8:0]: Number of input lines | vlinei1 | | | | | bit [9] reserved (must be set to zero) | | | | | | bit [11:10]: field flag 1 1 Window disabled 1 0 Window enabled in ODD fields only 0 1 Window enabled in EVEN fields only 0 0 Window enabled in both fields | | | 8A | 12 | w | Vertical Lines Out | | | | | | bit [8:0]: Number of output lines | vlineo1 | | | | | bit [11:9] reserved (must be set to zero) | | | 8B | 12 | w | Horizontal Begin | | | | | | bit [10:0]: Horizontal start of window | hbeg1 | | | | | bit [11] reserved (must be set to zero) | | | 8C | 12 | w | Horizontal Length | | | | | | bit [10:0]: Horizontal length of window | hlen1 | | | | | bit [11] reserved (must be set to zero) | | | 8D | 12 | w | Number of Pixels | | | | | | bit [10:0]: Number of active pixels per line | npix1 | | | | | bit [11] reserved (must be set to zero) | | The mnemonics used in the Intermetall VPX demo software are given in the last column The control register modes are -w: write/read register -r: read-only register - A: register or register field has function only in VPX 3220 A | 40.0 | | | FP-Register Table | T | |---------|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | P Reg. | Number | Mode | Function | Name | | Address | of Bits | | | WinLoadTab2 | | _oad Ta | ble for Wir | ndow #2 | | | | 8E | 12 | w | Vertical Begin | vbeg2 | | | | | bit [8:0] : Vertical Begin (field line number) minimum line number → 7 maximum line number → determined by current TV line standard | | | | | A | bit [11:9] sharpness controlregulates the subjective sharpness by selecting filters to admitting horizontal alias / blurring 1 1 1 maximum blurring 1 1 0 1 0 1 more blurring | š | | | | | 0 0 0 default filter setting 0 0 1 more aliasing | | | | | | 0 1 0<br>0 1 1 maximum aliasing | | | | | | 1 0 0 set filters for pass-thru | | | 8F | 12 | w | Vertical Lines In | | | | | | bit [8:0]: Number of input lines | vlinei2 | | | | 1 | bit [9] reserved (must be set to zero) | | | | | | bit [11:10]: field flag 1 1 Window disabled 1 0 Window enabled in ODD fields only 0 1 Window enabled in EVEN fields only 0 0 Window enabled in both fields | | | 90 | 12 | w | Vertical Lines Out | | | | | | bit [8:0]: Number of output lines | vlineo2 | | | | | bit [11:9] reserved (must be set to zero) | | | 91 | 12 | w | Horizontal Begin | | | | | | bit [10:0]: Horizontal start of window | hbeg2 | | | | | bit [11] reserved (must be set to zero) | | | 92 | 12 | w | Horizontal Length | - Luca | | | | 1 | bit [10:0]: Horizontal length of window | hlen2 | | | | | bit [11] reserved (must be set to zero) | | | 93 | 12 | w | Number of Pixels | | | | | | bit [10:0]: Number of active pixels per line | npix2 | | | } | | bit [11] reserved (must be set to zero) | | The mnemonics used in the Intermetall VPX demo software are given in the last column. The control register modes are —w: write/read register —r: read-only register — A: register or register field has function only in VPX 3220 A | | | | FP-Register Table | | |--------------------|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | FP Reg.<br>Address | Number<br>of Bits | Mode | Function Company of the t | Name | | Control | Word | | | , <del>0</del> 1 111 | | F0 | 12 | wr | Register for control and latching | CMDWD - | | | | w | bit [0] : Transport Rate<br>0 20.25 MHz.<br>1 13.5 MHz. | settr | | | | w | bit [1]: Latch Transport Rate 1 latch (reset automatically) | lattr | | | | w | bit [3:2]: Sync timing mode 0 0 Open 0 1 Forced 1 x Scan | settm | | | | w | bit [4]: Latch Timing Mode 1 latch (reset automatically) | lattm | | | | w | bit [5]: Latch Window #1 1 latch (reset automatically) | latwin1 | | | | w | bit [6]: Latch Window #2 1 latch (reset automatically) | latwin2 | | | | wr | bit[8]: Odd/Even mode 0 toggles always 1 follows odd/even property of input video signal | discef | | | | | bit [11:9] reserved (must be set to zero) | | | Info Wo | rd | | | InfoWord | | F1 | 12 | r | Internal status register do not overwrite | | | | | | bit [2:0]: reserved | | | | | | bit [5:3]: Current active TV standard x x x see table of 3-bit code of TV standards | acttv | | | | | bit [6]: Line Standard of currently active TV standard 0 525 / 60 1 625 / 50 | actis | | | | | bit [11:7] reserved | | The control register modes are —w: write/read register -r: read-only register —A: register or register field has function only in VPX 3220 A The FP RAM locations which manage the TV coding standard (selection/recognition) all use a 3-bit code for the eight supported standards. This code (shown below) is assumed in the register descriptions which follow. | 000 | PAL B,G,H,I | (625/50) | |-----|--------------|----------| | 001 | NTSC M | (525/60) | | 010 | SECAM | (625/50) | | 011 | NTSC 44 | (525/60) | | 100 | PAL M | (525/60) | | 101 | PAL N | (625/50) | | | PAL 60 | (525/60) | | 110 | NTSC Comb | (525/60) | | 111 | 14100 COILID | ( · · | | | | | FP-Register Table | Name | |-------------|-------------------|------|---------------------------------------------------------------------------------------------------------------------------|----------| | P Reg. | Number<br>of Bits | Mode | Function | | | TV Stan | dard – Wr | ite | | TVstndWr | | E2 | 12 | w | writeable control register for managing the TV coding standard | | | F2 12 W | | | bit [0]: Manual / Automatic Select 0 Automatic 1 Manual | mansel | | | | | bit [3:1]: TV standard for manual selection x x x see table above | settv | | | | | bit [4]: Latch the TV standard manually 1 latch (reset automatically) | lattv | | | | | bit [5]: Composite / S-VHS select 0 Composite 1 S-VHS | svhssel | | | | | bit [9:6]: Threshold for standard search results 1 1 1 1 perfect score (maximum score) 0 0 0 0 'no video' (minimum score) | score | | | | | 1 1 1 1 default | | | | | | bit [11:10] reserved (must be set to zero) | | The control register modes are -w: write/read register -r: read-only register - A: register or register field has function only in VPX 3220 A | FP-Register Table | | | | | | | |--------------------|-------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | FP Reg.<br>Address | Number<br>of Bits | Mode | Function | Name | | | | TV Stan | dard – Rea | ad | (I become balliceness part is the second of control of the second | TVstndRd | | | | F3 | 12 | r | Readable control register for managing the TV coding standard | | | | | | | | bit [0]: VACT suppress 0 enabled 1 suppressed | | | | | | | | bit [1]: Status of recognition routine 0 idle 1 running | | | | | | | | bit [4:2]: TV standard detected (by recognition routines) x x x see table above | | | | | | | | bit [5]: 'No video' flag 0 TV standard shown in bit [4:2] present 1 no video at selected input | | | | | | | | bit [9:6]: High score from video recognition routine (confidence level) 1 1 1 1 maximum confidence 0 0 0 0 0 minimum confidence | | | | | | | | bit [10]: TV line standard (for TV standard from bit [4:2] above) 0 525/60 1 625/50 | | | | | | | | bit [11]: reserved | | | | | Vertical | Standard | | | | | | | E7 | 12 | w | Writeable control register for vertical locking | vsdt | | | | | | | bit [0]: vertical standard lock enable 0 disabled 1 enabled | | | | | | | | bit [11:1] expected number of lines per field | | | | | Color Pr | ocessing | | | | | | | 1C | | | NTSC tint angle, $\pm 512 = \pm \pi/4$ | tint | | | | AO | | | ACC reference; also used to control color saturation ACCref = 0: ACC turned off ACCref = 1: minimal color saturation ie. color switched off | ACCref | | | | А3 | | | ACC multiplier value for SECAM Dr chroma component to adjust C <sub>r</sub> level | ACCr | | | | A4 | | · · · · · · · · · · · · · · · · · · · | ACC multiplier value for SECAM Db chroma component to adjust Cb level | ACCb | | | | A8 | | | amplitude color killer level<br>kilvl = 0: killer disabled | kilvl | | | The control register modes are —w: write/read register —r: read-only register — A: register or register field has function only in VPX 3220 A | | | | FP-Register Table | | | | |--------------------|----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--| | FP Reg.<br>Address | Number of Bits | Mode | Function | Name | | | | Automa | tic Gain C | ontrol | | | | | | B2 | 12 | w | sync amplitude reference AGCref = 0: AGC disabled Write 0 to FP register B5 after writing 0 to AGCref to disable the AGC | AGCref | | | | BE | 12 | w | start value for AGC gain while vertical lock or AGC is inactive | sgain | | | | 20 | 12 | r | AGC gain value | gain | | | | DVCO | <u> </u> | | | | | | | 58 | 12 | w | crystal oscillator center frequency adjust, -20482047 | dvco | | | | 59 | 12 | r | crystal oscillator center frequency adjustment value for line lock mode. true adjust value is DVCO – ADJUST. For factory crystal alignment: set DVCO=0, set lock mode, read crystal offset from ADJUST register and use negative value for initial center frequency adjustment via DVCO. | | | | | 26 | 12 | w | line locked mode lock command/status | xig | | | | | | | write: 100 enable lock<br>0 disable lock | | | | | | | | read: 4095/0 locked / unlocked | | | | | Horizon | tal PLL | | | | | | | 4B | 12 | w | gain of the horizontal PLL | | | | | | | | bit [4:0] gain for the integrating part of PLL control | if1 | | | | | | | bit [9:5] gain for the proportional part of PLL control | if2 | | | | | | | bit [11:10] reserved | | | | The control register modes are —w: write/read register -r: read-only register — A: register or register field has function only in VPX 3220 A #### 4.9. Initial Values on Reset | PIXCL | K LOW on R | eset | 2.20 | Table of Initial Values | | | |------------------|------------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Туре | Name | Address | Data | Description | | | | l <sup>2</sup> C | OFIFO | F0 | 0A | Half full level to 0A <sub>hex</sub> (10 <sub>dec</sub> ), bus shuffler off | | | | I <sup>2</sup> C | AFEND | 33 | 0D | Video input 2, chroma ADC from Chroma input, clamp off for chroma ADC | | | | I <sup>2</sup> C | IFC | 20 | 03 | IF compensation 0 dB/oct | | | | l <sup>2</sup> C | YMAX | E0 | FF | Open up all comparators, so that Alpha Key is always true (set) | | | | l <sup>2</sup> C | YMIN | E1 | 00 | | | | | I <sup>2</sup> C | UMAX | E2 | 7F | | | | | I <sup>2</sup> C | UMIN | E3 | 80 | | | | | I <sup>2</sup> C | VMAX | E4 | 7F | | | | | I <sup>2</sup> C | VMIN | <b>E</b> 5 | 80 | | | | | l <sup>2</sup> C | CBM_BRI | E6 | 00 | Brightness to 0 | | | | l <sup>2</sup> C | CBM_CON | E7 | 20 | Contrast to 1.0, noise shaping 9 to 8 bit via 1 bit rounding | | | | I <sup>2</sup> C | FORMAT | E8 | F8 | YUV 422, C <sub>n</sub> C <sub>b</sub> in binary offset, con/bri clamp to 16 <sub>dec</sub> , Gamma dither enabled, Alpha active low, Alpha median filter enabled | | | | I <sup>2</sup> C | OMUX | F1 | 00 | single clock, PIXCLK input, posedge triggered, HLEN counter disabled | | | | I <sup>2</sup> C | DRIVER_A | F8 | 12 | Port A, PIXCLK, HF# and FE# strength to 2 | | | | l <sup>2</sup> C | DRIVER_B | F9 | 24 | Port B, HREF, VREF, PREF and ALPHA strength to 4 | | | | I <sup>2</sup> C | OENA | F2 | 00 | All outputs disabled | | | | PIXCLE | CHIGH on R | eset | | | | | | I <sup>2</sup> C | OFIFO | F0 | 0B | Half full level to 0B <sub>hex</sub> (11 <sub>dec</sub> ), bus shuffler off | | | | I <sup>2</sup> C | AFEND | 33 | 0D | Video input 2, chroma ADC from Chroma input, clamp off for chroma ADC | | | | I <sup>2</sup> C | IFC | 20 | 03 | IF compensation 0 dB/oct | | | | I <sup>2</sup> C | YMAX | E0 | FF | Open up all comparators, so that Alpha Key is always true (set) | | | | I <sup>2</sup> C | YMIN | E1 | 00 | | | | | l <sup>2</sup> C | UMAX | E2 | 7F | | | | | I <sup>2</sup> C | UMIN | E3 | 80 | | | | | I <sup>2</sup> C | VMAX | E4 | 7F | · | | | | I <sup>2</sup> C | VMIN | E5 | 80 | | | | | I <sup>2</sup> C | CBM_BRI | E6 | 00 | Brightness to 0 | | | | I <sup>2</sup> C | CBM_CON | E7 | 20 | Contrast to 1.0, noise shaping 9- to 8-bit via 1-bit rounding | | | | l <sup>2</sup> C | FORMAT | E8 | F8 | YUV 422, C <sub>b</sub> C <sub>b</sub> in binary offset, con/bri clamp to 16 <sub>dec</sub> , Gamma dither enabled, Alpha active low, Alpha median filter enabled | | | | I <sup>2</sup> C | омих | F1 | 08 | single clock, PIXCLK output, HLEN counter disabled | | | | l <sup>2</sup> C | DRIVER_A | F8 | 12 | Port A, PIXCLK, HF# and FE# strength to 2 | | | | I <sup>2</sup> C | DRIVER_B | F9 | 24 | Port B, HREF, VREF, PREF and ALPHA strength to 4 | | | | I <sup>2</sup> C | OENA | F2 | 5F | All outputs enabled: synchronize HREF, VREF with PIXCLK | | | ITT Semiconductors | NXCLK | LOW or HIG | H on Re | set | Table of Initial Values | |----------|-------------|----------------|-------------|------------------------------------------------------------------------------------------| | Туре | Name | Address<br>hex | Data<br>dec | Description | | FP | TINT | 1C | 0 | Neutral tint | | | | 4B | 664 | HPLL: if1 = 24 if2 = 20 | | FP<br>FP | DVCO | 58 | 0 | | | FP | ADJUST | 59 | 0 | | | FP | WinLoadTab1 | 88 | 12 | | | FP | - | 89 | 1 | | | FP | - | 8A | 1 | | | <br>FP | - | 8B | 0 | | | FP | | 8C | 704 | | | FP | - | 8D | 704 | 1 | | FP | WinLoadTat | 2 8E | 17 | , | | FP | - | 8F | 500 | 0 | | FP | | 90 | 50 | 90 | | FP | - | 91 | 0 | | | FP | | 92 | 70 | 04 | | FP | - | 93 | 70 | 704 | | FF | | F A | 20 | 070 | | FF | KILVL | . A | 8 3 | 30 | | F | AGCRI | F B | 2 7 | 768 | | F | P SGAI | N E | SE . | 27 | | F | P VSD | T | =7 | 523 114 Transport rate 20.25 MHz, sync timing mode Open, both windows latched, VACT en- | | | P CMD | ND | F0 | abled | | - | FP TVstn | diale. | F2 | 979 Manual TV standard select, composite signal | #### 5. JTAG Boundary-Scan, Test Access Port (TAP) The design of the Test Access Port, which is used for Boundary-Scan Test conforms to standard IEEE 1149.1-1990, with one exception. Also included is a list of the mandatory instructions supported, as well as the optional instructions. This is only a brief overview of some of the basics, as well as any optional features which are incorporated. The IEEE 1149.1 document may be necessary for a more concise description. Finally, an adherence section goes through a checklist of topics and describes how the design conforms to the standard. The implementation of the instructions HIGHZ and CLAMP conforms to the supplement P1149.1/D11 (October 1992) to the standard 1149.1-1990. #### 5.1. General Description The TAP in the VPX is incorporated using the four signal interface. The interface includes TCK, TMS, TDI, and TDO. The optional TRESET signal is not used. This is not needed because the chip has an internal power-on-reset which will automatically steer the chip into the TEST-LOGIC-RESET state. The goal of the interface is to provide a means to test the boundary of the chip. There is no support for internal or BIST(built-in self test). The one exception to IEEE 1149.1 is that the TDO output is shared with the ALPHA signal. This was done because of I/O restrictions on the chip (see section 5.3. "Exceptions to IEEE 1149.1" for more information). #### 5.2. TAP Architecture The TAP function consists of the following blocks: TAP-controller, instruction register, boundary-scan register, bypass register, optional device identification register, and master mode register. #### 5.2.1. TAP Controller The TAP Controller is responsible for responding to the TCK and TMS signals. It controls the transition between states of this machine. These states control selection of the data or instruction registers and the actions which occur in these registers. These include capture, shifting, and update. See Fig. 5–1 of IEEE 1149.1 for TAP state diagram. #### 5.2.2. Instruction Register The instruction register chooses which one of the data registers is placed between the TDI and TDO pins when the select data register state is entered in the TAP controller. When the select instruction register state is active, the instruction register is placed between the TDI and TDO. #### Instructions The following instructions are incorporated: - bypass - sample/preload - extest - master mode - ID code - HIGHZ - CLAMP #### 5.2.3. Boundary Scan Register The boundary-scan register (BSR) consists of boundary-scan cells (BSCs) which are distributed throughout the chip. These cells are located at or near the I/O pad. It allows sampling of inputs, controlling of outputs, and shifting between each cell in a serial fashion to form the BSR. This register is used to verify board interconnect. #### **Input Cell** The input cell is constructed to achieve capture only. This is the minimal cell necessary since Internal Test (INTEST) is not supported. The cell captures either the system input in the CAPTURE-DR State or the previous cells output in the SHIFT-DR State. The captured data is then available to the next cell. No action is taken in the UPDATE-DR State. See Figure 10–11 of IEEE 1149.1 for reference. #### **Output Cell** The output cell will allow both capture and update. The capture flop will obtain system information in the CAP-TURE-DR State or previous cells information in the SHIFT-DR state. The captured data is available to the next cell. The captured or shifted data is downloaded to the update flop during the UPDATE-DR state. The data from the update flop is then multiplexed to the system output pin when the EXTEST instruction is active. Otherwise, the normal system path exists where the signal from the system logic flows to the system output pin. See Fig. 10–12 of IEEE 1149.1 for reference. #### **Tristate Cell** Each group of output signals which are tristatable is controlled by a boundary scan cell (output cell type). This allows either the normal system signal or the scanned signal to control the tristate control. In the VPX, there are four such tristate control cells which control groups of output signals (see section "Output Driver Tristate Control" for further information). #### **Bidirect Cell** The bidirect cell is comprised of an input cell and a tristate cell as described in the IEEE standard. The signal PIXCLK is a bidirectional signal. ## 5.2.4. Bypass Register This register provides a minimal path between TDI and TDO. This is required for complicated boards where many chips may be connected in serial. ## 5.2.5. Device Identification Register This is an optional 32-bit register which contains the ITT-INTERMETALL identification code (JEDEC controlled), part and revision number. This is useful in providing the tester with assurance that the correct part and revision are inserted into a PCB. ## 5.2.6. Master Mode Data Register This is an optional register used to control an 8-bit test register in the chip. This register supports shift and update. No capture is supported. This was done so the last word can be shifted out for verification. ## 5.3. Exception to IEEE 1149.1 There is one exception to IEEE 1149.1. The exception is to paragraphs 3.1.1.c., 3.5.1.b, and 5.2.1.d (TESTLOGIC-RESET state). Because of pin limitations on the chip, a pin is shared for two functions. When the circuit is in the TEST-LOGIC-RESET state, the ALPHA signal is driven out the TDO/ALPHA pin. When the circuit leaves the TEST-LOGIC-RESET state, the TDO signal is driven on this line. As long as the circuit is not in the TEST-LOGIC-RESET state, all the rules for application of the TDO signal adhere to the IEEE1149.1 spec. Since the VPX uses the JTAG function as a boundaryscan tool, the VPX does not sacrifice test of this pin since it is verified by exercising JTAG function. The designer of the PCB must make careful note of this fact, since he will not be able to scan into chips receiving the ALPHA signal via the VPX. The PCB designer may want to put this chip at the end of the chain or bring the VPX TDO out separately and not have it feed another chip in a chain. ## 5.4. IEEE 1149.1-1990 Spec Adherence This section defines the details of the IEEE1149.1 design for the VPX. It describes the function as outlined by IEEE1149.1, section 12.3.1. The section of that document is referenced in the description of each function. ## 5.4.1. Instruction Register (section 12.3.1.b.i of IEEE 1149.1-1990) The instruction register is three bits long. No parity bit is included. The pattern loaded in the instruction register during CAPTURE-IR is binary "101" (MSB to LSB). The two LSBs are defined by the spec to be "01" (bit 1 and bit 0) while the MSB (bit 2) is set to "1". #### 5.4.2. Public Instructions (Section 12.3.1.b.ii of IEEE 1149.1-1990) A list of the public instructions is as follows: | Instruction | Code (MSB to LSB) | | | |----------------|-------------------|--|--| | EXTEST | 000 | | | | SAMPLE/PRELOAD | 001 | | | | ID CODE | 010 | | | | MASTER MODE | 011 | | | | HIGHZ | 100 | | | | CLAMP | 110 | | | | BYPASS | 100 – 111 | | | The EXTEST and SAMPLE/PRELOAD instructions both apply the boundary scan chain to the serial path. The ID CODE instruction applies the ID register to the serial chain. The BYPASS, the HIGHZ, and the CLAMP instructions apply the bypass register to the serial chain. The MASTER MODE instruction is a test data instruction for public use. It provides the ability to control an 8-bit test register in the chip. ### 5.4.3. Self-test Operation (Section 12.3.1.b.iii of IEEE 1149.1-1990). There is no self-test operation included in the VPX design which is accessible via the TAP. #### 5.4.4. Test Data Registers (Section 12.3.1.b.iv of IEEE 1149.1-1990). The VPX includes the use of four test data registers. They are the required bypass and boundary scan registers, the optional ID code register and the master mode register. The bypass register is, as defined, a 1-bit register accessed by codes 100 through 111, inclusive. Since the design includes the ID code register, the bypass register is not placed in the serial path upon power-up or Test-Logic-Reset. The master mode is an 8-bit test register which is used to force the VPX into special test modes. This is reset upon power-on-reset. This register supports shift and update only. It is not recommended to access this register. The loading of that register can drive the IC into an undefined state. #### 5.4.5. Boundary-Scan Register (Section 12.3.1.b.v of IEEE 1149.1-1990) The boundary-scan chain has a length of 38 shift registers. The scan chain order is specified in the section "Pin Connections". #### 5.4.6. Device Identification Register (Section 12.3.1.b.vi of IEEE 1149.1-1990) The manufacturer's identification code for ITT-INTER-METALL is "6C"<sub>(hex)</sub>. The general implementation scheme uses only the 7 LSBs and excludes the MSB, which is the parity bit. The part number is "4680"<sub>(hex)</sub>. The version code starts from "1"<sub>(hex)</sub> and changes with every revision. The version number relates to changes of the chip interface only. #### 5.4.7. Performance (Section 12.3.1.b.vii of IEEE 1149.1-1990) See section "Specification" for further information. #### The Device Identification Register ## **TAP State Transitions** State transitions are dependend on the value of TMS, synchronized by TCK. ``` - This is the BSDL for the 44-Pin Version of the VPXA design. Library IEEE; Use work.STD_1149_1_1990.ALL; Entity VPXA_44 is Generic (Physical_Pin_Map:string := "UNDEFINED"); -define ports TDI,TCK,TMS: in bit; TDO, HREF, VREF, PREF: out bit; out bit_vector(7 downto 0); PVDD,PVSS: linkage bit; PIXCLK: inout bit: OEQ: in bit; HFQ,FEQ: out bit; out bit_vector(7 downto 0); SDA,SCL: inout bit; VSS,XTAL2,XTAL1,VDD: linkage bit; in bit; RESQ: AVDD, AVSS, VRT, ISGND: linkage bit; CIN, VIN1, VIN2, VIN3: in bit Attribute Pin_Map of VPXA_44: Entity is Physical_Pin_Map; constant Package_44: Pin_Map_String := -map pins to signals "TDI : 1 " & : 2"& "TCK "TDO : 3"& "HREF "VREF "PREF : 6"& "A : (7,8,9,10,14,15,16,17)" & "PVDD : 11" & "PIXCLK: 12" & : 13 " & "PVSS "OEQ : 18 " & "HFQ : 19 " & "FEQ : 20 " & "B : (21,22,23,24,25,26,27,28)," & : 29 " & "SDA "SCL :30 " & :31"& "VSS "XTAL2 : 32 " & "XTAL1 : 33 " & "VDD : 34 " & "RESQ : 35 " & : 36 " & "AVDD "CIN "AVSS : 38 " & "VIN1 : 39 " & "VIN2 : 40 " & "VRT : 41 " & "VIN3 : 42 " & "ISGND : 43 " & "TMS : 44"; : signal is true; -define JTAG Controls Attribute Tap_Scan_In of TDI Attribute Tap_Scan_Mode of TMS : signal is true; : signal is true; Attribute Tap_Scan_Out of TDO -max frequency and levels TCK can be stopped at. Attribute Tap_Scan_Clock of TCK : signal is (10.0e6,Both); of VPXA_44: entity is 3; -define instr. length Attribute Instruction_Length Attribute Instruction_Opcode of VPXA_44: entity is -External Test "EXTEST (000)," & ``` | | , | 001)," & | | | | | ample/Preload | |---------------------|--------------------------|---------------------------|-------------|---------|--------|----------------|--------------------------------------------| | "SAMPLE | | 010)," & | | | | I | D Code | | "IDCODE | | (011)," & | | | | | Master Mode (internal Test) | | "MASTER<br>"HIGHZ | | (100)," & | | | | | Highz | | "CLAMP" | | (110)," & | | | | | Clamp | | "BYPASS | | (100,101,110,111) | ", | | | | Bypass | | A Decistor | A.ccess | of VPXA_44: enti | ty is | | | | instr. vs register | | Attribute Register_ | | (EXTEST, SAMPL | .E)," & | | | | control | | "BOUNDA"<br>"BYPASS | | (BYPASS, HIGHZ | Z, CLAM | P)," & | | | | | "IDCODE | | (IDCODE)," & | | | | | | | "MASTEI | SMODE[8] | (MASTERMODE | i) "; | | | | | | Attribute INSTRU | CTION_Captur | e of VPXA_44: en | tity is "10 | )1"; | | _ | -captured instr. | | Attribute IDCODE | Register | of VPXA_44: ent | ity is | | | | tuital all moss | | Titulouis 12 | | "0001" & | | | | | -initial rev<br>-part numb. 4680 | | | | "0100011010000 | 000" & | | | | -7F Count | | | | "0000" & | | | | | -ITT INTER. Code-Parity | | | | "1101100" &<br>"1"; | | | | | -Mandatory LSB | | | | • | | | | | DC 1 for output cell | | Attribute Boundar | y_Cells | of VPXA_44: en | tity is "B | C_1,BC. | _4"; | _ | -BC_1 for output cell -BC_4 for input cell | | Attribute Boundar | ry_Length | of VPXA_44: er | ntity is 38 | ; | | | -Boundary scan length | | Attribute Boundar | rv Register | of VPXA_44: et | ntity is | | | - | -Boundary scan defin. | | — num | cell port | function safe | ccel | disval | rslt | \ ** Q. | | | " 37 | (BC_4, VIN3, | input, X | | | | )," &<br>)," & | | | " 36 | (BC_4, VIN2, | input, X | | | | ), &<br>)," & | | | " 35 | (BC_4, VIN1, | input, X | | | | )," & | | | " 34 | (BC_4, CIN, | input, X | | | | )," & | | | " 33 | (BC_4, RESQ, | | | | | | -clock health | | " 32 | (BC_1, *, | internal, X inout, X | | | | )," & | | | " 31 | (BC_4, SCL, | input, X output3, X, | 30, | 1, | Z | )," & | -open collector | | " 30<br>" 30 | (BC_1, SCL, (BC_4, SDA, | input, X | | | | )," & | | | " 29<br>" 28 | (BC_4, SDA, | output3, X, | 28, | 1, | Z | )," & | —open collector | | " 27 | $(BC_1, B(0),$ | output3, X, | 19, | 1, | Z | )," & | | | " 26 | (BC_1, B(1), | output3, X, | 19, | 1, | Z | )," & | | | " 25 | (BC_1, B(2), | output3, X, | 19, | 1, | Z | )," & | | | " 24 | (BC_1, B(3), | output3, X, | 19, | 1, | Z | )," &<br>)," & | | | " 23 | (BC_1, B(4), | output3, X, | 19, | 1, | Z<br>Z | )," & | | | " 22 | (BC_1, B(5), | output3, X, | 19, | 1, | Z | )," & | | | " 21 | (BC_1, B(6), | output3, X, | 19, | 1, | Z | )," & | | | " 20 | (BC_1, B(7), | output3, X, | 19, | 1, | _ | )," & | -control | | " 19 | (BC_1, *, | control, X<br>output3, X, | 16, | 1, | Z | )," & | | | " 18 | (BC_1, FEQ. | | 16, | 1, | Z | )," & | | | " 17 | (BC_1, HFQ | control, X | , | • | | )," & | control | | " 16<br>" 15 | (BC_1, *,<br>(BC_4, OEQ | | | | | )," & | | | " 14 | (BC_1, A(0) | 0.37 | 7, | 1, | Z | )," & | | | " 13 | (BC_1, A(1) | | 7, | 1, | Z | )," & | | | " 12 | (BC_1, A(2) | | 7, | 1, | Z | )," & | | | " 11 | (BC 1, A(3) | output3, X, | 7, | 1, | Z | )," & | | | " 10 | (BC_1, CLE | IO, control, X | | | | )," &<br>)," & | | | " 9 | (BC_4, PIX | CLK,input, X | | | z | )," & | -bidirect | | " 8 | | CLK,output3, X, | 10, | 1, | | )," & | —control | | " 7 | (BC_1, *, | control, X | 7, | 1, | Z | )," & | | | " 6 | (BC_1, A(4 | | 7,<br>7, | 1, | Z | )," & | | | " 5 | (BC_1, A(5 | " | 7, | 1, | Z | )," & | | | " 4 | (BC_1, A(6 | " · · | 7, | 1, | Z | )," & | | | " 3<br>" 2 | (BC_1, A(7<br>(BC_1, PR) | | 16, | 1, | Z | )," & | | | " 2<br>" 1 | | • • • • | 16, | 1, | Z | )," & | | | " 0 | ` | | 16, | 1, | Z | ),"; | | | | | | | | | | | #### 6. Specification #### 6.1. Outline Dimensions Fig. 6–1: 44-Pin Plastic Leaded Chip Carrier Package (PLCC44) Weight approximately 2.5 g Dimensions in mm Fig. 6–2: 44-Pin Plastic Thin-Quad-Flat-Pack (PTQFP44F) Weight approximately 0.35 g Dimensions in mm SPGS1234/1 ## 6.2. Pin Connections and Short Descriptions NC = not connected; leave vacant LV = if not used, leave vacant S.T.B. = shorted to BAGNDI if not used DVSS = if not used, connect to DVSS X = obligatory; connect as described in circuit diagram AHVSS = connect to AHVSS | Pin | No. | Connection | Pin Name | Туре | Short Description | |----------------|-----------------|---------------|-----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLCC<br>44-pin | PTQFP<br>44-pin | (if not used) | | | | | 1 | 39 | NC | TDI | IN | Boundary-Scan-Test Data Input | | 2 | 40 | NC | TCK | IN (+Pull-<br>up) | Boundary-Scan-Test Clock Input | | 3 | 41 | NC | TDO | OUT | Boundary-Scan-Test Data Output if TAP is active (see remarks on Boundary-Scan Test) | | | | | ALPHA | OUT | If Test Access Port (TAP) is in Test-Logic-<br>Reset State: Alpha Key Signal (I <sup>2</sup> C Reg.<br>EA <sub>hex</sub> bit[3] = 0) | | | | | LLC2 | OUT | If Test Access Port (TAP) is in Test-Logic-<br>Reset State: LLC/2 = 13 MHz clock signal<br>(I <sup>2</sup> C Reg. EA <sub>hex</sub> bit[3] = 1) | | 4 | 42 | NC | HREF | OUT | Horizontal Reference | | 5 | 43 | NC | VREF | OUT | Vertical Reference | | 6 | 44 | NC | PREF | OUT | Programmable Interrupt | | _ | | | ODD/EVEN | OUT | ODD/EVEN Frame Identifier | | | | | I <sup>2</sup> C-ADDR | IN | I <sup>2</sup> C-Initialization Control by positive edge of RES: PREF = 0 : I <sup>2</sup> C device address 0 PREF = 1 : I <sup>2</sup> C device address 1 (for more information see I <sup>2</sup> C description) | | 7 | 1 | NC | A7 | OUT | Port 1 – Video Data Output | | 8 | 2 | NC | A6 | OUT | Port 1 – Video Data Output | | 9 | 3 | NC | A5 · | OUT | Port 1 – Video Data Output | | 10 | 4 | NC | A4 | OUT | Port 1 – Video Data Output | | 11 | 5 | | PVDD | SUPPLY | Supply Voltage Pad Circuits | | 12 | 6 | NC | PIXCLK | OUT<br>IN | Pixel Clock I/O Synchronous mode<br>Asynchronous mode | | | | | I <sup>2</sup> C-INIT | IN | I <sup>2</sup> C-Initialization Control by positive edge of RES: PIXCLK = 0 : I <sup>2</sup> C ROM table 0 PIXCLK = 1 : I <sup>2</sup> C ROM table 1 (for more information see I <sup>2</sup> C description) | | 13 | 7 | | PVSS | SUPPLY | Supply Voltage Pad Circuits | ### Pin Connections and Short Descriptions, continued | 8,800,000,000,000,000 | No. | Connection | Pin Name | Туре | Short Description | |-----------------------|-----------------|---------------|--------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------| | PLCC<br>44-pin | PTQFP<br>44-pin | (if not used) | | | | | 14 | 8 | NC | A3 | OUT | Port 1 – Video Data Output | | 15 | 9 | NC | A2 | OUT | Port 1 – Video Data Output | | 16 | 10 | NC | A1 | OUT | Port 1 – Video Data Output | | 17 | 11 | NC | A0 | OUT | Port 1 – Video Data Output | | 18 | 12 | VSS | ŌĒ | IN | Output Ports Enable | | 19 | 13 | NC | H <b>F</b><br>FSY<br>LLC | OUT<br>OUT<br>OUT | Asynchronous Mode: FIFO half full, active low Synchronous Mode (20.25 MHz): Front Sync Synchronous Mode (13.5 MHz): | | 20 | 14 | NC | FE<br>VACT | OUT<br>OUT | 2 x PIXCLK = 27 MHz Asynchronous Mode: FIFO empty, active low Synchronous Mode: active video | | 21 | 15 | NC | B7 | OUT | Port 2 – Video Data Output | | 22 | 16 | NC | B6 | OUT | Port 2 Video Data Output | | 23 | 17 | NC | B5 | OUT | Port 2 – Video Data Output | | 24 | 18 | NC | B4 | OUT | Port 2 - Video Data Output | | 25 | 19 | NC | В3 | OUT | Port 2 – Video Data Output | | 26 | 20 | NC | B2 | OUT | Port 2 – Video Data Output | | 27 | 21 | NC | B1 | OUT | Port 2 – Video Data Output | | 28 | 22 | NC | В0 | OUT | Port 2 – Video Data Output | | 29 | 23 | NC | SDA | OUT (Pull-<br>down/IN) | I <sup>2</sup> C Data | | 30 | 24 | NC | SCL | OUT (Pull-<br>down/IN) | I <sup>2</sup> C Clock | | 31 | 25 | | RES | IN | Reset input | | 32 | 26 | | VSS | SUPPLY | Supply Voltage for digital circuitry | | 33 | 27 | | VDD | SUPPLY | Supply Voltage for digital circuitry | | 34 | 28 | | XTAL2 | OSC OUT | Crystal | | 35 | 29 | | XTAL1 | OSC IN | Crystal | | 36 | 30 | | AVDD | SUPPLY | Supply Voltage for analog circuitry | | 37 | 31 | NC | CIN | AIN | Chroma Input (SVHS) | | 38 | 32 | | AVSS | SUPPLY | Supply Voltage for analog circuitry | | Pin No. | | Connection | Pin Name | Type | Short Description | | |-------------|-----------------|---------------|----------|--------------|-----------------------------------|--| | PLCC 44-pln | PTQFP<br>44-pin | (if not used) | | | Video 1 or Luminance (SVHS) Input | | | 39 | 33 | NC | VIN1 | AIN | | | | | 34 | NC | VIN2 | AIN | Video 2 Input | | | 40 | | • | VRT | Reference | Reference Voltage Top (ADC) | | | 41 | 35 | | VIN3 | AIN | Video 3 Input | | | 42 | 36 | NC | VINS | ļ | Signal Ground | | | 43 | 37 | | ISGND | SUPPLY | | | | 44 | 38 | NC | TMS | IN (Pull-up) | Boundary-Scan-Test Mode Select | | #### 6.3. Pin Descriptions (Pin Numbers for PLCC44) Pins 44, 1 – JTAG Input Pins TMS, TDI (Fig. 6–6) Mode Select and Data Input signal for the JTAG Test Access Port (TAP). These inputs have small pull-ups and input stages with Schmitt trigger characteristics. Pin 2 – JTAG Input Pin TCK (Fig. 6–5) Clock input pin for JTAG Test Access Port (TAP). This input has an input stage with Schmitt trigger characteristics and no pull-up. Pin 3 – JTAG Output Pin TDO (Fig. 6–8) Data output for JTAG Test Access Port (TAP), and output pin for the ALPHA key signal, if the TAP is in Test-Logic-Reset state. The output circuit belongs to the characteristics of TTL output driver type B. Pins 4 to 6 – Reference Signals HREF, VREF, and PREF (Fig. 6–8) These signals are internally generated sync signals. Their output characteristics belong to the output driver type B. Pins 7 to 10, 14 to 17 – Video Port A (Fig. 6–8) The output characteristics of these pins belong to the characteristics of output driver type A. Pin 11 - Supply Voltage, Pad Circuitry PVDD Pin 12 – Pixel Clock PIXCLK (Fig. 6–9) This signal is either input or output deper This signal is either input or output depending on the selected mode. In synchronous mode it has the characteristics of TTL output driver type A. In asynchronous mode it has TTL Schmitt trigger input characteristics. PIXCLK is the reference clock for the video data transmission ports A[7:0] and B[7:0]. Moreover, the state of the PIXCLK signal at the inactive going edge of RES determines which I<sup>2</sup>C\_INIT table will be loaded (see section 4.9.) Pin 13 - Ground, Pad Circuitry PVSS Pin 18 – Output Enable Input Signal (Fig. 6–5) The output enable input signal has TTL Schmitt trigger input characteristics. It controls the tristate condition of both video ports. Pins 19, 20 – HF, FE, (Fig. 6–8) These pins have different functionality depending on which video data output mode is selected. The output circuits belong to the characteristics of TTL output driver type A. Pins 21 to 28 – Video Port B (Fig. 6–8) The output characteristics of these pins belong to the characteristics of TTL output driver type B. Pin 29 – I<sup>2</sup>C Data SDA (Fig. 6–7) This pin connects to the I<sup>2</sup>C-bus data line. Pin 30 – 1<sup>2</sup>C Clock SCL (Fig. 6–7) This pin connects to the 1<sup>2</sup>C-bus clock line. Pin 31 – Reset Input RES (Fig. 6–5) A low level on this pin resets the circuit. Pin 32 - Ground, Digital Circuitry VSS Pin 33 - Supply Voltage, Digital Circuitry VDD Pins 34, 35 – XTAL1 Crystal Input and XTAL2 Crystal Output (Fig. 6–11) These pins are connected to a 20.25 MHz crystal oscillator which is digitally tuned by integrated shunt capacitances. An external clock can be fed into XTAL1. In this case clock frequency adjustment must be switched off. Pin 36 - Supply Voltage, Analog Circuitry AVDD Pin 37 – Chroma Input CIN (Fig. 6–10, Fig. 6–14) This pin is connected to the S-VHS chroma signal. A resistive divider is used to bias the input signal to the middle of the converter input range. CIN can only be connected to the chroma (Video 2) AD converter. The signal must be AC-coupled. Pin 38 - Ground, Analog Front-end AVSS Pins 39, 40, 42 – Video Input 1–3 VIN1, VIN2, VIN3 (Fig. 6–12) These are the analog video inputs. A CVBS, S-VHS luma signal is converted using the luma (Video 1) AD converter. The VIN1 input can also be switched to the chroma (Video 2) ADC. The input signal must be AC-coupled. Pin 41 – Reference Voltage Top VRT (Fig. 6–13) Via this pin, the reference voltage for the AD converters is decoupled. The pin is connected with 10 $\mu$ F/47 nF to the Signal Ground Pin. Pin 43 – Signal Ground for Analog Input ISGND This is the high-quality ground reference for the video input signals. ## 6.4. Pin Configuration #### 6.5. Pin Circuits Fig. 6-5: TCK, OE, RES Fig. 6-6: JTAG Inputs TMS, TDI Fig. 6-7: I2C Interface SDA, SCL The characteristics of the Schmitt Triggers are dependent of the supply of VDD/VSS. **Fig. 6–8:** A[7:0], B[7:0], HREF, VREF, PREF, **HF**, FE, TDO Fig. 6-9: Input/Output PIXCLK Fig. 6-10: Unselected Video Inputs Fig. 6-11: Crystal Oscillator Fig. 6-12: Video Inputs ADC1 Fig. 6-13: Reference Voltage VRT Fig. 6-14: Video Inputs ADC2 #### 6.6. Electrical Characteristics #### 6.6.1. Absolute Maximum Ratings | Symbol | Parameter | Pin<br>Name | Min. | Max. | Unit | |------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|--------------------------|------| | TA | Ambient Temperature | | 0 | 65 | °C | | T <sub>S</sub> | Storage Temperature | | <del>-4</del> 0 | 125 | °C | | T <sub>J</sub> | Junction Temperature | | 0 | 125 | ů | | V <sub>SUB</sub> | Supply Voltage, all Supply Inputs | | -0.3 | 6 | ٧ | | | Input Voltage of PIXCLK, TMS, TDI | | PVSS - 0.5 | PVDD + 0.5 <sup>1)</sup> | ٧ | | | Input Voltage | тск | PVSS - 0.5 | 6 | V | | | Input Voltage | SDA,<br>SCL | VSS - 0.5 | 6 | ٧ | | | Signal Swing | A[7:0],<br>B[7:0],<br>PIXCLK,<br>HREF,<br>VREF,<br>PREF,<br>HF, FE,<br>TDO | PVSS 0.5 | PVDD + 0.5 <sup>1)</sup> | > | | | Maximum Δ I VDD - AVDD I | | | 0.5 | ٧ | | | Maximum Δ I VSS – PVSS I<br>Maximum Δ I VSS – AVSS I<br>Maximum Δ I PVSS – AVSS I | | | 0.1 | V | <sup>1)</sup> Note: external voltage exceeding PVDD+0.5V should not be applied to these pins even when they are three-stated. Stresses beyond those listed in the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions/Characteristics" of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. # Limitations due to Package Characteristics (test conditions at $T_A = 65$ °C and $T_j = 125$ °C) | | | Min. | Typ. | Max. | Unit | Test Conditions | |-------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|------|-----------------------| | Symbol | Parameter | | | | K/W | | | RthJC | Thermal Resistance Junction-Case of PTQFP44 | | 5 | | NW | | | D | Thermal Resistance Ambient of PTQFP44 | | 68 | | K/W | still air | | P <sub>max</sub> | Maximum Power Radiation of PTQFP44 due to the thermal resistance of the pack- | | | 890 | mW | still air, no cooling | | R <sub>thJC</sub> | age Thermal Resistance Junction-Case of PLCC44 without internal heat sink | | 11 | | K/W | | | R <sub>thA</sub> | Thermal Resistance Ambient (still air) of PLCC44 without internal heat sink | | 55 | | kW | | | P <sub>max</sub> | Maximum Power Radiation of PLCC44 without internal heat sink due to the ther- mal resistance of the package | | | 1089 | mW | still air, no cooling | | RthJC | Thermal Resistance Junction-Case of PLCC44 with internal heat sink | | 8 | | k/W | | | R <sub>thA</sub> | Thermal Resistance Ambient (still air) of PLCC44 with internal heat sink | | 44 | | K/W | | | P <sub>max</sub> | Maximum Power Radiation of PLCC44 with internal heat sink due to the thermal resistance of the package | | | 1370 | mW | still air, no cooling | #### 6.6.2. Recommended Operating Conditions | Symbol | Parameter | Pin<br>Name | Min. | Тур. | Max, | Unit | |--------|------------------------|-----------------|------|-------|------|------| | ASUP | Analog Supply Voltage | AVDD | 4.75 | 5.0 | 5.25 | V | | DSUP | Digital Supply Voltage | VDD | 4.75 | 5.0 | 5.25 | ٧ | | PSUP | Pad Supply Voltage | PVDD | 3.0 | 3.3 | 3.6 | ٧ | | fosc | Clock Frequency | XTAL1,<br>XTAL2 | | 20.25 | | MHz | #### 6.6.3. Power Consumption | Symbol | Parameter | Min. | Тур, | Max. | Unit | Test Conditions | |-----------------|-------------------------------------------------------------------------------------------|------------------------|--------------------------|-----------|----------------|-----------------| | I <sub>DD</sub> | supply current VPX 3220 A between VDD and VSS between AVDD and AVSS between PVDD and PVSS | 115<br>35<br>applicati | 135<br>44<br>on depender | 155<br>53 | mA<br>mA<br>mA | | | I <sub>DD</sub> | supply current VPX 3216 B between VDD and VSS between AVDD and AVSS between PVDD and PVSS | 35<br>applicati | 86<br>44<br>on depende | 53<br>nt | mA<br>mA<br>mA | | The diagrams below illustrate some of the possible output modes and their impact on the power consumption. These values are worst case numbers in terms of number of active output drivers. Only the video data interface A[7:0] and B[7:0], and the clock signals PIXCLK have to be considered. As a first order approximation, the remaining signals have no impact on the power consumption. Based on a worst case scenario of 18 active output pins, no static loads, and a typical power consumption. #### 6.6.4. Characteristics, Reset at T<sub>A</sub> = 0 to 65 °C, V<sub>SUP</sub> = 4.75 to 5.25 V, f = 20.25 MHz for min./max. values at T<sub>C</sub> = 60 °C, V<sub>SUP</sub> = 5 V, f = 20.25 MHz for typical values | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |-----------------------|-----------------------------------------------------------------------|------|------|------|------|----------------------| | <sup>t</sup> RES EXT | External Reset Hold Time | 50 | | | ns | | | t <sub>RES INT</sub> | Internal Reset Hold Time | 3.2 | | | μs | xtal osc. is working | | t <sub>RES INT2</sub> | Internal Register Setup after Reset (I <sup>2</sup> C Initialization) | | 200 | | με | | ## ▮ 6.6.5. Input Characteristics of RES and OE | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|-----------------------------------------|------|------|------|------|-----------------| | V <sub>IL</sub> | Input Voltage LOW | -0.5 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input Voltage HIGH | 2.0 | - | 6 | V | | | V <sub>TRHL</sub> | Trigger Level at Transition High to Low | | 1.2 | | ٧ | | | V <sub>TRLH</sub> | Trigger Level at Transition Low to High | | 1.6 | | ٧ | | ## 6.6.6. Recommended Crystal Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------------------|-------------------------------|------|--------|------|------|-----------------------------------------------------------------------------| | TA | Operating Ambient Temperature | 0 | - | 65 | °C | | | fр | Resonance Frequency | - | 20.250 | - | MHz | C <sub>L</sub> = 13 pF,<br>T <sub>A</sub> = 25 °C | | ∆f <sub>P</sub> /f <sub>P</sub> | Accuracy of Adjustment | - | - | ±20 | ppm | T <sub>A</sub> = 25 °C | | Δf <sub>P</sub> /f <sub>P</sub> | Frequency Temperature Drift | _ | - | ±30 | ppm | over operating temperature<br>range with respect to fre-<br>quency at 25 °C | | C <sub>0</sub> | Shunt Capacitance | 3 | - | 7 | pF | | | C <sub>1</sub> | Motional Capacitance | 18 | _ | - | fF | | | R <sub>r</sub> | Series Resistance | | | 30 | Ω | | ## 6.6.7. XTAL Input Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |----------------|----------------------------|------|------|------|-----------------|---------------------------------------------| | V <sub>I</sub> | Clock Input Voltage, XTAL1 | 1.3 | | | V <sub>PP</sub> | capacitive coupling of<br>XTAL1, XTAL2 open | ### 6.6.8. Characteristics, Analog Video Inputs | Symbol | Parameter | Pin<br>Name | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|------------------------------------------|--------------|------|------|------|------|-------------------------| | V <sub>VIN</sub> | Analog Input Voltage | VIN1<br>VIN2 | 0 | | 2.5 | ٧ | | | C <sub>IN</sub> | Input Capacitance | VIN3<br>CIN | | | 13 | pF | V <sub>IN</sub> = 1.5 V | | C <sub>CP</sub> | Input Coupling Capacitor<br>Video Inputs | VIN1-3 | | 680 | | nF | | | C <sub>CP</sub> | Input Coupling Capacitor<br>Chroma Input | CIN | | 1 | | nF | | ## 6.6.9. Characteristics, Analog Front-End and ADCs | and the same of th | acteristics, Alialog 17000 | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------|--------------|------|------|-----------------|----------------------------------------| | Symbol | Parameter | | 1.8 | 2.0 | 2.2 | V <sub>PP</sub> | min. AGC Gain | | V <sub>VIN</sub> | Full Scale Input Voltage, Video 1 | VIN1,<br>VIN2, | | 0.6 | 0.7 | V <sub>PP</sub> | max. AGC Gain | | V <sub>VIN</sub> | Full Scale Input Voltage, Video 1 | VIN3 | 0.5 | 1.0 | | V | Binary Level = 68 LSB<br>min. AGC Gain | | V <sub>VINCL</sub> | Video 1 Input Clamping Level,<br>CVBS | | | | | | Mill. AGO dain | | V <sub>CIN</sub> | Full Scale Input Voltage, Chroma | CIN,<br>VIN1 | 1.08 | 1.2 | 1.32 | Vpp | Binary Level = 68 LSB | | V <sub>VINCL</sub> | Video 2 Input Clamping Level, | VIIVI | | 1.2 | | V | Billary Level = 50 121 | | V <sub>CINB</sub> | Video 2 Input Bias Level, | | - | 1.5 | - | V | | | | SVHS Chroma Video 2 Input Resistance | | 1.4 | 2 | 2.6 | kΩ | | | R <sub>CIN</sub> | SVHS Chroma | | <del> </del> | 128 | | 1 | | | | Binary Code for Open<br>Chroma Input | VIN1<br>CIN | | 120 | | | | | Q <sub>CL</sub> | Input Clamping Current | VIN1-3,<br>CIN | -16 | | 15 | steps | | | | Resolution | - | 0.7 | 1 | 1.3 | μА | | | ICL | Input Clamping Current per step | -r | 2.5 | 2.6 | 2.8 | V | 10 μF/10 nF, 1 GΩ Probe | | V <sub>VRT</sub> | Reference Voltage Top | VRT | | 10 | - | MHz | -3 dB for full-scale signal | | вw | Video 1 Bandwidth | | | 10 | | MHz | -3 dB for full-scale signal | | BW | Video 2 Bandwidth | | | -56 | | dB | at 1 MHz | | XTAL | Crosstalk, any Two Video Input | s | | -50 | -42 | dB | at 1 MHz, 5th harmonics | | THD | Distortion | | | 45 | | dB | at 1 MHz, only one output | | SNDF | Video Signal to Noise and Distortion Ratio | VIN1-3 | 41 | 45 | | | Code Density | | INL | Video Integral Non-Linearity, | | | | ±1 | LSB | - Davids | | | Video Differential Non-Linearit | <b>y</b> | | ±0.5 | ±0. | 8 LSB | | | DNL | | - | | | ±3 | % | 300 mV <sub>PB</sub> 4.4 MHz on ramp | | DG | Video Differential Gain | | | | 3 | deg | 300 mV <sub>PB</sub> 4.4 MHz on ramp | | DP | Video Differential Phase | | | | | | | ## Dependency between SNR and Power Supply Both ADCs are working and routed to A[7:0], and B[7:0]. All Interfaces are working with maximum driver strength Bandwidth measurement is performed up to 5 MHz. #### 6.6.10. Characteristics of the JTAG Interface #### **TCK** Clock signal of the Test-Access Port. It is used to synchronize all JTAG functions. When JTAG operations are not being performed, this pin should be driven to VSS. The input stage of the TCK uses a TTL Schmitt Trigger. #### TMS, TDI Test Mode Selection and Test Data Input. Both signals are inputs with a TTL compatible input specification. To comply with JTAG specification they use pull-ups at their input stage. The input stage of the TMS and TDI uses a TTL Schmitt Trigger. #### **TDO** Test Data Output. This signal is multiplexed with the function ALPHA. The output specification conforms to the specification of the TTL output driver type B. Fig. 6-15: TDO Test Circuit | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |-----------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|-----------------------------|--------------|--------------------------------------------------| | V <sub>OL</sub> | Output Voltage LOW | | | 0.6 | ٧ | | | V <sub>OH</sub> | Output Voltage HIGH | 2.4 | - | PVDD | V | | | A special VI<br>sources sho | DD, VSS supply is used only to support the digita<br>ould not drive these signals above the voltage PV | l output pins<br>'DD which su | . This mean:<br>upplies the o | s inherently<br>utput pins. | that in case | of tristate cond tions, external | | V <sub>IL</sub> | Input Voltage LOW | -0.5 | | 0.8 | V | | | V <sub>IH</sub> | Input Voltage HIGH for input pin TCK | 2.0 | _ | 6 | V | | | V <sub>IH</sub> | Input Voltage HIGH<br>for input pin TDI, TMS | 2.0 | - | PVDD<br>+ 0.3 | V | | | $\Phi_{ extsf{CYCL}}$ | JTAG Cycle Time | 100 | - | - | ns | | | ФН | TCK High Time | 50 | - | _ | пѕ | | | $\Phi_L$ | TCK Low Time | 50 | - | _ | пѕ | | | Cı | Input Capacitance of Pins TCK of Pins TDI and TMS | | | | pF<br>pF | | | Со | Output Capacitance (Pin TDO) | | | | pF | | | I <sub>IH</sub> | Input Pull-up Current (Pins TDI and TMS) | | | | mA | V <sub>I</sub> = V <sub>SS</sub> | | ıı | Input Leakage Current (Pin TCK) | | | | μА | V <sub>SS</sub> ≤V <sub>I</sub> ≤V <sub>DD</sub> | | I <sub>O</sub> | Output Leakage Current (Pin TDO) | | | | μА | TAP controller is in TEST-<br>RESET state | | | gger Hysteresis<br>ation defines the Schmitt Trigger Hysteresis of t | he inputs TC | K, TMS, and | d TDI. | - | | | V <sub>TRHL</sub> | Trigger Level at Transition High to Low | | 1.2 | | V | | | V <sub>TRLH</sub> | Trigger Level at Transition Low to High | | 1.6 | | V | | ## 6.6.10.1. Timing of the Test Access Port TAP Fig. 6-16: Timing of Test Access Port TAP | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|---------------------------------------------|------|------|------|------|-----------------| | ts | TMS, TDI Setup Time | | 3 | | ns | | | tн | TMS, TDI Hold Time | 3 | 4 | 4 | ns | | | t <sub>D</sub> | TCK to TDO Propagation Delay for Valid Data | 35 | 40 | 45 | ns | | | ton | TDO Turn-on Delay | 35 | 40 | 45 | ns | | | t <sub>OFF</sub> | TDO Turn-off Delay | 35 | 40 | 45 | ns | | #### 6.6.11. Characteristics, I<sup>2</sup>C Bus Interface | Symbol | Parameter | Pin<br>Name | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|------------------------------------|-------------|------|---------|------------|------|------------------------------------------------| | V <sub>ITF</sub> | Input Trigger Level<br>High to Low | SDA,<br>SCL | 1.5 | 0.3*VDD | 2.0 | ٧ | | | V <sub>ITR</sub> | Input Trigger Level<br>Low to High | | 2.5 | 0.6*VDD | 3.0 | ٧ | | | V <sub>ITH</sub> | Input Trigger Hysteresis | | 0.5 | - | - | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | _ | - | 0.4<br>0.6 | V | l <sub>1</sub> = 3 mA<br>l <sub>1</sub> = 6 mA | | V <sub>IH</sub> | Input Capacitance | | - | _ | 20 | pF | | | lı | Input Leakage Current | | -1 | _ | 1 | μА | $V_{ss} \le V_i \le V_{dd}$ | | t <sub>F</sub> | Signal Fall Time | | - | _ | 300 | ns | C <sub>L</sub> =400 pF | | t <sub>A</sub> | Signal Rise Time | | - | - | 1000 | ns | | | f <sub>SCL</sub> | Clock Frequency | SCL | 0 | _ | 400 | kHz | | | ts | Setup Time PREF to RES | PREF | 10 | | | ns | | | th | Hold Time PREF to RES | | 10 | | | ns | | The state of PREF and PIXCLK pins are sampled at the high (inactive) going edge of RES in order to determine two power-on parameters (see Fig. 6–17). PREF determines the I<sup>2</sup>C address: PREF=0: Address $\rightarrow$ 1000 011<sub>bin</sub> PREF=1: Address $\rightarrow$ 1000 111<sub>bin</sub> PIXLCK determines the internal ROM table which is used to initialize some of $I^2C$ and FP registers (see section 4.9.) Fig. 6–17: I<sup>2</sup>C Selection: Slave Address (PREF) and Init Table (PIXCLK) ## 6.6.12. Digital Video Interface The following timing specifications refer to the timing diagrams of sections 6.6.12.1., 6.6.12.2., 6.6.12.3., and 6.6.12.4. For pin driver specific values (driver types A and B) see 6.6.13. | Symbol | Parameter | Min. | Тур. | Max. | Unit | | |--------------------|---------------------------------------------------------------------|----------------|----------------|----------------|----------------|--| | OE: see 6.6 | .5. | | | | | | | PIXCLK: Sy | nchronous Mode | | | T | ns | | | t <sub>CLK13</sub> | Cycle Time at 13.5 MHz internal Data Rate | | 74 | <del> </del> | ns | | | t <sub>CLK20</sub> | Cycle Time at 20.25 MHz internal Data | | 49.4 | | 113 | | | KPIXCLK | Rate Duty Cycle Φ <sub>H</sub> / (Φ <sub>L+</sub> Φ <sub>H</sub> ) | | 50 | | % | | | t <sub>H2</sub> | Output Signal Hold Time for A [7:0] B [7:0] ALPHA | 15<br>16<br>16 | 16<br>17<br>17 | 18<br>19<br>19 | ns<br>ns<br>ns | | | t <sub>H3</sub> | Output Signal Hold Time of VACT | 3 | 4 of 13.5 | | | | | LLC (is of | nly available in synchronous output mode at a | transport | 13.5 | | ns | | | tLLC | Cycle Time | | 3, | | ns | | | | Pulse width 'HIGH' | 12 | 18 | 24 | | | | Φ <sub>H</sub> | Output Signal Hold Time for PIXCLK | 7 | 10 | 12 | ns | | | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|------------------------------------------------------------------------------|------|-----------------------------|---------------|----------------------|-----------------| | PIXCLK: As | ynchronous Mode | | | | | | | V <sub>IL</sub> | Input Voltage LOW | -0.5 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input Voltage HIGH<br>for input pin PIXCLK | 2.0 | - | PVDD +<br>0.3 | ٧ | | | V <sub>TRHL</sub> | Trigger Level at Transition High to Low | | 1.2 | | ٧ | | | V <sub>TRLH</sub> | Trigger Level at Transition Low to High | | 1.6 | | ٧ | | | Φ <sub>CYCL</sub> | Cycle Time | 35 | | | ns | | | Фн | Minimum Pulse width 'HIGH' | | - | - | ns | | | ΦL | Minimum Pulse width 'LOW' | | - | - | ns | | | to | Delay PIXCLK(input) to A [7:0] B [7:0] neg. edge of FE pos. edge of HF ALPHA | | 11<br>20<br>20<br>tbd<br>20 | | ns<br>ns<br>ns<br>ns | | A special PVDD, PVSS supply is used only to support the digital output pins. This means, inherently, that in case of tristate conditions, external sources should not drive these signals above the voltage PVDD which supplies the output pins. All timing specifications are based on the following assumptions: - the load capacitance of the fast pins (output driver type A) is $C_A = 30$ pF, - the load capacitance of the remaining pins (output driver type B) is C<sub>B</sub> = 50 pF; - no static currents are assumed; - the driving capability of the pads is STR = 4, which means that 5 of 8 output drivers are enabled. The typical case specification relates to: - the ambient temperature is $T_A = 25$ °C, which relates to a junction temperature of $T_J = 70$ °C; - the power supply of the pad circuits is PVDD = 3.3 V, and the power supply of the digital parts is VDD = 5.0 V. The best case specification relates to: - a junction temperature of T<sub>J</sub> = 0 °C; - the power supply of the pad circuits is PVDD = 3.6 V, and the power supply of the digital parts is VDD = 5.25 V. The worst case specification relates to: - a junction temperature of T<sub>J</sub> = 125 °C; - the power supply of the pad circuits is PVDD = 3.0 V, and the power supply of the digital parts is VDD = 4.75 V. Rise times are specified as a transition between 0.6 V to 2.4 V. Fall times are defined as a transition between 2.4 V to 0.6 V. 6.6.12.1. Characteristics, Synchronous Mode, 13.5 MHz Data Rate, "Single Clock" 6.6.12.2. Characteristics, Synchronous Mode, 20.25 MHz Data Rate, "Single Clock" 6.6.12.3. Characteristics, Synchronous Mode, 13.5 MHz Data Rate, "Double Clock" #### 6.6.12.4. Characteristics, Asynchronous Mode If the digital video interface is in asynchronous mode, then the data transfer is controlled by an external clock signal. Therefore, the interface signal PIXCLK is used as an input signal. The video data refers to the positive or negative slope of PIXCLK, depending on the setting of the I<sup>2</sup>C reg. F1<sub>hex</sub> bit[2]. In asynchronous mode, the PIXCLK is always a single edge clock. If luma and chroma data should be transferred via A-port (double clock mode), then each data requires a complete clock cycle of PIXCLK. A complete pixel (luma and chroma) needs two complete clock cycles. ## Start and End of an Asynchronous Transfer Mode #### 6.6.13. Characteristics, TTL Output Driver The drivers of the output pads are implemented as a parallel connection of 8 tristate buffers of the same size. The buffers are enabled depending on the desired driver strength. This opportunity offers the advantage of adapting the driver strength to on-chip and off-chip constraints, e.g. to minimize the noise resulting from steep signal transitions. The driving capability/strength is controlled by the state of the two $I^2C$ registers $F8_{hex}$ and $F9_{hex}$ . | F8 | Pad Driver Strength - TTL Output Pads Type A | | | | | | | |----|-----------------------------------------------------------------------------------|--|--|--|--|--|--| | | bit [2:0]: Driver strength of Port A[7:0] | | | | | | | | | bit [5:3]: Driver strength of PIXCLK, HF and FE | | | | | | | | | bit [7:6]: additional PIXCLK driver strength strength = bit [5:3] I {bit[7:6], 0} | | | | | | | | F9 | Pad Driver Strength – TTL Output Pads Type B | | | | | | | | | bit [2:0]: Driver strength of Port B[7:0] | | | | | | | | | bit [5:3]: Driver strength of HREF, VREF, PREF and ALPHA/TDO | | | | | | | Fig. 6-18: Block diagram of the output stages ## 6.6.13.1. TTL Output Driver Type A | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------|------------------------------------|-------|-------|-------|------|--------------------------------------| | TA | | 65 | RT | 0 | °C | Ambient Temperature | | VDD,<br>AVDD | | 4.75 | 5.0 | 5.25 | ٧ | Supply | | PVDD | · | 3.0 | 3.3 | 3.6 | ٧ | Pad Supply | | t <sub>RA</sub> | Rise time | 2 | 5 | 10 | ns | C <sub>I</sub> = 30 pF, strength = 5 | | t <sub>FA</sub> | Fall time | 2 | 5 | 10 | ns | C <sub>I</sub> = 30 pF, strength = 5 | | I <sub>OH</sub> (0) | Output High Current (strength = 0) | -1.37 | -2.25 | -2.87 | mA | V <sub>OH</sub> = 0.6 V | | I <sub>OL</sub> (0) | Output Low Current (strength = 0) | 1.75 | 3.5 | 4.5 | mA | V <sub>OH</sub> = 2.4 V | | I <sub>OH</sub> (7) | Output High Current (strength = 7) | -11 | -18 | -25 | mA | V <sub>OH</sub> = 0.6 V | | I <sub>OL</sub> (7) | Output Low Current (strength = 7) | 14 | 28 | 36 | mA | V <sub>OH</sub> = 2.4 V | | Co | High-Impedance Output Capacitance | | 5 | 8 | pF | | ### 6.6.13.2. TTL Output Driver Type B | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------|------------------------------------|-------|-------|-------|------|--------------------------------------| | TA | | 65 | RT | 0 | °C | Ambient Temperature | | VDD,<br>AVDD | | 4.75 | 5.0 | 5.25 | ٧ | Supply | | PVDD | | 3.0 | 3.3 | 3.6 | ٧ | Pad Supply | | t <sub>AB</sub> | Rise time | 6 | 12 | 25 | ns | C <sub>I</sub> = 50 pF, strength = 5 | | t <sub>FB</sub> | Fall time | 6 | 12 | 25 | ns | C <sub>i</sub> =50 pF, strength = 5 | | I <sub>OH</sub> (0) | Output High Current (strength = 0) | -0.63 | -1.13 | -1.38 | mA | V <sub>OH</sub> = 2.4 V | | l <sub>OL</sub> (0) | Output Low Current (strength = 0) | 0.81 | 1.81 | 2.38 | mA | V <sub>OH</sub> = 0.6 V | | 1 <sub>OH</sub> (7) | Output High Current (strength = 7) | -5 | -9 | -12 | mA | V <sub>OH</sub> = 2.4 V | | I <sub>OL</sub> (7) | Output Low Current (strength = 7) | 6.5 | 14.5 | 19 | mA | V <sub>OH</sub> = 0.6 V | | Co | High-Impedance Output Capacitance | | 5 | 8 | pF | | ## 6.6.14. Characteristics, Enable/Disable of Output Signals In order to enable the output pins of the VPX to achieve the high impedance/tristate mode, various controls have been implemented. The following paragraphs give an overview of the different tristate modes of the output signals. It is valid for all output pins, except the XTAL2 (which is the oscillator output) and the VRT pin (which is an analog reference voltage). #### BS (Boundary-Scan) Mode: The tristate control by the test access port TAP for boundary-scan has the highest priority. Even if the TAP-controller is in the EXTEST or CLAMP mode, the tristate behavior is only defined by the state of the different boundary scan registers for enable control. If the TAP controller is in HIGHZ mode, then all output pins are in tristate mode independently of the state of the different boundary scan registers for enable control. #### **RESET State:** If the TAP-controller is not in the EXTEST mode, then the RESET-state defines the state of all digital outputs. The only exception is made for the data output of the boundary scan interface TDO. If the circuit is in reset condition (RES = 0), then all output interfaces are in tristate mode. #### I<sup>2</sup>C Control: The tristate condition of groups of signals can also be controlled by setting the $l^2C$ -Register $F2_{hex}$ . If the circuit is neither in EXTEST mode nor RESET state, then the $l^2C$ -Register $F2_{hex}$ defines whether the output is in tristate condition or not. The $l^2C$ -Register #F1 uses different bits for different groups of outputs (see " $l^2C$ -Register Table"). #### Output Enable Input OE: The output enable signal $\overline{OE}$ only effects the video output ports. If the previous three conditions do not cause the output drivers to go into high impedance mode, then the $\overline{OE}$ signal defines the driving conditions of the video data ports. | EXTEST | RESET | J <sup>2</sup> C | OE# | Driver Stages | |----------|----------|------------------|-----|------------------------------------------------------------------------------------------------| | active | - | _ | _ | Output driver stages are defined by the state of the different boundary-scan enable registers. | | inactive | active | - | _ | Output drivers are in high impedance mode. | | inactive | inactive | = 0 | - | Output drivers are in high impedance mode. PIXCLK is working. | | inactive | inactive | = 1 | - | Output drivers HREF, VREF, PREF, FE, HF are working. | | inactive | inactive | = 1 | = 1 | Output drivers of ALPHA, A[7:0], B[7:0], and C[7:0] are in high impedance mode. | | inactive | inactive | = 1 | = 0 | Outputs ALPHA, A[7:0], B[7:0], and C[7:0] are working | Remark: EXTEST mode is an instruction conforming to the standard for Boundary-Scan Test IEEE 1149.1 - 1990 ## Output Enable by Pin OE | | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |----------------------------------------|-----------------------------------------------------------------|------|------|----------|------|-----------------| | Symbol | Input Voltage LOW | -0.5 | | 0.8 | ٧ | | | V <sub>IL</sub> | Input Voltage HIGH for Input pins OE, RES | 2.0 | - | 6 | V | | | | for Input pins OE, HES Trigger Level at Transition High to Low | | 1.2 | <b> </b> | V | | | V <sub>TRHL</sub><br>V <sub>TRLH</sub> | Trigger Level at Transition Low to High | | 1.6 | | V | | | ton | Output Enable OE of A[7:0], B[7:0], ALPHA | | 6 | | ns | | | toff | Output Disable OE of A[7:0], B[7:0], AL-PHA | | 8 | | ns | | #### Video Pixel Decoder Family Addendum #### 1. Introduction for Addendum VPX 3214C has two additional features compared to the VPX 3220A and VPX 3216B: - another output timing mode called NewVACT and - low power mode. #### 2. New Output Timing - NewVACT The VPX family operates with a system and sampling clock of 20.25 MHz. When the oscillator is not locked to the line frequency of the processed video signal, the number of samples per video scan line can vary from line to line. The HREF signal marks the active video line and has a fixed width of 1056 clocks. The inactive part of the HREF can therefore vary in length. The same principle applies to the VACT signal, the difference being that the active length of VACT equals the number of output pixels times transport rate of either 20.25 or 13.5 MHz. This behavior of HREF and VACT signals is well suited for the systems using state machines to handle these signals and data delivered from VPX. On the other hand this behavior causes problems in case the system uses plain counters to decide when to strobe the data. These sys- tems require that the inactive period of HREF also has a fixed length: they use the inactive going edge of HREF to reset their counters, count afterwards a certain amount of clocks and then strobe the preprogrammed number of data almost regardless of the state of VACT signal. That's why this new timing mode was introduced. In this mode signal at VACT pin has an unpredictable behavior and NewVACT signal is available at the HREF pin carrying all the information. It goes inactive, stays inactive for the programmable number of transport rate clocks. This inactive phase is at least 8 clocks long and can be extended in clock units to the maximum length of 23 by writing the field [3:0] of the OFIFO register (I<sup>2</sup>C address 0xF0). After that NewVACT goes active exactly before the first valid video data, so it still can be used as qualifier for the start of data. It stays active for the rest of the line regardless of the number of valid video data, so it can not be used as the end-qualifier. The system using the data has to count properly and strobe only the valid data. After reset, the VPX operates in its usual output timing mode. There are two registers controlling the new mode. The FP register is used to switch it on and off and $I^2C$ register is used to control the length of the HREF inactive period. | Symbol | Parameter | Min. Typ. | Max. Unit | Test Conditions | |--------|--------------------------------------------------|-----------|-----------|-----------------| | tHNVL | Hold Time of inactive going NewVACT after PIXCLK | 20 | ns | | | thnvh | Hold Time of active going NewVACT after PIXCLK | 15 | ns | | | tHV | Hold Time of VREF change after PIXCLK | 10 | ns | | #### NewVACT-Timing (13.5/20.25MHz) | C Reg. | Number<br>of Bits | Mode | Function | OFIFO | |-----------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | F0 | 8 | w | Output FIFO | | | ru | | | FIFO Control: (only available in Asynchronous Mode) bit [4:0]: FIFO Flag - Half Full Level (interface signal HF) | hfull | | | | NewVACT Control: (only available in Synchronous Mode) bit [3:0] : Additional length of NewVACT inactive period. Total length in clocks equals 8 + bit[3:0] bit [4] : reserved (must be set to zero) | | | | | | | bit [7:5] : Bus Shuffler 000 Out[23:0] = In[23:0] 001, 010 Out[23:0] = In[7:0, 23:8] 011 Out[23:0] = In[15:0, 23:16] 100 Out[23:0] = In[15:8, 23:16, 7:0] 101, 110 Out[23:0] = In[7:0, 15:8, 23:16] 111 Out[23:0] = In[23:16, 7:0, 15:8] Meaning: In[23:0] : Data from Color Space Stage Out[23:0] : Data to Output FIFO | shuf | | - w; writ | ol register modes<br>e/read register<br>ster is double late<br>ster is available of | hed | <ul> <li>r. read-only register</li> <li>v. register is latched with vsync</li> <li>A; VPX 3216 B returns valid ACK, aithough no internal action is performed</li> <li>VX demo software are given in the last column.</li> </ul> | | #### 3. Low power mode In order to accommodate power consumption critical applications, low power mode is introduced. It can be turned on and off through the I2C register 0xAA. There are three levels of low power. When any of them is turned on, VPX waits for at least one complete video scan line in order to complete all internal tasks and then goes into three-state mode. The exact moment is not precisely defined, so care should be taken to deactivate the system using VPX data before the end of the video scan line in which VPX is switched into low power mode. During the low power mode all the I<sup>2</sup>C and FP registers are preserved, so that VPX restores its normal operation as soon as low power mode is turned off without need for any reinitialization. On the other hand all the I<sup>2</sup>C and FP registers can be read / written as usual. The only exception is the third level (value of 3 in I<sup>2</sup>C register 0xAA) of low power. In that mode, I<sup>2</sup>C speeds above 100 kbit/sec are not allowed. In modes 1 and 2, I2C can be used up to the full speed of 400 kbit/sec. | I <sup>2</sup> C Reg.<br>Address | Number<br>of Bits | Mode | Function | Name | |----------------------------------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | AA | 8 | w | Low power | | | | | - | bit [1:0]: Low power 00 active mode 01 outputs three-stated; clock divided by 2; I <sup>2</sup> C full speed 10 outputs three-stated; clock divided by 4; I <sup>2</sup> C full speed 11 outputs three-stated; clock divided by 8; I <sup>2</sup> C only up to 100 kbit/sec | lowpow | The control register modes are --w: write/read register --r: read-only register --d: register is double latched --v: register is latched with veync --A: register is available only in VPX 3220 A; VPX 3216 B returns valid ACK, although no internal action is performed