# 4096-Bit (512 x 8) Bipolar PROM with Output Data Latches ### DISTINCTIVE CHARACTERISTICS - On-chip data latches - Latched true and complemented output enables for easy word expansion - · Predetermined OFF outputs on power-up - Fast access time 60 ns commercial and 90 ns military maximum - Platinum-Silicide fuses guarantee high reliability, fast programming and exceptionally high programming yields (typ > 98%) - Member of generic PROM series utilizing standard programming algorithm # **GENERAL DESCRIPTION** The Am27S15 (512-words by 8-bits) is a fully decoded, Schottky array, TTL Programmable Read-Only Memory (PROM), incorporating on-chip data and enable latches. This device has three-state outputs compatible with low-power Schottky bus standards capable of satisfying the requirements of a variety of microprogrammable controls. This device will operate in a transparent mode when the Output Latch Enable signal (LO) is held HIGH. When the Output Latch Enable signal is LOW, the output conditions present at the time of the HIGH-to-LOW transition of LO will be latched into the part. If LO is LOW upon power-up, the outputs (Q $_0$ - Q $_7$ ) will be in a floating or high-impedance state. ## **BLOCK DIAGRAM** ## PRODUCT SELECTOR GUIDE | Part Number | Am27S15 | | | |---------------------|---------|------|--| | Address Access Time | 60ns | 90ns | | | Operating Range | С | М | | Publication # Rev. Amendment 03183 D /0 Issue Date: May 1986 2-30 # CONNECTION DIAGRAM Top View CD001011 Note: Pin 1 is marked for orientation. NC = No Connection. # ORDERING INFORMATION (Cont'd.) Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: **A. Device Number** B. Speed Option (if applicable) C. Package Type D. Temperature Range E. Optional Processing # Valid Combinations AM27S15 PC, PCB, DC, DCB # Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) for APL products is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Device Class - D. Package Type # Valid Combinations /BJA with Output Data Latches #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. # PIN DESCRIPTION # A<sub>0</sub> - A<sub>8</sub> Address Inputs AM27S15 The 9-bit field presented at the address inputs selects one of 512 memory locations to be read from. # LO Output Latch Enable The LO signal controls both the data and enable latches. The LOW-to-HIGH transition of LO "Opens" the data and enable latches. The HIGH-to-LOW transition of LO "Closes" the data and enable latches. ### Q<sub>0</sub> - Q<sub>7</sub> Data Output Port Parallel data output from the data latches. The disabled state of these outputs is floating or high impedance. ## G<sub>1</sub>, G<sub>2</sub> Output Enable Controls the state of the Q-output, three-state drivers in conjunction with LO. # V<sub>CC</sub> Device Power Supply Pin The most positive of the logic power supply pins. #### GND Device Power Supply Pin The most negative of the logic power supply pins. # **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150°C | |-----------------------------------------------------------| | Ambient Temperature with | | Power Applied –55 to +125°C | | Supply Voltage0.5 V to +7.0 V | | DC Voltage Applied to Outputs | | (Except During Programming)0.5 V to +V <sub>CC</sub> Max. | | DC Voltage Applied to Outputs | | During Programming | | Output Current into Outputs During | | Programming (Max. Duration of 1 sec) 250 mA | | DC Input Voltage | | DC Input Current30 mA to +5 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** | Commercial (C) Devices | | |------------------------|--------------------| | Temperature,TA | 0 to +75°C | | Supply Voltage | +4.75 V to +5.25 V | | Military (M) Devices | | | Temperature,TC | 55 to +125°C | | Supply Voltage | +45 V to +55 V | Operating ranges define those limits between which the functionality of the device is guaranteed. Military products 100% tested at case temperature -55°C +25°C + 125°C. # DC CHARACTERISTICS over operating range unless otherwise specified\* | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | | Min. | Тур. | Max. | Unit | |---------------------|--------------------------|---------------------------------------------------------------------------------------------------------|------------------------|------|------|--------|-------| | Vari | Output HIGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -2.0 mA | COM'L | 2.7 | | | Volts | | Vон | Output High Voltage | VIN = VIH or VIL | MIL | 2.4 | | | VOILS | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 16 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | 0.5 | Volts | | VIH | Input HIGH Level | Guaranteed input logical HIGH voltage for all inputs (Note 3) | | 2.0 | | | Volt | | VII | Input Low Level | Guaranteed input logical LOW | COM'L | | | 0.85 | Volt | | V IL | input cow cever | voltage for all inputs (Note 3) | MIL | | | 0.80 | Volt | | In. | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.45 V | COM'L | | | -0.100 | mA | | IIL. | Input LOW Current | VCC - Max., V N - 0.45 V | MIL | | | -0.150 | | | ЧН | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 2.7 V | | | | 25 | μA | | Isc | Output Short Circuit | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 0.0 V | COM'L | -20 | | -70 | mA. | | isc | Current | (Note 1) | MIL | -15 | | -65 | | | loc | Power Supply Current | All inputs = GND | COM'L | | | 175 | | | 100 | Fower Supply Current | V <sub>CC</sub> = Max. | MiL | | | 185 | mA | | VI | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA | | | | -1.2 | Vol | | ICEX | Output Leakage | V <sub>CC</sub> = Max.,<br>V <sub>CC</sub> = 2.4 V | V <sub>O</sub> = 4.5 V | | | 40 | μА | | - CLA | Current | $V_{\overline{G}_1} = 2.4 \text{ V}$<br>$V_{\overline{G}_2} = 0.4 \text{ V}$ | Vo = 0.4 V | | | -40 | , | | CIN | Input Capacitance | V <sub>IN</sub> = 2.0 V @ f = 1 MHz (Note 2) | | | 5 | | | | Cout | Output Capacitance | V <sub>OUT</sub> = 2.0 V @ f = 1 MHz (Note 2) | | | 8 | | PF | Notes: 1. Not more than one output should be shorted at a time. Duration of the short circuit test should not be more than one second. 2. These parameters are not 100% tested, but are periodically sampled. 3. These are absolute voltages with respect to device ground pin and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. <sup>\*</sup>See the last page of this spec for Group A Subgroup Testing information. # SWITCHING TEST CIRCUITS A. Output Load for All AC Tests Except TGVQZ B. Output Load for TGVQZ Notes: 1. All device test loads should be located within 2" of device output pin. 2. S<sub>1</sub> is open for Output Data HIGH to Hi-Z and Hi-Z to Output Data HIGH tests. S<sub>1</sub> is closed for all other AC tests. 3. Load capacitance includes all stray and fixture capacitance. SWITCHING CHARACTERISTICS over operating range unless otherwise specified (Note 1)\* | | | Parameter | co | M'L | MIL | | | |-----|---------------------|----------------------------------------------------------------|------|------|------|------|-------| | No. | Parameter<br>Symbol | Parameter Description | Min. | Max. | Min. | Max. | Units | | 1 | TAVQV | Address Valid to Output Valid | | 60 | | 90 | ns | | 2 | TG1HQZ<br>TG2LQZ | Delay from Output Enable (HIGH or LOW) to Output Hi-Z (Note 2) | | 40 | | 50 | ns | | 3 | TGVQV | Delay from Output Enable Valid to Output Valid (HIGH or LOW) | | 40 | | 50 | ns | | 4 | TLOHLOL | Latch Enable Pulse Width (HIGH) | 30 | | 40 | | ns | | 5 | TAVLOL | Address Valid to Latch Enable LOW Setup Time | 60 | | 90 | | ns | | 6 | TLOLAX | Latch Enable LOW to Address Change Hold Time | 0 | | 5 | | ns | | 7 | TGVLOL | Output Enable Valid to Latch Enable LOW Setup Time | 40 | | 50 | | ns | | 8 | TLOLGX | Latch Enable LOW to Output Enable Change Hold Time | 10 | | 10 | | ns | | 9 | TLOHQZ | Delay from LO HIGH to Output Disabled (Note 2) | | 35 | | 45 | ns | See also Switching Test Circuits. Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V using test load in A under Switching Test Circuits. TG1HQZ, TG2LQZ, and TLOHQZ are measured at steady state HIGH output voltage -0.5 V and steady state LOW output voltage +0.5 V output levels using the test load in B under Switching Test Circuits. \*See the last page of this spec for Group A Subgroup Testing information. # GROUP A SUBGROUP TESTING # DC CHARACTERISTICS | Parameter<br>Symbol | Subgroups | |---------------------|-----------| | Voн | 1, 2, 3 | | VOL | 1, 2, 3 | | VIH | 1, 2, 3 | | V <sub>IL</sub> | 1, 2, 3 | | IIL | 1, 2, 3 | | ΉΗ | 1, 2, 3 | | Isc | 1, 2, 3 | | 1cc | 1, 2, 3 | | ICEX | 1, 2, 3 | # SWITCHING CHARACTERISTICS | No. | Parameter<br>Symbol | Subgroups | |-----|---------------------|-----------| | 1 | TAVQV | 9, 10, 11 | | 2 | TG1HQZ<br>TG2LQZ | 9, 10, 11 | | 3 | TGVQV | 9, 10, 11 | | 4 | TLOHLOL | 9, 10, 11 | | 5 | TAVLOL | 9, 10, 11 | | 6 | TLOLAX | 9, 10, 11 | | 7 | TGVLOL | 9, 10, 11 | | 8 | TLOLGX | 9, 10, 11 | | 9 | TLOHQZ | 9, 10, 11 | | | Functional<br>Tests | 7, 8 | # MILITARY BURN-IN Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option.