# **NEC** NEC LCD Technologies, Ltd. # TFT COLOR LCD MODULE NL204153AC21-09 54cm (21.3 Type) **QXGA** LVDS interface (4 ports) # PRELIMINARY DATA SHEET DOD-PP-0442 (2nd edition) This PRELIMINARY DATA SHEET is updated document from DOD-PP-0281(1). All information is subject to change without notice. Please confirm the sales representative before starting to design your system. #### INTRODUCTION The Copyright to this document belongs to NEC LCD Technologies, Ltd. (hereinafter called "NEC"). No part of this document will be used, reproduced or copied without prior written consent of NEC. NEC does and will not assume any liability for infringement of patents, copyrights or other intellectual property rights of any third party arising out of or in connection with application of the products described herein except for that directly attributable to mechanisms and workmanship thereof. No license, express or implied, is granted under any patent, copyright or other intellectual property right of NEC. Some electronic parts/components would fail or malfunction at a certain rate. In spite of every effort to enhance reliability of products by NEC, the possibility of failures and malfunction might not be avoided entirely. To prevent the risks of damage to death, human bodily injury or other property arising out thereof or in connection therewith, each customer is required to take sufficient measures in its safety designs and plans including, but not limited to, redundant system, fire-containment and anti-failure. The products are classified into three quality grades: "Standard", "Special", and "Specific" of the highest grade of a quality assurance program at the choice of a customer. Each quality grade is designed for applications described below. Any customer who intends to use a product for application other than that of Standard quality grade is required to contact an NEC sales representative in advance. The **Standard** quality grade applies to the products developed, designed and manufactured in accordance with the NEC standard quality assurance program, which are designed for such application as any failure or malfunction of the products (sets) or parts/components incorporated therein a customer uses are, directly or indirectly, free of any damage to death, human bodily injury or other property, like general electronic devices. Examples: Computers, office automation equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment, industrial robots, etc. The **Special** quality grade applies to the products developed, designed and manufactured in accordance with an NEC quality assurance program stricter than the standard one, which are designed for such application as any failure or malfunction of the products (sets) or parts/components incorporated therein a customer uses might directly cause any damage to death, human bodily injury or other property, or such application under more severe condition than that defined in the Standard quality grade without such direct damage. Examples: Control systems for transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, medical equipment not specifically designed for life support, safety equipment, etc. The **Specific** quality grade applies to the products developed, designed and manufactured in accordance with the standards or quality assurance program designated by a customer who requires an extremely higher level of reliability and quality for such products. Examples: Military systems, aircraft control equipment, aerospace equipment, nuclear reactor control systems, medical equipment/devices/systems for life support, etc. The quality grade of this product is the "Standard" unless otherwise specified in this document. ## **CONTENTS** | INTRODUCTION | 2 | |-------------------------------------------|----------| | 1. OUTLINE | 4 | | 1.1 STRUCTURE AND PRINCIPLE | | | 1.2 APPLICATION | | | 1.3 FEATURES | | | 2. GENERAL SPECIFICATIONS | | | 3. BLOCK DIAGRAM | | | 4. DETAILED SPECIFICATIONS | | | 4.1 MECHANICAL SPECIFICATIONS | | | 4.2 ABSOLUTE MAXIMUM RATINGS | | | 4.3 ELECTRICAL CHARACTERISTICS | | | 4.3.1 LCD panel signal processing board | | | 4.3.2 Inverter | | | 4.3.3 Inverter current wave | | | 4.3.4 Power supply voltage ripple | | | 4.3.5 Fuse | | | 4.4 POWER SUPPLY VOLTAGE SEQUENCE | 10<br>11 | | 4.4.1 LCD panel signal processing board | | | 4.4.1 LCD paner signal processing board | | | 4.4.2 Inverter | | | 4.5.1 LCD panel signal processing board | | | 4.5.1 LCD paner signal processing board | | | 4.5.2 Inverter | | | 4.5.3 Positions of socket | | | | | | 4.6.1 Luminance control methods | | | 4.6.2 Detail of BRTP timing | | | | | | 4.8 DISPLAY COLORS AND INPUT DATA SIGNALS | | | 4.9 INPUT SIGNAL TIMINGS | | | 4.9.1 Timing characteristics | | | 4.9.2 Input signal timing chart | 22 | | 4.10 LVDS DATA TAKANSMISSION METHOD | | | | | | 4.12 PIXEL ARRANGNMENT | | | 4.13 OPTICS | | | 4.13.1 Optical characteristics | | | 4.13.2 Definition of contrast ratio | | | 4.13.3 Definition of luminance uniformity | | | 4.13.4 Definition of response times | | | 4.13.5 Definition of viewing angles | | | 5. RELIABILITY TESTS | | | 6. PRECAUTIONS | | | 6.1 MEANING OF CAUTION SIGNS | | | 6.2 CAUTIONS | | | 6.3 ATTENTIONS | | | 6.3.1 Handling of the product | | | 6.3.2 Environment. | | | 6.3.3 Characteristics | | | 6.3.4 Other | | | 7. OUTLINE DRAWINGS | | | 7.1 FRONT VIEW | | | 7.2 REAR VIEW | 34 | | REVISION HISTORY | 35 | #### 1. OUTLINE #### 1.1 STRUCTURE AND PRINCIPLE Color LCD module NL204153AC21-09 is composed of the amorphous silicon thin film transistor liquid crystal display (a-Si TFT LCD) panel structure with driver LSIs for driving the TFT (Thin Film Transistor) array and a backlight. The a-Si TFT LCD panel structure is injected liquid crystal material into a narrow gap between the TFT array glass substrate and a color-filter glass substrate. Color data signals from a host system (e.g. signal generator, etc.) are modulated into best form for active matrix system by a signal processing board, and sent to the driver LSIs which drive the individual TFT arrays. The TFT array as an electro-optical switch regulates the amount of transmitted light from the backlight assembly, when it is controlled by data signals. Color images are created by regulating the amount of transmitted light through the TFT array of red, green and blue dots. #### 1.2 APPLICATION • Monitor for PC #### 1.3 FEATURES - Ultra-wide viewing angle (Adoption of Ultra-Advanced Super Fine TFT (UA-SFT)) - Wide color gamut - High luminance - High contrast - Low reflection - High resolution QXGA (2,048 × 1,536 pixels, 1 pixel consists of 3 sub-pixels) - 256 gray scale in each R, G, B sub-pixel (8-bit), 16,777,216 colors - LVDS interface - Selectable LVDS data input map - Small foot print - Incorporated direct light type backlight with an inverter - Replaceable inverter 2 2 2 2 2 2 ## 2. GENERAL SPECIFICATIONS | Display area | 433.152 (H) × 324.864 (V) mm | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Diagonal size of display | 54cm (21.3 inches) | | Drive system | a-Si TFT active matrix | | Display color | 16,777,216 colors (8-bit) | | Pixel | 2,048 (H) × 1,536 (V) pixels (1 pixel consists of 3 sub-pixels (RGB).) | | Pixel arrangement | RGB (Red dot, Green dot, Blue dot) vertical stripe | | Sub-pixel pitch | 0.0705 (H) × 0.2115 (V) mm | | Pixel pitch | 0.2115 (H) × 0.2115 (V) mm | | Module size | 457.0 (W) × 350.0 (H) × 34.0 (D) mm (typ.) | | Weight | 2,700g (typ.) | | Contrast ratio | 750:1 (typ.) | | Viewing angle | At the contrast ratio ≥ 10:1 • Horizontal: Right side 85° (typ.), Left side 85° (typ.) • Vertical: Up side 85° (typ.), Down side 85° (typ.) | | Designed viewing direction | Viewing angle with optimum grayscale (γ=DICOM): normal axis (perpendicular) Note1 | | Polarizer surface | Antiglare | | Polarizer pencil-hardness | 2H (min.) [by JIS K5400] | | Color gamut | At LCD panel center 72 % (typ.) [against NTSC color space] | | Response time | $Ton + Toff (10\% \longleftrightarrow 90\%)$ 24ms (typ.) | | Luminance | At the maximum luminance control 800cd/m² (typ.) | | Signal system | 4 ports LVDS interface (THC63LVD824×2pcs, THine Electronics, Inc. or equivalent) [RGB 8-bit signals, Data enable signal (DE), Dot clock (CK)] | | Power supply voltage | LCD panel signal processing board: 12.0V<br>Inverter: 24.0V | | Backlight | Direct light type: 16 cold cathode fluorescent lamps with an inverter Replaceable part Inverter: 213PW071 | | Power consumption | At checkered flag pattern, the maximum luminance control 73.2W (typ.) | Note1: When the product luminance is 400cd/m<sup>2</sup>, the gamma characteristic is designed to $\gamma$ =DICOM. #### 3. BLOCK DIAGRAM Note1: Relations between GND (Signal ground), FG (Frame ground) and GNDB (Inverter ground) in the LCD module are as follows. | GND - FG | Connected | |------------|---------------| | GND - GNDB | Not connected | | FG - GNDB | Not connected | Note2 GND, FG and GNDB must be connected to customer equipment's ground, and it is recommended that GND, FG and customer inverter ground are connected together in customer equipment. #### 4. DETAILED SPECIFICATIONS #### 4.1 MECHANICAL SPECIFICATIONS | Parameter | Specification | | | | |--------------|--------------------------------------------------------------------------------------------------------------|--------------|----|--| | Module size | $457.0 \pm 0.5 \text{ (W)} \times 350.0 \pm 0.5 \text{ (H)} \times 34.0 \text{ (typ., D)}$<br>37.0 (max. D) | Note1, Note2 | mm | | | Display area | 433.152 (H) × 324.864 (V) | Note2 | mm | | | Weight | 2,700 (typ.), 2,900 (max.) | | g | | Note1: Excluding warpage of the signal processing board cover and the connection board cover. Note2: See "7. OUTLINE DRAWINGS". #### 4.2 ABSOLUTE MAXIMUM RATINGS | Parameter | | | Symbol | Rating | Unit | Remarks | |---------------------------|-----------------------------------|------------------------------|----------|---------------|------------------|------------------| | Power supply | LCD panel signal processing board | | VDD | -0.3 to +14.0 | V | | | voltage | In | verter | VDDB | -0.3 to +27.0 | V | - | | | | al processing board<br>lote1 | Vi | -0.3 to +2.8 | V | VDD= 12.0V | | | | BRTI signal | VBI | -0.3 to +1.5 | V | | | Input voltage for signals | Inverter | BRTP signal | VBP | -0.3 to +5.5 | V | VDDB= 12.0V | | | Inverter | BRTC signal | VBC | -0.3 to +5.5 | V | VDDB= 12.0V | | | | PWSEL signal | VBS | -0.3 to +5.5 | V | | | | Storage temperat | ure | Tst | -20 to +60 | °C | - | | 0 | - 4 | Front surface | TopF | 0 to +55 | °C | Note2 | | Operating | g temperature | Rear surface | TopR | 0 to + 60 | °C | Note3 | | | | | | ≤ 95 | % | Ta ≤ 40°C | | | Relative humidi<br>Note4 | ty | RH | ≤ 85 | % | 40°C < Ta ≤ 50°C | | | | | | ≤ 70 | % | 50°C < Ta ≤ 55°C | | | Absolute humidity Note4 | | | ≤ 73<br>Note5 | g/m <sup>3</sup> | Ta > 55°C | | | Operating altitude | | | ≤ 4,850 | m | 0°C≤ Ta ≤ 55°C | | | Storage altitud | | ≤ 13,600 | m | -20°C≤ Ta ≤ 60°C | | Note1: DA0+/-, DA1+/-, DA2+/-, DA3+/-, CKA+/-, DB0+/-, DB1+/-, DB2+/-, DB3+/-, CKB+/-, DC0+/-, DC1+/-, DC2+/-, DC3+/-, CKC+/-, DD0+/-, DD1+/-, DD2+/-, DD3+/-, CKD+/-, BSEL. Note2: Measured at center of LCD panel surface (including self-heat) Note3: Measured at center of LCD module's rear shield surface (including self-heat) Note4: No condensation Note5: Water amount at Ta= 55°C and RH= 70% 2 #### 4.3 ELECTRICAL CHARACTERISTICS ## 4.3.1 LCD panel signal processing board $(Ta=25^{\circ}C)$ | Parameter | | Symbol | min. | typ. | max. | Unit | Remarks | | |----------------------------------|------|--------|------|--------------|--------------|-------|---------------|--| | Power supply voltage | | VDD | 10.8 | 12.0 | 13.2 | V | - | | | Power supply current | | IDD | - | 500<br>Note1 | 900<br>Note2 | mA | at VDD= 12.0V | | | Permissible ripple voltage | | VRP | - | - | 100 | mVp-p | for VDD | | | Differential input threshold | High | VTH | - | - | +100 | mV | at VCM= 1.2V | | | voltage | Low | VTL | -100 | - | - | mV | Note3, Note4 | | | Input voltage swing | | VI | 0 | - | 2.4 | V | Note4 | | | Terminating resistance | | RT | - | 100 | - | Ω | - | | | Control signal input | High | VIH | Kee | p this pin o | pen. | - | | | | threshold voltage | Low | VIL | 0 | - | 0.5 | V | Note5 | | | Control signal input current Low | | IIL | -10 | - | 10 | μΑ | | | Note1: Checkered flag pattern (by EIAJ ED-2522) Note2: Pattern for maximum current Note3: Common mode voltage for LVDS driver Note4: DA0+/-, DA1+/-, DA2+/-, DA3+/-, CKA+/-, DB0+/-, DB1+/-, DB2+/-, DB3+/-, CKB+/-, DC0+/-, DC1+/-, DC2+/-, DC3+/-, CKC+/-, DD0+/-, DD1+/-, DD2+/-, DD3+/-, CKD+/- Note5: BSEL #### 4.3.2 Inverter | | | | | | | | | (Ta= 25°C) | _ | |---------------------------|------------------|------|--------|-------|-------|-------|------|-----------------------------------------------------|---| | | Parameter | | Symbol | min. | typ. | max. | Unit | Remarks | | | Power supply voltage | | VDDB | 22.8 | 24.0 | 25.2 | V | - | | | | Powe | r supply current | | IDDB | 2,500 | 2,800 | 3,100 | mA | VDDB= 24.0V,<br>At the maximum<br>luminance control | 2 | | | BRTI signal | | VBI | 0.25 | - | 1.0 | V | | | | D D TO | DDTD signal | High | VBPH | 2.0 | - | 5.25 | V | | | | | BRTP signal | Low | VBPL | 0 | - | 0.8 | V | | | | Input voltage for signals | DDTC -:1 | High | VBCH | 2.0 | - | 5.25 | V | | | | | BRTC signal | Low | VBCL | 0 | - | 0.8 | V | | | | | PWSEL signal | High | VPSH | 2.0 | - | 5.25 | V | | 2 | | | | Low | VPSL | 0 | - | 0.8 | V | | | | | BRTI signal | | IBI | -200 | - | 1,000 | μΑ | - | 2 | | | DDTD -:1 | High | IBPH | - | - | 1,000 | μΑ | | 2 | | | BRTP signal | Low | IBPL | -600 | - | - | μΑ | | | | Input current for signals | DDTC -:1 | High | IBCH | - | - | 440 | μΑ | | 2 | | 101 SIGNAIS | BRTC signal | Low | IBCL | -600 | - | - | μΑ | | | | | DWCEL -:1 | High | IPSH | - | - | 440 | μΑ | | 2 | | | PWSEL signal | Low | IPSL | -600 | - | - | μΑ | | ľ | #### 4.3.3 Inverter current wave At the maximum luminance control: 100% At the minimum luminance control: 20% Luminance control frequency: 255Hz (typ.) Note1: Luminance control frequency indicate the input pulse frequency, when select the external pulse control. See "4.6.2 Detail of BRTP timing". Note2: The power supply lines (VDDB and GNDB) have large ripple voltage (See "4.3.4 Power supply voltage ripple".) during luminance control. There is the possibility that the ripple voltage produces acoustic noise and signal wave noise in audio circuit and so on. Put a capacitor $(5,000 \text{ to } 6,000\mu\text{F})$ between the power supply lines (VDDB and GNDB) to reduce the noise, if the noise occurred in the circuit. ## 4.3.4 Power supply voltage ripple This product works, even if the ripple voltage levels are beyond the permissible values as following the table, but there might be noise on the display image. | Power supply voltage | | Ripple voltage Note1 (Measure at input terminal of power supply) | Unit | |----------------------|-------|------------------------------------------------------------------|-------| | VDD | 12.0V | ≤ 100 | mVp-p | | VDDB | 24.0V | ≤ 200 | mVp-p | Note1: The permissible ripple voltage includes spike noise. Example of the power supply connection a) Separate the power supply b) Put in the filter #### 4.3.5 Fuse | Parameter | | Fuse | Dating | Eusing ourrant | Remarks | |-----------|------------|----------------------------|--------|----------------------|---------| | | Туре | Supplier | Rating | Fusing current | | | VDD | FCC16202AB | KAMAYA ELECTRIC 2.0A 4.0A, | | | | | VDD | | Co., Ltd. | 32V | 5 seconds<br>maximum | Note1 | | VDDB | 11CT 6 2 A | SOC | 6.3A | 10A,<br>5 seconds | Note1 | | VDDB | 11CT-6.3A | | 72V | maximum | | Note1: The power supply capacity should be more than the fusing current. If it is less than the fusing current, the fuse may not blow in a short time, and then nasty smell, smoke and so on may occur. #### 4.4 POWER SUPPLY VOLTAGE SEQUENCE #### 4.4.1 LCD panel signal processing board \*1: DA0+/-, DA1+/-, DA2+/-, DA3+/-, CKA+/-, DB0+/-, DB1+/-, DB2+/-, DB3+/-, CKB+/-, DC0+/-, DC1+/-, DC2+/-, DC3+/-, CKC+/-, DD0+/-, DD1+/-, DD2+/-, DD3+/-, CKD+/- \*2: LVDS signals should be measured at the terminal of 100 $\Omega$ resistance. Note1: In terms of voltage variation (voltage drop) while VDD rising edge is below 10.8V, a protection circuit may work, and then this product may not work. Note2: LVDS signals must be Low or High-impedance, exclude the VALID period (See above sequence diagram), in order to avoid that internal circuits is damaged. If some of signals are cut while this product is working, even if the signal input to it once again, it might not work normally. VDD should be cut when the display and function signals are stopped. Note3: The backlight should be turned on within the valid period of LVDS signals, in order to avoid unstable data display. #### 4.4.2 Inverter Note1: The backlight should be turned on within the valid period of LVDS signals, in order to avoid unstable data display. Note2: If tr is more than 800ms, the backlight will be turned off by a protection circuit for inverter. Note3: When VDDB is ON and BRTC is high, voltage to BRTI, BRTP and PWSEL terminals should be applied. 2 #### 4.5 CONNECTIONS AND FUNCTIONS FOR INTERFACE PINS 4.5.1 LCD panel signal processing board CN1 socket (LCD module side): FI-WE41P-HFE (Japan Aviation Electronics Industry Limited (JAE)) Adaptable plug: FI-W41S (Japan Aviation Electronics Industry Limited (JAE)) | Adaptabl | <u> </u> | FI-W41S (Japan Avia | ation Electronic | | (JAL)) | - | | |----------|--------------|----------------------------------|-----------------------------------|--------------------------------|--------|---------|--| | Pin No. | Symbol | Signal | | Remarks | | | | | 1 | RSVD1 | Reserved | Connect to sign | al ground. | | | | | 2 | N.C. | - | | | | | | | 3 | N.C. | - | Keep this pin Open. | | | | | | 4 | N.C. | - | | | | | | | 5 | N.C. | - | | | | | | | 6 | N.C. | - | | | | | | | 7 | N.C. | - | ] | | | | | | 8 | N.C. | - | | | | | | | 0 | DODI | Selection of LVDS data input map | See "4.7 METI<br>TRANSMITTI | HOD OF CONNECT<br>ER".<br>BSEL | Mode | VDS | | | 9 | BSEL | (Pull-up 25kΩ) | | | A | | | | | | | | Open | | | | | | | | | Low | C | | | | 10 | RSVD2 | Reserved | Keep this pin O | pen. | | | | | 11 | GND | Signal ground | Note1 | | | | | | 12 | DB3+ | Pixel data B3 | LVDS differenti | ial data input | Note: | 2 | | | 13 | DB3- | | | | | | | | 14 | GND | Signal ground | Note1 | | | | | | 15 | CKB+ | Pixel clock B | LVDS differenti | ial clock input | Note: | 2 | | | 16 | CKB- | G: 1 1 | | • | | | | | 17 | GND<br>DB2+ | Signal ground | Note1 | | | | | | 18<br>19 | DB2+<br>DB2- | Pixel data B2 | LVDS differential data input Note | | | 2 | | | 20 | GND | Signal ground | Note1 | | | | | | 21 | DB1+ | | | | | | | | 22 | DB1- | Pixel data B1 | LVDS differential data input No. | | | 2 | | | 23 | GND | Signal ground | Note1 | | | | | | 24 | DB0+ | | | | | _ | | | 25 | DB0- | Pixel data B0 | LVDS differential data input | | Note | 2 | | | 26 | GND | Signal ground | Note1 | | | | | | 27 | DA3+ | | LVDC different | ial data input | NI-4-/ | 2 | | | 28 | DA3- | Pixel data A3 | LVDS differenti | iai data iliput | Note: | <i></i> | | | 29 | GND | Signal ground | Note1 | | | | | | 30 | CKA+ | Pixel clock A | LVDS differenti | ial clock input | Note: | $_{2}$ | | | 31 | CKA- | | | iai ciock input | 1,010. | _ | | | 32 | GND | Signal ground | Note1 | | | | | | 33 | DA2+ | Pixel data A2 | LVDS differenti | ial data input | Note: | 2 | | | 34 | DA2- | | | P | | | | | 35 | GND | Signal ground | Note1 | | | | | | 36 | DA1+ | Pixel data A1 | LVDS differenti | ial data input | Note: | 2 | | | 37 | DA1- | | | • | | | | | 38 | GND | Signal ground | Note1 | | | | | | 39 | DA0+ | Pixel data A0 | LVDS different | ial data input | Note | 2 | | | 40 | DA0- | Cional argund | | | | | | | 41 | GND | Signal ground | Note1 | | | | | Note1: All GND terminals should be used without any non-connected lines. Note2: Twist pair wires with $100\Omega$ (Characteristic impedance) should be used between LCD panel signal processing board and LVDS transmitter. CN1: View from insert direction | 41 39 | <br>3 | 1 | | |-------|-------|---|---| | 40 38 | <br>4 | 2 | Н | CN2 socket (LCD module side): FI-WE31P-HFE (Japan Aviation Electronics Industry Limited (JAE)) Adaptable plug: FI-W31S (Japan Aviation Electronics Industry Limited (JAE)) | Adaptable plug: F1-w318 (Japan Aviation Electronics Industry Limited (JAE)) | | | | | |-----------------------------------------------------------------------------|--------------|-----------------|-------------------------------------|---| | Pin No. | Symbol | Signal | Remarks | | | 1 | GND | Signal ground | Note1 | | | 2 | DD3+ | Pixel data D3 | LVDS differential data input Note2 | , | | 3 | DD3- | | EV DS differential data input | , | | 4 | GND | Signal ground | Note1 | | | 5 | CKD+ | - Pixel clock D | LVDS differential clock input Note2 | , | | 6 | CKD- | | • | , | | 7 | GND | Signal ground | Note1 | | | 8 | DD2+ | Pixel data D2 | LVDS differential data input Note2 | , | | 9 | DD2- | | | | | 10 | GND | Signal ground | Note1 | | | 11 | DD1+ | Pixel data D1 | LVDS differential data input Note2 | 2 | | 12 | DD1- | | • | | | 13 | GND | Signal ground | Note1 | | | 14 | DD0+ | Pixel data D0 | LVDS differential data input Note2 | 2 | | 15 | DD0- | | ^ | | | 16 | GND | Signal ground | Note1 | | | 17 | DC3+ | Pixel data C3 | LVDS differential data input Note2 | 2 | | 18 | DC3- | a: 1 | • | | | 19 | GND | Signal ground | Note1 | | | 20 | CKC+ | Pixel clock C | LVDS differential clock input Note2 | 2 | | 21 | CKC- | a: 1 | · | | | 22 | GND | Signal ground | Note1 | | | 23 | DC2+ | Pixel data C2 | LVDS differential data input Note2 | 2 | | 24 | DC2- | G: 1 1 | N . 1 | | | 25 | GND | Signal ground | Note1 | | | 26 | DC1+ | Pixel data C1 | LVDS differential data input Note2 | 2 | | 27 | DC1-<br>GND | Cional amound | Note1 | | | 28<br>29 | DC0+ | Signal ground | Note1 | | | 30 | DC0+<br>DC0- | Pixel data C0 | LVDS differential data input Note2 | 2 | | 31 | GND | Signal ground | Note1 | | | 31 | UND | Signal ground | NOTE | | Note1: All GND terminals should be used without any non-connected lines. Note2: Twist pair wires with $100\Omega$ (Characteristic impedance) should be used between LCD panel signal processing board and LVDS transmitter. CN2: View from insert direction | 31 29 | <br>3 1 | |-------|---------| | 30 28 | <br>4 2 | CN3 socket (LCD module side): IL-Z-8PL-SMTY (Japan Aviation Electronics Industry Limited (JAE)) Adaptable plug: IL-Z-8S-S125C (Japan Aviation Electronics Industry Limited (JAE)) | Pin No. | Symbol | Function | Description | |---------|--------|---------------|-------------| | 1 | VDD | | | | 2 | VDD | Power supply | Note1 | | 3 | VDD | 1 ower suppry | Note1 | | 4 | VDD | | | | 5 | GND | | | | 6 | GND | Signal ground | Note1 | | 7 | GND | Signal ground | Note1 | | 8 | GND | | | Note1: All VDD and GND terminals should be used without any non-connected lines. NL204153AC21-09 #### 4.5.2 Inverter CN201 socket (LCD module side): DF3Z-10P-2H (2\*) (HIROSE ELECTRIC Co,.Ltd.) DF3-10S-2C (HIROSE ELECTRIC Co,.Ltd.) Adaptable plug: | Pin No. | Symbol | Function | Description | |---------|--------|-----------------|-------------| | 1 | GNDB | | | | 2 | GNDB | | | | 3 | GNDB | Inverter ground | Note1 | | 4 | GNDB | | | | 5 | GNDB | | | | 6 | VDDB | | | | 7 | VDDB | | | | 8 | VDDB | Power supply | Note1 | | 9 | VDDB | | | | 10 | VDDB | | | Note1: All VDDB and GNDB terminals should be used without any non-connected lines. CN202 socket (LCD module side): IL-Z-9PL-SMTYE (Japan Aviation Electronics Industry Limited (JAE)) Adaptable plug: IL-Z-9S-S125C3 (Japan Aviation Electronics Industry Limited (JAE)) | Pin No. | Symbol | Function | Description | |---------|--------|----------------------------------------------|-----------------------------------------------| | 1 | GNDB | Inverter ground | Note1 | | 2 | GNDB | inverter ground | Note1 | | 3 | N.C. | - | Keep this pin Open. | | 4 | BRTC | Backlight ON/OFF control signal | High or Open: Backlight ON Low: Backlight OFF | | 5 | BRTH | Luminance control terminal | | | 6 | BRTI | Lummance control terminal | Note2, Note3 | | 7 | BRTP | BRTP signal | | | 8 | GNDB | Inverter ground | Note1 | | 9 | PWSEL | Selection of luminance control signal method | Note2, Note3 | Note1: All GNDB terminals should be used without any non-connected lines. Note2: See "4.6.1 LUMINANCE CONTROL ". Note3: When VDDB is ON and BRTC is high, voltage to BRTI, BRTP and PWSEL terminals should be applied. ## 4.5.3 Positions of socket #### 4.6 LUMINANCE CONTROL #### 4.6.1 Luminance control methods | Method | | Adjustment and l | PWSEL terminal | BRTP terminal | | |---------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|---------------|--| | | • Adju | stment | | | | | Variable resistor<br>control<br>Note1 | ±5%, 1<br>lumina<br>lumina<br>The re<br>termina | esistor ( <b>R</b> ) must be conals. | um<br>um | | | | | • Lum | inance ratio Note3 | | | | | | | Resistance | | | | | | | 1.5kΩNote4 | High or Open | Open | | | | | 10kΩ | | | | | Voltage control Note1 Note5 | Voltage<br>VBI v<br>control<br>lumina<br>Lumi | his | | | | | | | 1.0V | 100% (Max. Luminance) | | | | Pulse width<br>modulation<br>Note1 | termin<br>BRTP<br>BRTP | width modulation (PWM)<br>al is Low and PWM sign<br>terminal. The luminance | nto | BRTP signal | | | Note2<br>Note6 | | Duty ratio | | | | | 110100 | | 0.2 Note4 | 20% (Min. Luminance) | | | | | | 0.2 Note4 | 20% (Will. Lullillance) | | | Note1: In case of the variable resistor control method and the voltage control method, noises may appear on the display image depending on the input signals timing for LCD panel signal processing board. ## Use PWM method, if interference noises appear on the display image! Note2: The inverter will stop working, if the Low period of BRTP signal is more than 500ms while BRTC signal is High or Open. Then the backlight will not turn on anymore, even if BRTP signal is input again. This is not out of order. The inverter will start to work when power is supplied again. Note3: These data are the target values. Note4: Do not set the variable resistor, BRTI voltage and Pulse width modulation in less than $1.5k\Omega$ or less than 0.2V or less than $0.2(Duty\ ratio)$ . Otherwise flicker or display mura may cause, or the lamp may not be turned on. Note5: See "4.6.2 Detail of BRTI timing". Note6: See "4.6.3 Detail of BRTP timing". [ ## 4.6.2 Detail of BRTI timing ## (1) Timing diagrams Note1: When VDDB is ON and BRTC is high, voltage to BRTI, BRTP and PWSEL terminals should be applied. #### 4.6.3 Detail of BRTP timing - (1) Timing diagrams - Outline chart #### (2) Each parameter | Parameter | Symbol | min. | typ. | max. | Unit | Remarks | |-----------------------------|--------|------|------|------|------|--------------| | Luminance control frequency | FL | 185 | - | 325 | Hz | Note1, Note2 | | Duty ratio | DL | 0.2 | - | 1.0 | - | Note1, Note3 | | Low period | tPWL | 0 | - | 500 | ms | Note4 | Note1: Definition of parameters is as follows. $$FL = \frac{1}{tPW}$$ , $DL = \frac{tPWH}{tPW}$ Note2: See the following formula for luminance control frequency. Luminance control frequency= $1/\text{tv} \times (\text{n+0.25})$ [or (n+0.75)] $\text{n} = 1, 2, 3 \cdot \cdot \cdot \cdot \cdot$ tv: Vertical cycle (See "**4.9.1 Timing characteristics**".) The interference noise of luminance control frequency and input signal frequency for LCD panel signal processing board may appear on a display. Set up luminance control frequency so that the interference noise does not appear! Note3: See "4.6.1 Luminance control methods". Note4: If tPWL is more than 500ms, the backlight will be turned off by a protection circuit for inverter. The inverter will start to work when power is supplied again. Note5: When VDDB is ON and BRTC is high, voltage to BRTI, BRTP and PWSEL terminals should be applied. ## 4.7 METHOD OF CONNECTION FOR LVDS TRANSMITTER LVDS data input map is selectable by BSEL terminal. | | Bit mapping | | | | Transmitter Pin Assignm | nent | | | | | |------------|--------------------|----------|---------------|------------|-------------------------|-----------------|------------------|-----------------------------|----------|--------------| | | BSEL Note1 [H] [L] | | Single type | Dual type | LVDS TX | Output | | | CN1 | | | | | | | LVDS Tx | THine | NS | Connector | | Pin No. | Signal name | | | Mode A<br>RA2 | | Mode C<br>RA0 | TA0 | THC63LVD823<br>R12 | DS90C387<br>R10 | | | | | | | RA2<br>RA3 | ·\ | RA0<br>RA1 | TA1 | R12 | R10 | | Note2 | | | | | RA4 | 1 | RA2 | TA2 | R14 | R12 | ATA- | → | 40 | DA0- | | | RA5 | | RA3 | TA3 | R15 | R13 | ATA+ | $\rightarrow$ | 39 | DA0+ | | | RA6 | { \ | RA4 | TA4 | R16 | R14 | AIAT | | 37 | DAUT | | | RA7 | <b>1</b> | RA5 | TA5 | R17 | R15 | | | | | | | GA2 | 1 \ | GA0 | TA6 | G12 | G10 | | | | | | | GA3 | 1 \ | GA1 | TB0 | G13 | G11 | | | | | | | GA4 | 1 \ | GA2 | TB1 | G14 | G12 | | | | | | | GA5 | 1 \ | GA3 | TB2 | G15 | G13 | ATB- | $\rightarrow$ | 37 | DA1- | | | GA6 | 1 \ | GA4 | TB3 | G16 | G14 | ATB+ | $\rightarrow$ | 36 | DA1+ | | | GA7 | ] \ | GA5 | TB4 | G17 | G15 | | | | | | | BA2 | ] \ | BA0 | TB5 | B12 | B10 | | | | | | | BA3 | \ | BA1 | TB6 | B13 | B11 | | | | | | Pixel data | BA4 | \ | BA2 | TC0 | B14 | B12 | | | | | | A | BA5 | | BA3 | TC1 | B15 | B13 | | | | | | | BA6 | | BA4 | TC2 | B16 | B14 | ATC- | $\rightarrow$ | 34 | DA2- | | | BA7 | | BA5 | TC3 | B17 | B15 | ATC+ | $\rightarrow$ | 33 | DA2+ | | | Hsync | \ | Hsync | TC4 | HSYNC | HSYNC | | | | | | | Vsync | \ | Vsync | TC5 | VSYNC | VSYNC | | | | | | | DE | <b> </b> | DE | TC6 | DE | DE | | | | | | | RA0 | \ | RA6 | TD0 | R10 | R16 | 1 | | | | | | RA1<br>GA0 | <b> </b> | RA7<br>GA6 | TD1<br>TD2 | R11<br>G10 | R17<br>G16 | ATD- | | 28 | DA3- | | | GA0 | \ | GA7 | TD3 | G10 | G17 | ATD+ | →<br>` | 27 | DA3+ | | | BA0 | \ | BA6 | TD4 | B10 | B16 | AID+ | $\rightarrow$ | 21 | DAJT | | | BA1 | \ | BA7 | TD5 | B10 | B17 | | | | | | | N.C. | 1 \ | N.C. | TD6 | - | - | | | | | | | | l \ | | | | | ATCLK- | $\rightarrow$ | 31 | CKA- | | | CLK | 1 | CLK | CLK | CLK | CLK | ATCLK+ | $\rightarrow$ | 30 | CKA+ | | | RB2 | | RB0 | TA0 | R22 | R20 | | | | | | | RB3 | ]\ | RB1 | TA1 | R23 | R21 | | | | | | | RB4 | ]\ | RB2 | TA2 | R24 | R22 | BTA- | $\rightarrow$ | 25 | DB0- | | | RB5 | ] \ | RB3 | TA3 | R25 | R23 | BTA+ | $\rightarrow$ | 24 | DB0+ | | | RB6 | \ | RB4 | TA4 | R26 | R24 | | | | | | | RB7 | \ | RB5 | TA5 | R27 | R25 | | | | | | | GB2 | <b> </b> | GB0 | TA6 | G22 | G20 | | | | | | | GB3 | | GB1 | TB0 | G23 | G21 | | | | | | | GB4 | \ | GB2 | TB1 | G24 | G22 | DTD | | 22 | DP1 | | | GB5<br>GB6 | \ | GB3<br>GB4 | TB2<br>TB3 | G25<br>G26 | G23<br>G24 | BTB-<br>BTB+ | →<br>` | 22 | DB1-<br>DB1+ | | | GB6<br>GB7 | \ | GB4<br>GB5 | TB4 | G26<br>G27 | G25 | D1D+ | $\rightarrow$ | ∠1 | 11001+ | | | BB2 | \ | BB0 | TB5 | B22 | B20 | | | | | | | BB3 | \ | BB1 | TB6 | B23 | B20<br>B21 | | | | | | Pixel data | BB4 | | BB2 | TC0 | B24 | B22 | | | | | | В | BB5 | \ | BB3 | TC1 | B25 | B23 | 1 | | | | | | BB6 | \ | BB4 | TC2 | B26 | B24 | BTC- | $\rightarrow$ | 19 | DB2- | | | BB7 | \ | BB5 | TC3 | B27 | B25 | BTC+ | $\rightarrow$ | 18 | DB2+ | | | Hsync | ] \ | Hsync | TC4 | HSYNC | HSYNC | | | | | | | Vsync | \ | Vsync | TC5 | VSYNC | VSYNC | | | | | | | DE | \ | DE | TC6 | DE | DE | | | | | | | RB0 | \ | RB6 | TD0 | R20 | R26 | | | | | | | RB1 | \ | RB7 | TD1 | R21 | R27 | | | | | | | GB0 | \ | GB6 | TD2 | G20 | G26 | BTD- | $\rightarrow$ | 13 | DB3- | | | GB1 | \ | GB7 | TD3 | G21 | G27 | BTD+ | $\rightarrow$ | 12 | DB3+ | | | BB0 | \ | BB6 | TD4 | B20 | B26 | | | | | | | BB1 | \ | BB7 | TD5 | B21 | B27 | | | | | | i | N.C. | \ | N.C. | TD6 | - | - | DTC1 V | | 14 | CVP | | | CLK | \ | CLK | CLK | CLK | CLK | BTCLK-<br>BTCLK+ | $\rightarrow$ $\rightarrow$ | 16<br>15 | CKB-<br>CKB+ | | | | | 1 | II. | I | l | | <b>→</b> | 1.J | CVD± | | BSEL Note1 Qual type LVDS TX | | | CN2 | |-------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------------|-------------| | [H] Single type LVDS Tx THine NS Connec | | Pin No. | Signal name | | Mode A Mode C THC63LVD823 DS90C387 | | 1 m 140. | Signal name | | RC2 RC0 TA0 R12 R10 | | | | | RC3 RC1 TA1 R13 R11 | Note2 | 20 | D.CO | | RC4 RC2 TA2 R14 R12 CTA- | | 30 | DC0- | | RC5 RC3 TA3 R15 R13 CTA- | $\rightarrow$ | 29 | DC0+ | | RC6 | | | | | GC2 GC0 TA6 G12 G10 | | | | | GC2 GC0 1A6 G12 G10 GC3 GC1 TB0 G13 G11 | | | | | GC4 GC2 TB1 G14 G12 | | | | | GC5 GC3 TB2 G15 G13 CTB- | . → | 27 | DC1- | | GC6 GC4 TB3 G16 G14 CTB- | | 26 | DC1+ | | GC7 GC5 TB4 G17 G15 | | | | | BC2 BC0 TB5 B12 B10 | | | 1 | | BC3 BC1 TB6 B13 B11 | | | | | Pixel data BC4 BC2 TC0 B14 B12 | | | | | C BC5 BC3 TC1 B15 B13 | | | | | BC6 BC4 TC2 B16 B14 CTC | <b>→</b> | 24 | DC2- | | BC7 BC5 TC3 B17 B15 CTC- | <b>→</b> | 23 | DC2+ | | Hsync TC4 HSYNC HSYNC | | | | | Vsync Vsync TC5 VSYNC VSYNC | | | | | DE DE TC6 DE DE | | <u> </u> | | | RC0 RC6 TD0 R10 R16 | | | ļ | | RC1 RC7 TD1 R11 R17 | | | | | GC0 GC6 TD2 G10 G16 CTD | | 18 | DC3- | | GC1 GC7 TD3 G11 G17 CTD- | $\rightarrow$ | 17 | DC3+ | | BC0 BC6 TD4 B10 B16 | | | | | BC1 BC7 TD5 B11 B17 | | | | | N.C. TD6 | | | ava | | CLK CLK CLK CLK CTCLI CTCLI | | 21 | CKC- | | RD2 | | 20 | CKC+ | | RD3 RD1 TA1 R23 R21 | | | | | RD4 RD2 TA2 R24 R22 DTA- | <b>→</b> | 15 | DD0- | | RD5 RD3 TA3 R25 R23 DTA- | | 14 | DD0+ | | RD6 | | | | | RD7 RD5 TA5 R27 R25 | | | | | GD2 GD0 TA6 G22 G20 | | | | | GD3 GD1 TB0 G23 G21 | | | | | GD4 GD2 TB1 G24 G22 | | | | | GD5 GD3 TB2 G25 G23 DTB- | <b>→</b> | 12 | DD1- | | GD6 GD4 TB3 G26 G24 DTB- | <b>→</b> | 11 | DD1+ | | GD7 GD5 TB4 G27 G25 | | | | | BD2 BD0 TB5 B22 B20 | | | ļ | | BD3 BD1 TB6 B23 B21 | | <b></b> | | | Pixel data BD4 BD2 TC0 B24 B22 | | <del> </del> | | | D BD5 BD3 TC1 B25 B23 | | | DD2 | | BD6 BD4 TC2 B26 B24 DTC | | 9 | DD2- | | BD7 | <b>→</b> | 8 | DD2+ | | Hsync | | | | | DE DE TC6 DE DE | | | | | DE | | | | | RD1 RD7 TD1 R21 R27 | | | | | GD0 GD6 TD2 G20 G26 DTD | - → | 3 | DD3- | | GD1 GD7 TD3 G21 G27 DTD- | | 2 | DD3+ | | BD0 BD6 TD4 B20 B26 | | | - | | BD1 BD7 TD5 B21 B27 | | | | | | | | | | N.C. TD6 | | | | | N.C. N.C. TD6 - - DTCL CLK CLK CLK CLK CLK DTCL | | 6 | CKD- | Note1: High must be Open. Note2: Do not change the setting of BSEL during VDD ON period. Note3: Twist pair wires with $100\Omega$ (Characteristic impedance) should be used between LCD panel signal processing board and LVDS transmitter. NL204153AC21-09 ## 4.8 DISPLAY COLORS AND INPUT DATA SIGNALS This product can display in equivalent to 16,777,216 colors in 256 gray scale in each R, G, B sub-pixel. Also the relation between display colors and input data signals is as the following table. | - | |---| |---| | Display c | | D 4.7 | | | | | | | | | | | | | | | | | | | | | | | | |------------------|--------------|--------|---------------|-----|-----|-----|--------|-----|-----|---------------------------------------|-----|-----|-----|-----|-----|-----|----------------------------------------|----|-------|-------|-------|-----|-----|-----|-----| | Display c | | KA/ | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | GA7 | GA6 | GA5 | GA4 | GA3 | GA2 | GA1 | GA0 | BA | 7 BA | 6 BA5 | 5 BA4 | BA3 | BA2 | BA1 | BA0 | | | colors | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | GB7 | GB6 | GB5 | GB4 | GB3 | GB2 | GB1 | GB0 | BB | 7 BB6 | BB5 | BB4 | BB3 | BB2 | BB1 | BB0 | | | | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | GC7 | GC6 | GC5 | GC4 | GC3 | GC2 | GC1 | GC0 | BC | 7 BC | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | | | | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | GD7 | GD6 | GD5 | GD4 | GD3 | GD2 | GD1 | GD0 | BD | 7 BDe | 6 BD5 | BD4 | BD3 | BD2 | BD1 | BD0 | | | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | , | Blue | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Basic colors | Red | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <u> </u> | Magenta | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | ısic | Green | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | B | Cyan | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | , | Yellow | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | White | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | , | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <u>e</u> | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | sca | dark | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ray | <b>↑</b> | | | | | | | | | | | | | : | | | | | | | | : | | | | | Red gray scale | <b>↓</b> | 1 | 1 | 1 | 1 | | 1 | 0 | 1 | _ | 0 | 0 | 0 | : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | : | 0 | 0 | 0 | | Re | bright | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{bmatrix} 0 \\ 0 \end{bmatrix}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | , | D 1 | 1<br>1 | 1 | 1 | 1 | 1 | 1<br>1 | 1 | 0 | $\begin{array}{c} 0 \\ 0 \end{array}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Red | 0 | $\frac{1}{0}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | , | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | cale | dark | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | S SC | dark<br>↑ | U | U | U | U , | | U | U | U | U | U | U | U | | U | 1 | U | U | U | U | U | | U | U | U | | Green gray scale | $\downarrow$ | | | | | | | | | | | | | | | | | | | | | | | | | | een | bright | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | . 0 | 0 | 0 | 0 | | Ġ | origin | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | , | Green | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Black | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | cale | dark | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Blue gray scale | <b>↑</b> | | | | | | | | | | | | | : | | | | - | | | | : | | | | | gra | $\downarrow$ | | | | : | | | | | | | | | : | | | | | | | | : | | | | | lue | bright | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | щ | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | | Blue | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## 4.9 INPUT SIGNAL TIMINGS ## 4.9.1 Timing characteristics | | Parameter | • | Symbol | min. | typ. | max. | Unit | Remarks | |-------------|---------------|----------------|--------|--------------|---------------|-------|------|-----------------| | | Frequency | | 1/ tc | 60.0 | 65.0 | 66.0 | MHz | 15.38ns (typ.) | | CLK | Duty | | 1 | See the data | sheet of LVD | S | - | - | | | Rise time, Fa | all time | 1 | transmitter. | | | ns | - | | | | Cycle | th | 10.34 | 10.34 | 10.77 | μs | 96.72kHz (typ.) | | | Horizontal | Cycle | uı | 640 | 672 | 700 | CLK | Note1 | | | | Display period | thd | | 512 | | CLK | - | | | | Cycle | tv | 15.47 | 16.667 | 17.9 | ms | 60.0Hz (yp.) | | DE | Vertical | Cycle | ιν | 1,547 | 1,612 | 1,628 | Н | 00.0112 (yp.) | | | | Display period | tvd | | 1,536 | | Н | - | | | CLK-DE | Setup time | 1 | Cootho doto | sheet of LVD | C | ns | - | | | CLK-DE | Hold time | 1 | transmitter. | sneet of LVD | ns | - | | | | Rise time, Fa | all time | 1 | transmitter. | | | ns | - | | DATA | CLK-DATA | Setup time | 1 | Cootho doto | sheet of LVD | C | ns | - | | (A) to (D) | CLK-DAIA | Hold time | 1 | transmitter. | Silect Of LVD | S | ns | - | | (11) to (D) | Rise time, Fa | all time | - | transmitter. | | | ns | - | Note1: During operation, fluctuation of horizontal cycle should be within $\pm 1$ CLK. ## 4.9.2 Input signal timing chart Note1: Combination: x=A,B and x=C,B Note2: CKA+ - CKB+ $\leq$ + 0.3 tc, CKC+ - CKD+ $\leq$ + 0.3 tc Note1: Combination: y=A,C and y=A,D and y=B,C and y=B,D Note2: $CKA+ - CKC+ \le +0.5 \text{ tc}$ , $CKA+ - CKD+ \le +0.5 \text{ tc}$ $CKB+ - CKC+ \le +0.5 \text{ tc}, CKB+ - CKD+ \le +0.5 \text{ tc}$ #### 4.10 LVDS DATA TARANSMISSION METHOD ## 4.11 DISPLAY POSITIONS | ı | Ι | 0 (0, 0) | | D (1 | D (1, 0) | | | | D (1024, 0) | | D | (1025, | 0) | | | | | |----|------|----------|----|-------|----------|------------|------------|---------|-------------|-------|-------|--------|-------|-------|--------------|---------|------| | | RA | GA | BA | RB | GB | ВВ | | R | C.C | GC | ВС | RD | GD | BD | | | | | | | | | | | | | | | | | | | | | | | | | ), 0 | 1, 0 | | • • • | | 1022, 0 | 1023, 0 | (1024, | , 0 | 102 | 5,0 | • | • • | 2046 | <b>5</b> , 0 | 2047 | , 0 | | ( | ), 1 | 1, 1 | | • • • | | 1022, 1 | 1023, 1 | 1024, | 1024, 1 | | 25, 1 | | • • • | | 2046, 1 | | ', 1 | | | • | • | | • | | • | • | • | | | • | , | • | • | | • | | | 0, | 1534 | 1, 1534 | | • • • | 1 | 1022, 1534 | 1023, 1534 | 1024, 1 | 534 | 1025, | 1534 | • | • • | 2046, | 1534 | 2047, 1 | 1534 | | 0, | 1535 | 1, 1535 | | • • • | 1 | 1022, 1535 | 1023, 1535 | 1024, 1 | 535 | 1025, | 1535 | • | • • | 2046, | 1535 | 2047, 1 | 1535 | # NEC NEC LCD Technologies, Ltd. NL204153AC21-09 ## 4.12 PIXEL ARRANGNMENT | - | 0 | 1 | 2,047 | | |-------|-------|-------|---------------|-----| | 0 | R G B | R G B | R | G B | | | | | | • • | | 1,535 | R G B | R G B | • • • • • • R | G B | # NEC NEC LCD Technologies, Ltd. # NL204153AC21-09 ## **4.13 OPTICS** ## 4.13.1 Optical characteristics | (Note1, Note2) | e1, Not | e2) | |----------------|---------|-----| |----------------|---------|-----| | Parameter | | Condition | Symbol | min. | typ. | max. | Unit | Measuring instrument | Remarks | |---------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|----------|-------|-------------------|----------------------|----------------| | Luminance | | White at center $\theta R = 0^{\circ}$ , $\theta L = 0^{\circ}$ , $\theta U = 0^{\circ}$ , $\theta D = 0^{\circ}$ | L | 650 | 800 | - | cd/m <sup>2</sup> | BM-5A<br>or SR-3 | Note3 | | Contrast ra | atio | White/Black at center $\theta R = 0^{\circ}$ , $\theta L = 0^{\circ}$ , $\theta U = 0^{\circ}$ , $\theta D = 0^{\circ}$ | CR | 600 | 750 | - | - | BM-5A<br>or SR-3 | Note3<br>Note5 | | | | $0/255$ gray scale $\theta R = 0^{\circ}$ , $\theta L = 0^{\circ}$ , $\theta U = 0^{\circ}$ , $\theta D = 0^{\circ}$ | LU0 | 50 | - | - | | | | | | | $26/255 \text{ gray scale}$ $\theta R = 0^{\circ}, \theta L = 0^{\circ}, \theta U = 0^{\circ}, \theta D = 0^{\circ}$ | | 65 | - | - | | | | | Luminance un | formity | $\begin{array}{c} 128/255 \text{ gray scale} \\ \theta R = 0^{\circ}, \theta L = 0^{\circ}, \theta U = 0^{\circ}, \theta D = 0^{\circ} \end{array}$ | LU128 | 70 | - | 1 | % | BM-5A<br>or<br>SR-3 | Note4<br>Note6 | | | | $204/255$ gray scale $\theta R = 0^{\circ}$ , $\theta L = 0^{\circ}$ , $\theta U = 0^{\circ}$ , $\theta D = 0^{\circ}$ | LU204 | 70 | - | ı | | SK-3 | | | | | $\begin{array}{c} 255/255 \text{ gray scale} \\ \theta R = 0^{\circ}, \theta L = 0^{\circ}, \theta U = 0^{\circ}, \theta D = 0^{\circ} \end{array}$ | LU255 | 75 | - | ı | | | | | | White | x coordinate | Wx | 0.293 | 0.313 | 0.333 | - | | | | | | y coordinate | Wy | 0.309 | 0.329 | 0.349 | - | | Note3<br>Note7 | | | Red Green | x coordinate | Rx | - | 0.650 | - | - | | | | Chromaticity | | y coordinate | Ry | - | 0.330 | - | - | SR-3 | | | Cinomaticity | | x coordinate | Gx | - | 0.290 | - | • | SK-3 | | | | | y coordinate | Gy | - | 0.610 | ı | • | | | | | Blue | x coordinate | Bx | - | 0.150 | ı | • | | | | | | y coordinate | By | - | 0.060 | ı | • | | | | Color gamut | | $\theta R = 0^{\circ}, \ \theta L = 0^{\circ}, \ \theta U = 0^{\circ}, \ \theta D = 0^{\circ}$ at center, against NTSC color space | C | 65 | 72 | - | % | SR-3 | Note3 | | Response t | Response time Black to White | | Ton | - | 14 | 20 | ms | BM-5A | Note3 | | Kesponse time | | White to Black | | | 2112 011 | Note8 | | | | | | Right | θU= 0°, θD= 0°, CR≥ 10 | θR | 70 | 85 | - | 0 | | | | Viewing angle | Left Left | θU= 0°, θD= 0°, CR≥ 10 | θL | 70 | 85 | - | 0 | EZ<br>Contrast | Note3 | | | Up | $\theta R=0^{\circ}, \theta L=0^{\circ}, CR \geq 10$ | θU | 70 | 85 | - | 0 | Contrast | Note9 | | | Down | $\theta R=0^{\circ}, \theta L=0^{\circ}, CR \ge 10$ | $\theta D$ | 70 | 85 | - | 0 | | | # NEC NEC LCD Technologies, Ltd. NL204153AC21-09 Note1: These are initial characteristics. Note2: Measurement conditions are as follows. Ta= 25°C, VDD= 12.0V, VDDB= 24.0V, Display mode: QXGA, Horizontal cycle= 1/96.72 kHz, Vertical cycle= 1/60.0 Hz Optical characteristics are measured after 20 minutes from working the product, in the dark room. Also measurement methods are as follows. Note3: Product surface temperature at the maximum luminance control: TopF = 40°C Note4: Product surface temperature at 400cd/m<sup>2</sup> luminance control: TopF = 33°C Note5: See "4.13.2 Definition of contrast ratio". Note6: See "4.13.3 Definition of luminance uniformity". Note7: These coordinates are found on CIE 1931 chromaticity diagram. Note8: See "**4.13.4 Definition of response times**". Note9: See "**4.13.5 Definition of viewing angles**". #### 4.13.2 Definition of contrast ratio The contrast ratio is calculated by using the following formula. #### 4.13.3 Definition of luminance uniformity The luminance uniformity is calculated by using following formula. $$Luminance\ uniformity\ (LUxx) = \frac{Minimum\ luminance\ from\ \textcircled{1}\ to\ \textcircled{9}}{Maximum\ luminance\ from\ \textcircled{1}\ to\ \textcircled{9}}$$ xx: 0, 26, 128, 204, 255 gray scale. The luminance is measured at near the 9 points shown below. ### 4.13.4 Definition of response times Response time is measured, the luminance changes from "black" to "white", or "white" to "black" on the same screen point, by photo-detector. Ton is the time it takes the luminance change from 10% up to 90%. Also Toff is the time it takes the luminance change from 90% down to 10% (See the following diagram.). ## 4.13.5 Definition of viewing angles #### 5. RELIABILITY TESTS | Test item | | Condition | Judgment Note1 | | | |-------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|--| | | cure and humidity eration) | ① 60 ± 2°C, RH= 60%, 240hours<br>② Display data is white. | | | | | | t cycle<br>eration) | ① 0 ± 3°C1hour<br>55 ± 3°C1hour<br>② 50cycles, 4hours/cycle<br>③ Display data is white. Note2 | No display malfunctions | | | | | nal shock<br>operation) | ① -20 ± 3°C30minutes<br>60 ± 3°C30minutes<br>② 100cycles, 1hour/cycle<br>③ Temperature transition time is within 5<br>minutes. | | | | | | oration<br>operation) | ① 5 to 100Hz, 11.76m/s <sup>2</sup> ② 1 minute/cycle ③ X, Y, Z directions ④ 10 times each directions | No display malfunctions | | | | Mechanical shock<br>(Non operation) | | ① 294m/s², 11ms<br>② X, Y, Z directions<br>③ 3 times each directions | No physical damages | | | | ESD<br>(Operation) | | <ul> <li>① 150pF, 150Ω, ±10kV</li> <li>② 9 places on a panel surface Note3</li> <li>③ 10 times each places at 1 sec interval</li> </ul> | No display malfunctions | | | | Dust<br>(Operation) | | ① Sample dust: No.15 (by JIS-Z8901)<br>② 15 seconds stir<br>③ 8 times repeat at 1 hour interval Note2 | No display manuficuons | | | | Low pressure | Non-operation | ① 15kPa (Equivalent to altitude 13,600m)<br>② -20°C±3°C24 hours<br>③ +60°C±3°C24 hours | No display malfunctions | | | | | Operation | ① 53.3kPa (Equivalent to altitude 4,850m)<br>② 0°C±3°C24 hours<br>③ +55°C±3°C24 hours Note2 | 140 dispiay manuncuons | | | Note1: Display and appearance are checked under environmental conditions equivalent to the inspection conditions of defect criteria. Note2: Luminance: 400cd/m<sup>2</sup> at luminance control. Note3: See the following figure for discharge points NL204153AC21-09 #### 6. PRECAUTIONS #### 6.1 MEANING OF CAUTION SIGNS The following caution signs have very important meaning. Be sure to read "6.2 CAUTIONS" and "6.3 ATTENTIONS", after understanding these contents! This sign has the meaning that customer will be injured by himself or the product will sustain a damage, if customer has wrong operations. This sign has the meaning that customer will get an electrical shock, if customer has wrong operations. This sign has the meaning that customer will be injured by himself, if customer has wrong operations. #### **6.2 CAUTIONS** \* Do not touch the working backlight. There is a danger of an electric shock. - \* Do not touch the working backlight. There is a danger of burn injury. - \* Do not shock and press the LCD panel and the backlight! There is a danger of breaking, because they are made of glass. (Shock: To be not greater $294 \text{m/s}^2$ and to be not greater 11 ms, Pressure: To be not greater 19.6 N ( $\phi 16 \text{mm}$ jig)) # 6.3 ATTENTIONS #### 6.3.1 Handling of the product - ① Take hold of both ends without touching the circuit board when the product (LCD module) is picked up from inner packing box to avoid broken down or misadjustment, because of stress to mounting parts on the circuit board. - ② Do not hook nor pull cables such as lamp cable, and so on, in order to avoid any damage. - 3 When the product is put on the table temporarily, display surface must be placed downward. - When handling the product, take the measures of electrostatic discharge with such as earth band, ionic shower and so on, because the product may be damaged by electrostatic. - ⑤ The torque for product mounting screws must never exceed 0.735N·m. Higher torque might result in distortion of the bezel. And the length of product mounting screws must be ≤ 4.7mm. The product must be installed using mounting holes without undue stress such as bends or twist (See outline drawings). And do not add undue stress to any portion (such as bezel flat area). Bends or twist described above and undue stress to any portion may cause display mura. Recommended installing method: Ideal plane "A" is defined by one mounting hole (datum point) and other mounting holes. The ideal plane "A" should be the same plane within ±0.3 mm. - ⑦ Do not press or rub on the sensitive product surface. When cleaning the product surface, use of the cloth with ethanolic liquid such as screen cleaner for LCD is recommended. - On not push nor pull the interface connectors while the product is working. - When handling the product, use of an original protection sheet on the product surface (polarizer) is recommended for protection of product surface. Adhesive type protection sheet may change color or characteristics of the polarizer. - We usually liquid crystals don't leak through the breakage of glasses because of the surface tension of thin layer and the construction of LCD panel. But, if you contact with liquid crystal for the worst, please wash it out with soap. #### 6.3.2 Environment - ① Do not operate or store in high temperature, high humidity, dewdrop atmosphere or corrosive gases. Keep the product in packing box with antistatic pouch in room temperature to avoid dusts and sunlight, when storing the product. - ② In order to prevent dew condensation occurring by temperature difference, the product packing box should be opened after enough time being left under the environment of an unpacking room. Evaluate the leaving time sufficiently because a situation of dew condensation occurring is changed by the environmental temperature and humidity. (Recommended leaving time: 6 hours or more with packing state) - 3 Do not operate in high magnetic field. Circuit boards may be broken down by it. - 4 This product is not designed as radiation hardened. #### 6.3.3 Characteristics #### The following items are neither defects nor failures. - ① Response time, luminance and color may be changed by ambient temperature. - ② Display mura, flicker, vertical seam or small spot may be observed depending on display patterns. - ③ Optical characteristics (e.g. luminance, display uniformity, etc.) gradually is going to change depending on operating time, and especially low temperature, because the LCD has cold cathode fluorescent lamps. - ④ Do not display the fixed pattern for a long time because it may cause image sticking. Use a screen saver, if the fixed pattern is displayed on the screen. - ⑤ The display color may be changed depending on viewing angle because of the use of condenser sheet in the backlight. - 6 Optical characteristics may be changed depending on input signal timings. - The interference noise between input signal frequency for this product's signal processing board and luminance control frequency of the inverter may appear on a display. Set up luminance control frequency of the inverter so that the interference noise does not appear. - (3) After the product is stored under condition of low temperature or dark place for a long time, the cold cathode fluorescent lamp may not be turned on under the same condition because of the general characteristic of cold cathode fluorescent lamp. In addition, when Luminance control ratio is low in pulse width modulation method inverter, the lamp may not be turned on. In this case, power should be supplied again. #### 6.3.4 Other - ① All GND, GNDB, VDD and VDDB terminals should be used without any non-connected lines. - ② Do not disassemble a product or adjust variable resistors. - ③ See "REPLACEMENT MANUAL FOR INVERTER", when replacing backlight lamps. - 4 Pay attention not to insert foreign materials inside of the product, when using tapping screws. - ⑤ Pack the product with original shipping package, in order to avoid any damages during transportation, when returning the product to NEC for repair and so on. - **6** The LCD module by itself or integrated into end product should be packed and transported with display in the vertical position. Otherwise the display characteristics may be degraded. ## 7. OUTLINE DRAWINGS ## 7.1 FRONT VIEW # **NEC** NEC LCD Technologies, Ltd. #### **REVISION HISTORY** The inside of latest specifications is revised to the clerical error and the major improvement of previous edition. Only a changed part such as functions, characteristic value and so on that may affect a design of customers, are described especially below. | Edition | Document<br>number | Prepared date | Revision contents and signature | | | |----------------|--------------------|------------------|-------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------| | 1st | DOD-PP- | June 29, | Revision contents | | | | edition | 0281 | 2007 | N | | | | | | | New issue Signature of writer | | | | | | | _ | Checked by | Prepared by | | | | | Approved by T. OGAWA | Спескей бу | T. OGAWA | | | | | | | | | 2nd<br>edition | DOD-PP-<br>0442 | Jan. 23,<br>2007 | Revision contents | | | | | | | P4 Future | | | | | | | •Super-Advanced Super Fine TFT | (SA-SFT) → Ultra- | -Advanced Super Fine TFT | | | | | (UA-SFT) (correction) •Wide color gamut (addition) | | | | | | | •256 gray scale in each R, G, B sub | b-pixel (8-bit), 16.77 | 7.216 colors (addition) | | | | | P5 General spcifications | | , , , , , , , , , , , , , , , , , , , , | | | | | Pixel: 1 pixel consists of 3 sub-pix | | | | | | | → 1 | pixel consists of 3 s | sub-pixels (RGB) (correction) | | | | | •Weight: 3,000 g (typ.) → 2,700 g | g (typ.) | | | | | | •Respnse time: 27 ms (typ.) $\rightarrow$ 24 | ms (typ.) | | | | | | Backlight - Replacealbe part: TBI | D → 213PW071 | | | | | | •Power consumption: 80.4W → 7 | 3.2W | | | | | | P6 Block diagram | | | | | | | •CS, SCLK, SDAT, BSEL0, BSEL | L1 → BSEL | | | | | | P7 Mechanical specifications | | | | | | | •Weight: 3,000 g (typ.), 3,200 g (m | $aax.) \rightarrow 2,700 g (typ)$ | p.), 2,900 g (max.) | | | | | •Note1: CS, SCLK, SDAT, BSELC | ), BSEL1 → BSEL | | | | | | P7 Absolute maximum ratings | | . 2000 ( 1111 ) | | | | | •Relative humidity: ≤ 95, Ta ≤ 40° | | | | | | | •Relative humidity - ≤ 70: Ta ≤ 55°<br>P8 Electrical characteristics - LCD pa | | , , , | | | | | •Power supply current: 700 mA (ty | | | | | | | P9 Electrical characteristics - Inverter | - | .) → 300 mA (typ.), 300 mA (typ.) | | | | | •Power supply current: - (min.), 3, | | mA (max.) | | | | | → 2,500 mA | A (min.), 2,800 mA ( | typ.), 3,100 mA (max.) | | | | | •VPSLH,VPSLL → VPSH,VPSL | (change) | | | | | | •Input current for signals - BRTI si | ignal: TBD μA (min | ) TBD μA (max.) | | | | | → -200 μA ( | (min.), 1,000 µA (ma | ax.) | | | | | •Input current for signals - BRTP s | signal: TBD μA (mir | n.) TBD μA (max.) | | | | | → -600 μA ( | (min.), 1,000 µA (max) | ax.) | | | | | •Input current for signals - BRTC s | signal: TBD μA (mir | n.) TBD μA (max.) | | | | | I | (min.), 440 µA (max | | | | | | •Input current for signals - PWSEI | | | | | | | 1 | (min.), 440 μA (max | x.) (change) | | | | | P9 Inverter current wave | | | | | | | •2,700mA (typ.) $\rightarrow$ 2,800mA (typ | .) | | ## **REVISION HISTORY** | Edition | Document<br>number | Prepared date | Revision contents and signature | |---------|--------------------|---------------|-----------------------------------------------------------------------------------------| | 2nd | DOD-PP- | Jan 23, | Revision contents | | edition | 0422 | 2008 | P10 Fuse | | | | | VDDB (specified) | | | | | P11 LCD panel signal processing board •Note2: and, CS, SDLK, DS (elimination) | | | | | •Note3 (addition) | | | | | P11 Inverter (specified) | | | | | P14 Inverter •CN202: Note3 (addition) | | | | | P16 Luminance control methods | | | | | •BRTI Voltage: 0.25V → 0.2V (change) | | | | | • Note2: more than 50ms → more than 500ms (addition) | | | | | • Note4: Duty ratio → Pulse width modulation, 0.25V → 0.2V, 20% → 0.2 (Duty ratio) | | | | | • Note5 (addition) | | | | | P17 Detail of BRTI timing (addition) P18 Detail of BRTP timing | | | | | •tPWL: 50ms (max.) → 500ms (max.) | | | | | •Note5 (addition) | | | | | P20 Method of connection for LVDS transmitter •Note2 (addition) | | | | | P21 Display colors and input data signals | | | | | •This product - gray scales. → This product - 256 gray scale in each R, G, B sub-pixel. | | | | | P22 Timing characteristics | | | | | Note1 (change of expression) P23 Input signal timing chart | | | | | •CKx+, CKy+ (addition) | | | | | P26-27 Optics | | | | | •Luminance: TBD cd/m <sup>2</sup> (min.) $\rightarrow$ 650cd/m <sup>2</sup> | | | | | •Luminance uniformity: white(LU) → gray scale (LU0, LU26, LU128, LU204, LU255) | | | | | •Chromaticity - Rx: TBD (typ.) $\rightarrow$ 0.650 (typ.) | | | | | •Chromaticity - Ry: TBD (typ.) $\rightarrow$ 0.330 (typ.) | | | | | •Chromaticity - Gx: TBD (typ.) → 0.290 (typ.) | | | | | •Chromaticity - Gy: TBD (typ.) $\rightarrow$ 0.610 (typ.) | | | | | •Chromaticity - Bx: TBD (typ.) → 0.150 (typ.) | | | | | •Chromaticity - By: TBD (typ.) → 0.060 (typ.) | | | | | •Color gamut (addition) | | | | | •Response time- Black to White: 16ms (typ.) →14 ms (typ.) | | | | | •Response time- White to Black: 11ms (typ.) →10 ms (typ.) | | | | | Note3, Note4 (change) P28 Definition of luminance uniformity | | | | | •Formula: $(LU) \rightarrow (LUxx)$ | | | | | •Measured point: 5 points → 9 points<br>P29 Reliability tests | | | | | •Note2 (addition) | | | | | P32 Attentions - Characteristics | | | | | •® (addition) P32 Attentions - Other | | | | | • (addition) | | | | | - (uddition) | ## **REVISION HISTORY** | | number | Prepared date | Revision contents and signature | |----------------|-----------------|-----------------|--------------------------------------------------------------| | 2nd<br>edition | DOD-PP-<br>0422 | Jan 23,<br>2008 | Revision contents | | | | | P33 Outline drawing - Front view | | | | | •(12.568) →(12.57) (change) | | | | | •(11.924) → (11.92) (change) | | | | | • 1.3±0.5 → 1.5±0.5 (change) P34 Outline drawing - Rear view | | | | | • Inverter → cover (change) | | | | | •(42.1) → 41.7 (change) | | | | | •(290) → 290.8 (change) | | | | | •2 $\rightarrow$ (2) (change) | | | | | Signature of writer | | | | | Approved by Checked by Prepared by | | | | | J. Ogama - Gratagana | | | | | T. OGAWA E. KATAYAMA | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |