NATL SEMICOND (MEMORY) T-75-45-05 # DS78LS120/DS88LS120 Dual Differential Line Receiver (Noise Filtering and Fail-Safe) ## **General Description** The DS78LS120 and DS88LS120 are high performance, dual differential, TTL compatible line receivers for both balanced and unbalanced digital data transmission. The inputs are compatible with EIA, Federal and MIL standards. The line receiver will discriminate a $\pm 200$ mV input signal over a common-mode range of $\pm 10$ V and a $\pm 300$ mV signal over a range of $\pm 15$ V. Circuit features include hysteresis and response control for applications where controlled rise and fall times and/or high frequency noise rejection are desirable. Threshold offset control is provided for fail-safe detection, should the input be open or short. Each receiver includes an optional $180\Omega$ terminating resistor and the output gate contains a logic strobe for time discrimination. The DS78LS120 is specified over a $-55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ temperature range and the DS88LS120 from 0°C to $+70^{\circ}\text{C}$ . Input specifications meet or exceed those of the popular DS7820/DS8820 line receiver. #### **Features** - Meets EIA standards RS232-C, RS422 and RS423, Federal Standards 1020, 1030 and MIL-188-114 - Input voltage range of ±15V (differential or commonmode) - Separate strobe input for each receiver - 5k typical input impedance - Optional 180Ω termination resistor - 50 mV input hysteresis - 200 mV input threshold - Separate fail-safe mode ## **Connection Diagram** #### **Dual-In-Line Package** **Top View** TL/F/7499-1 Order Number DS88LS120N or DS88LS120M See NS Package Number M16A or N16A For Complete Military 883 Specifications, see RETS Data Sheet. Order Number DS78LS120J/883 or DS78LS120W/883 See NS Package Number J16A or W16A ### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. | Supply Voltage | 7V | |---------------------------|-----------------| | Input Voltage | ±25V | | Strobe Voltage | · 7V | | Output Sink Current | 50 mA | | Storage Temperature Range | -65°C to +150°C | Maximum Power Dissipation\* at 25°C Cavity Package 1433 mV Molded Package 1362 mW Lead Temperature (Soldering, 4 sec) 260°C \*Derate cavity package 9.6 mW/°C above 25°C; derate molded package 10.9 mW/°C above 25°C. | Operating Conditions | | | | | | |----------------------------------------|-----|-------|-------|--|--| | | Min | Max | Units | | | | Supply Voltage (V <sub>CC</sub> ) | 4.5 | 5.5 | ٧ | | | | Temperature (TA) | | | | | | | DS78LS120 | -55 | + 125 | °C | | | | DS88LS120 | 0 | +70 | °C | | | | Common-Mode Voltage (V <sub>CM</sub> ) | -15 | +15 | V | | | NATL SEMICOND (MEMORY) ## Electrical Characteristics (Notes 2 and 3) | Symbol | Parameter | Conditions | | | Тур | Max | Units | |---------------------|-----------------------------------|-----------------------------------------------------------------------------------|----------------------------|------|-------|------|-------| | V <sub>TH</sub> | Differential Threshold Voltage | $I_{OUT} = -400 \mu\text{A}, V_{OUT} \ge 2.5 \text{V}$ | -7V ≤ V <sub>CM</sub> ≤ 7V | | 0.06 | 0.2 | ٧ | | | • | | -15 ≤ V <sub>CM</sub> ≤15V | | 0.06 | 0.3 | ٧ | | V <sub>TL</sub> | Differential Threshold Voltage | $I_{OUT} = 4 \text{ mA, } V_{OUT} \le 0.5 \text{V}$ | -7V ≤ V <sub>CM</sub> ≤7V | | -0.08 | -0.2 | ٧ | | | | | $-15V \le V_{CM} \le 15V$ | | -0.08 | -0.3 | ٧ | | V <sub>TH</sub> | Differential Threshold Voltage | $I_{OUT} = -400 \mu\text{A}, V_{OUT} \ge 2.5V$ | -7V ≤ V <sub>CM</sub> ≤ 7V | | 0.47 | 0.7 | ٧ | | VTL | with Fail-Safe Offset = 5V | $I_{OUT} = 4 \text{ mA, } V_{OUT} \le 0.5 \text{V}$ | $-7V \le V_{CM} \le 7V$ | -0.2 | -0.42 | | ٧ | | R <sub>IN</sub> | Input Resistance | $-15V \le V_{CM} \le 15V, 0V \le V_{CC} \le$ | 7V | - 4 | 5 | | kΩ | | R <sub>T</sub> | Line Termination Resistance | T <sub>A</sub> = 25°C | | 100 | 180 | 300 | Ω | | Ro | Offset Control Resistance | T <sub>A</sub> = 25°C | | 42 | 56 | 70 | kΩ | | I <sub>IND</sub> | Data Input Current (Unterminated) | V <sub>CM</sub> = 10V | | | 2 | 3.1 | mA | | | | V <sub>CM</sub> = 0V | 0V ≤ V <sub>CC</sub> ≤ 7V | | 0 | -0.5 | mA | | | | V <sub>CM</sub> = -10V | | | -2 | -3.1 | mA | | V <sub>THB</sub> | Input Balance<br>(Note 5) | $I_{OUT} = -400 \ \mu \text{A}, V_{OUT} \ge 2.5 \text{V},$ $R_{S} = 500 \Omega$ | -7V ≤ V <sub>CM</sub> 7V | | 0.1 | 0.4 | ٧ | | | | $I_{OUT} = 4$ mA, $V_{OUT} \le 0.5V$ , $R_S = 500\Omega$ | -7V ≤ V <sub>CM</sub> ≤ 7V | | -0.1 | -0.4 | v | | V <sub>OH</sub> | Logical "1" Output Voltage | I <sub>OUT</sub> = -400 μA, V <sub>DIFF</sub> = 1V, V <sub>CC</sub> = 4.5V | | 2.5 | 3 | | ٧ | | VOL | Logical "0" Output Voltage | $I_{OUT} = 4 \text{ mA}, V_{DIFF} = -1V, V_{CC} = 4.5V$ | | | 0.35 | 0.5 | ٧ | | lcc | Power Supply Current | $V_{co} = 5.5V$ | Vov. = 15V | | 10 | 16 | mA | | | | $V_{DIFF} = -0.5V$ , (Both Receivers) | V <sub>CM</sub> = -15V | | 10 | 16 | mA | | I <sub>IN (1)</sub> | Logical "1" Strobe Input Current | V <sub>STROBE</sub> = 5.5V, V <sub>DIFF</sub> = 3V | | | 1 | 100 | μΑ | | IN (0) | Logical "0" Strobe Input Current | V <sub>STROBE</sub> = 0V, V <sub>DIFF</sub> = -3V | | | -290 | -400 | μΑ | | V <sub>IH</sub> | Logical "1" Strobe Input Voltage | $V_{OL} \le 0.5$ , $I_{OUT} = 4mA$ | | | 1.12 | | ٧ | | V <sub>IL</sub> | Logical "0" Strobe Input Voltage | $V_{OH} \ge 2.5V$ , $I_{OUT}$ , = $-400 \mu A$ | | | 1.12 | 0.8 | ٧ | | los | Output Short-Circuit Current | V <sub>OUT</sub> = 0V, V <sub>CC</sub> = 5.5V, V <sub>STROBE</sub> = 0V, (Note 4) | | | -100 | -170 | mA | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ}$ C to $+125^{\circ}$ C temperature range for the DS78LS120 and across the $0^{\circ}$ C to $+70^{\circ}$ C for the DS88LS120. All typical values are for $T_A = 25^{\circ}$ C, $V_{CC} = 5V$ and $V_{CM} = 0V$ . Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis. Note 4: Only one output at a time should be shorted. Note 5: Refer to EIA-R\$422 for exact conditions. | Switching Characteristics V <sub>CC</sub> = 5V, T <sub>A</sub> = 25°C | | | | | | | |-----------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------|-----|-----|-----|-------| | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | <sup>t</sup> pd0(D) | Differential Input to "0" Output | | | 38 | 60 | ns | | t <sub>pd1(D)</sub> | Differential Input to "1" Output | Response Pin Open, $C_1 = 15 \text{ pF}$ , $R_1 = 2 \text{ k}\Omega$ | | 38 | 60 | ns | | t <sub>pd0(S)</sub> | Strobe Input to "0" Output | Trooperior in open, of 10 pr, mt 2 miles | | 16 | 25 | ns | | t <sub>pd1(S)</sub> | Strobe Input to "1" Output | | | 12 | 25 | ns | ## **AC Test Circuit and Switching Time Waveforms** #### **Differential and Strobe Input Signal** \*Includes probe and test fixture capacitance Note: Optimum switching response is obtained by minimizing stray capacitance on Response Control pin (no external connection). TL/F/7499-4 TL/F/7499-3 ## **Application Hints** #### **Balanced Data Transmission** TL/F/7499-5 NATL SEMICOND (MEMORY) ## Application Hints (Continued) ## NATL SEMICOND (MEMORY) #### **Unbalanced Data Transmission** **ECL GATE** **Logic Level Translator** TL/F/7499-6 TL/F/7499-7 ECL THRESHOLD TL/F/7499-8 affecting the termination impedance of the transmission 1/2 DS78LS120 LINE RECEIVER The DS78LS120/DS88LS120 may be used as a level translator to interface between ±12V MOS, ECL, TTL and CMOS. To configure, bias either input to a voltage equal to 1/2 the voltage of the input signal, and the other input to the driving gate. #### **LINE DRIVERS** Line drivers which will interface with the DS78LS120/ DS88LS120 are listed below. #### **Balanced Drivers** | DS26LS31 | Quad RS-422 Line Driver | |-----------------|-----------------------------| | | Dual CMOS | | DS7830, DS8830 | Dual TTL | | DS7831, DS8831 | Dual TRI-STATE TTL | | DS7832, DS8832 | Dual TRI-STATE TTL | | DS1691A, DS3691 | Quad RS-423/Dual RS-422 TTL | | DS1692, DS3692 | Quad RS-423/Dual TRI-STATE | | | RS-422 TTL | Unbalanced Drivers DS3487 DS1488 Quad RS-232 DS75150 Dual RS-232 Quad TRI-STATE RS-422 #### **RESPONSE CONTROL AND HYSTERESIS** In unbalanced (RS-232/RS-423) applications it is recommended that the rise time and fall time of the line driver be controlled to reduce cross-talk. Elimination of switching noise is accomplished in the DS78LS120/DS88LS120 by the 50 mV of hysteresis incorporated in the output gate. This eliminates the oscillations which may appear in a line receiver due to the input signal slowly varying about the threshold level for extended periods of time. High frequency noise which is superimposed on the input signal which may exceed 50 mV can be reduced in amplitude by filtering the device input. On the DS78LS120/ DS88LS120, a high impedance response control pin in the input amplifier is available to filter the input signal without line. Noise pulse width rejection vs the value of the response control capacitor is shown in Figures 1 and 2. This combination of filters followed by hysteresis will optimize performance in a worse case noise environment. TI /F/7499-9 FIGURE 1. Noise Pulse Width vs **Response Control Capacitor** ## Application Hints (Continued) #### TRANSMISSION LINE TERMINATION On a transmission line which is electrically long, it is advisable to terminate the line in its characteristic impedance to prevent signal reflection and its associated noise/crosstalk. A 180 $\Omega$ termination resistor is provided in the DS78LS120/DS88LS120 line receiver. To use the termination resistor, connect pins 2 and 3 together and pins 13 and 14 together. The 180 $\Omega$ resistor provides a good compromise between line reflections, power dissipation in the driver, and IR drop in the transmission line. If power dissipation and IR drop are still a concern, a capacitor may be connected in series with the resistor to minimize power loss. The value of the capacitor is recommended to be the line length (time) divided by 3 times the resistor value. Example: if the transmission line is 1,000 feet long, (approximately 1000 ns), and the termination resistor value is $180\Omega$ , the capacitor value should be 1852 pF. For additional application details, refer to application notes AN-22 and AN-108. #### **FAIL-SAFE OPERATION** Communication systems require elements of a system to detect the presence of signals in the transmission lines, and it is desirable to have the system shut-down in a fail-safe mode if the transmission line is open or shorted. To facilitate the detection of input opens or shorts, the DS78LS120/DS88LS120 incorporates an input threshold voltage offset. This feature will force the line receiver to a specific logic state if presence of either fault is a condition. Given that the receiver input threshold is $\pm 200$ mV, an input signal greater than $\pm 200$ mV insures the receiver will be in a specific logic state. When the offset control input (pins 1 and 15) is connected to $V_{CC}=5V$ , the input thresholds are offset from 200 mV to 700 mV, referred to the non-inverting input, or -200 mV to -700 mV, referred to the inverting input. Therefore, if the input is open or shorted, the verting input, or -200 mV to -700 mV, referred to the inverting input. Therefore, if the input is open or shorted, the input will be greater than the input threshold and the receiver will remain in a specified logic state. will remain in a specified logic state. NATL SEMICOND (MEMORY) The input circuit of the receiver consists of a 5k resistor terminated to ground through $120\Omega$ on both inputs. This network acts as an attenuator, and permits operation with common-mode input voltages greater than ±15V. The offset control input is actually another input to the attenuator, but its resistor value is 56k. The offset control input is connected to the inverting input side of the attenuator, and the input voltage to the amplifier is the sum of the inverting input plus 0.09 times the voltage on the offset control input. When the offset control input is connected to 5V the input amplifier will see VIN(INVERTING) + 0.45V or VIN(INVERTING) + 0.9V when the control input is connected to 10V. The offset control input will not significantly affect the differential performance of the receiver over its common-mode operating range, and will not change the input impedance balance of the receiver. It is recommended that the receiver be terminated (500 $\Omega$ or less) to insure it will detect an open circuit in the presence of noise. The offset control can be used to insure fail-safe operation for unbalanced interface (RS-423) or for balanced interface (RS-422) operation. For unbalanced operation, the receiver would be in an indeterminate logic state if the offset control input was open. Connecting the fail-safe offset pin to 5V, offsets the receiver threshold to 0.45V. The output is forced to a logic zero state if the input is open or shorted. #### Unbalanced RS-423 and RS-232 Fail-Safe For balanced operation with inputs open or shorted, receiver C will be in an indeterminate logic state. Receivers A and B will be in a logic zero state allowing the NOR gate to detect the open or short condition. The strobe will disable receivers A and B and may therefore be used to sample the fail-safe detection. Another method of fail-safe detection consists of filtering the output of NOR gate D so it would not indicate a fault condition when receiver inputs pass through the threshold region, generating an output transient. In a communications system, only the control signals are required to detect input fault conditions. Advantages of a balanced data transmission system over an unbalanced transmission system are: - 1. High noise immunity - 2. High data ratio - 3. Long line lengths ## Truth Table (For Balanced Fail-Safe) | Input | Strobe | A-Out | B-Out | C-Out | D-Out | |-------|--------|-------|-------|-------|-------| | 0 | 1 | . 0 | 1 | 0 | 0 | | 1 | 1 1 | 1 | 0 | 1 | 0 | | X | 1 1 | 0 | o | l x | 1 | | 0 | 0 | 1 | 1 | 0 | 0 | | 1 | 0 | 1 | 1 | 0 | 0 | | X | 0 - | 1 | 1 | 0 | 0 |