| , | | | | | | | | | REVIS | SIONS | | | | | | | | | | | |-----------------------|---------------------------------------------------------------|--------|----------|------|------------|-------|-----------------|------|----------|----------|--------------------------------------------------|---------------|----------------|----------------|---------------|----------------|---------------|---------------------------------|------------|-------------| | LTR | | | | | | DESC | RIPTI | ON | | | | | С | ATE ( | YR-MO | -DA) | T | APP | ROVE | D | | | | | | | | | | | | | | | | PATE ( | YR-MO | -DA) | | APP | ROVE | D | | REV | | | | | | | T | 1 . | Γ | | <u> </u> | | | | Γ | Γ | | <u> </u> | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | | | | | | | REV STATUS | <br>S | | <u> </u> | RE\ | / | | | | | <u> </u> | <del> </del> | | | | | | - | | | | | OF SHEETS | | | | SHE | ET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | PREI | PARE( | | A. Kerl | ру | <u> </u> | | DI | EFENS | | | | S SUP | | ENTE | R | | | STAN<br>MICRO | CIR | CUI | T | CHE | CKED<br>T | | /. Nguy | en | | | | | | | | | • | | | | | THIS DRAWIN<br>FOR US | DRAWING THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS | | | APPI | ROVEI<br>M | | . Poelk | ing | | SC/ | AN TE<br>ANSC | ST D<br>EIVEI | EVICI<br>R, TH | E WIT<br>REE-: | TH 18<br>STAT | -BIT (<br>E OU | JNIVE<br>TPUT | IPOLA<br>ERSAI<br>S, TT<br>ICON | _ BUS<br>L | MOS, <br>S | | AND AGEN<br>DEPARTMEN | ICIES (<br>IT OF [ | OF THE | | | | 95- | OVAL (<br>10-13 | DATE | | SIZE | | | 726 | | | 59 | 962 | -956 | 614 | | | AMSC I | | | | NEV | ISION | LEVEL | - | | | SHE | | 1 | | OF | 2 | 9 | | | | | DISTRIBUTION STATEMENT A. Approved for public release, distribution is unlimited. 5962-E134-95 #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes Q and M) and space application (device class V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class 8 microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device class M RHA marked devices shall meet the MIL-1-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: <u>Device type</u> Generic number Circuit function 01 54ABTH18502A Scan test device with 18-bit universal bus transceiver, three-state outputs, TIL compatible inputs 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: Device class Device requirements documentation М Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 Q or V Certification and qualification to MIL-I-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | <u>Descriptive</u> designator | <u>Terminals</u> | Package style | |----------------|-------------------------------|------------------|-------------------| | x | See figure 1 | 68 | Quad flat Package | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. | STANDARD | | |-----------------------------------|--| | MICROCIRCUIT DRAWING | | | DEFENSE ELECTRONICS SUPPLY CENTER | | | DAYTON, OHIO 45444 | | | SIZE<br><b>A</b> | | 5962-95614 | |------------------|----------------|-------------------| | | REVISION LEVEL | SHEET<br><b>2</b> | DESC FORM 193A JUL 94 9004708 0014175 955 | 1.3 | Absolute maximum ratings. 1/2/3/ | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | | | | | | Supply voltage range (V <sub>CC</sub> ). DC input voltage range (except I/O ports) (V <sub>IN</sub> ) DC input voltage range (I/O ports) (V) | 0.5 % -1- 47 0 % 1 | | | DC input voltage range (except 1/0 ports) (V) | -0.5 V dc to +7.0 V dc | | | DC input voltage range (I/O ports) (V) | -0.5 V dc to +7.0 V dc 4/ | | | nc output voltage range (V | -0.5 V dc to +5.5 V dc 4/ | | | DC output current (1) (OUT) | -0.5 V dc to +5.5 V dc 4/ | | | DC input current (10L) (per output) | +96 mA | | | DC output clamp current (1K) (VIN < 0.0 V) | -18 mA | | | occurrent (10K) (Vout < 0.0 V) | -50 mA | | | vcc current (1vcc) | +576 mA | | | Ground current (1 <sub>GND</sub> ) | +1152 mA | | | Storage temperature range (T <sub>SIG</sub> ) | -65°C to +150°C | | | DC input voltage range (except [/O ports) ( $V_{IN}$ ) DC input voltage range ( $V_{OUT}$ ) DC output voltage range ( $V_{OUT}$ ) DC output current ( $I_{OL}$ ) (per output) DC input clamp current ( $I_{IK}$ ) ( $V_{IN}$ < 0.0 V) DC output clamp current ( $I_{OK}$ ) ( $V_{OUT}$ < 0.0 V) VCC current ( $I_{VCC}$ ) Ground current ( $I_{GND}$ ) Storage temperature range ( $I_{SIG}$ ) Lead temperature (soldering, $I_{IN}$ 0 seconds) Thermal resistance, junction-to-case ( $O_{IC}$ ) | +300°C | | | Thermal resistance, junction-to-case ( $\Theta_{JC}$ ) | 1.9°C/W | | | Junction temperature (T <sub>1</sub> ) | +175°C | | | Junction temperature $(T_j)$ | 635 mU 57 | | | A STATE OF THE STA | 033 mm <u>2</u> 3 | | 1.4 | Recommended operating conditions. 2/ 3/ | | | | | | | | Supply voltage range ( $V_{CC}$ ). Input voltage range ( $V_{IN}$ ). Maximum low level input voltage ( $V_{IL}$ ) Minimum high level input voltage ( $V_{IH}$ ). Maximum high level output current ( $I_{OH}$ ). Maximum low level output current ( $I_{OL}$ ). Maximum input rise or fall rate ( $\Delta t/\Delta V$ ) Case operating temperature range ( $I_{C}$ ) | +4 5 V dc to +5 5 V da | | | Input voltage range (V <sub>IN</sub> ) | +0.0 V dc +0 V | | | Maximum low level input voltage (V, ) | TO B Y GC TO VCC | | | Minimum high level input voltage (V) | -2.0 V | | | Maximum high level output current (1) | 72.U V | | | Maximum low level output current (1-) | ~24 MA | | | Maximum input rise or fall rate (At/Av) | +48 MA | | | Case operating temperature range (T) | IU ns/V | | | Case operating temperature range ( $T_{\mathbb{C}}$ ) | -55°C to +125°C | | 1.5 | Digital logic testing for device classes Q and V. | | | | | | | | Fault coverage measurement of manufacturing | | | | logic tests (MIL-STD-883, test method 5012) | XX percent 6/ | | | | xx percent <u>6</u> / | | | | | - Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. - 2/ Unless otherwise noted, all voltages are referenced to GND. - 3/ The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C. - 4/ The input and output negative voltage ratings may be exceeded provided that the input and output clamp current ratings are observed. - 2/ Power dissipation values are derived using the formula $P_D = V_{CC}I_{CC} + nV_{OL}I_{QL}$ , where $V_{CC}$ and $I_{OL}$ are as specified in 1.4 above, $I_{CC}$ and $V_{OL}$ are as specified in table I herein, and n represents the total number of outputs. - 6/ Values will be added when they become available. STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-95614 | |------------------|----------------|------------| | | REVISION LEVEL | SHEET 3 | DESC FORM 193A JUL 94 9004708 0014176 891 #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, bulletin, and handbook</u>. Unless otherwise specified, the following specification, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. SPECIFICATION MILITARY MIL-1-38535 - Integrated Circuits, Manufacturing, General Specification for. STANDARDS MILITARY MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. BULLETIN MILITARY MIL-BUL-103 - List of Standardized Military Drawings (SMD's). HANDROOK MILITARY MIL-HDBK-780 - Standardized Military Drawings. (Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DOD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS (IEEE) IEEE Standard 1149.1 - IEEE Standard Test Access Port and Boundary Scan Architecture. (Applications for copies should be addressed to the Institute of Electrical and Electronics Engineers, 445 Hoes Lane, Piscataway, NJ 08854-4150.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline. The case outline shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 3. - 3.2.4 Block diagram. The block diagram shall be as specified on figure 4. | STANDARD | |-----------------------------------| | MICROCIRCUIT DRAWING | | DEFENSE ELECTRONICS SUPPLY CENTER | | DAYTON, OHIO 45444 | | SIZE<br><b>A</b> | | 5962-95614 | |------------------|----------------|------------| | | REVISION LEVEL | SHEET<br>4 | DESC FORM 193A JUL 94 **--** 9004708 0014177 728 **--** - 3.2.5 <u>Test access port controller and scan test registers</u> The test access port (TAP) controller and scan test registers shall be as specified on figure 5. - 3.2.6 <u>Ground bounce load circuit and wave forms</u> The ground bounce load circuit and wave forms shall be as specified on figure 6. - 3.2.7 <u>Switching waveforms and test circuit</u>. The switching waveforms and test circuit shall be as specified on figure 7. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table []. The electrical tests for each subgroup are defined in table []. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-SID-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 126 (see MIL-1-38535, appendix A). - 3.11 IEEE 1149.1 compliance. This device shall be compliant with IEEE 1149.1. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except that interim electrical tests prior to burn in are optional at the discretion of the manufacturer for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95614 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>5 | | | | TABLE I. <u>Electrical</u> | performance characte | eristics. | | | | | |-------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------|---------|---------------------------------------------------------------------------|--------------------------------------------------|--------| | Test and<br>MIL-STD-883 | Symbol | Test condi<br>-55°C ≤ T <sub>C</sub> | ≤ +125°C | 5°C subgroups | | | | | | test method 1/ | | +4.5 V ≤ V <sub>C</sub><br>unless otherw | c ≤ +5.5 V<br>ise specified | | | Min Max 3 2.5 3 3.0 3 2.0 3 2.0 4 10.0 5 1.0 6 20.0 75 500 75 500 75 500 | ] | | | Negative input<br>clamp voltage<br>3022 | ν <sub>ιc-</sub> | For input under test<br>I <sub>IN</sub> = -18 mA | | 4.5 V | 1, 2, 3 | | -1.2 | \<br>\ | | High level output voltage | VOH | For all inputs affecting output | I <sub>OH</sub> = -3.0 mA | 4.5 V | 1, 2, 3 | 2.5 | | + | | 3006 | | under test | | 5.0 V | 1, 2, 3 | 3.0 | | 1 | | | | V <sub>IN</sub> = 2.0 V or<br>0.8 V | I <sub>OH</sub> = -24.0 mA | 4.5 V | 1, 2, 3 | 2.0 | <del> </del> | 1 | | Low level output<br>voltage<br>3007 | v <sub>OL</sub> | For all inputs affect<br>output under test<br>V <sub>IN</sub> = 2.0 V or 0.8<br>I <sub>OL</sub> = 48 mA | • | 4.5 V | 1, 2, 3 | | 0.55 | V | | Input current high<br>3010 | I <sub>IH</sub> | For input under test V <sub>IN</sub> = V <sub>CC</sub> | MOEAB, MOEBA,<br>TDI, TMS | 5.5 V | 1, 2, 3 | | 10.0 | μ | | | 12 | | mCLKAB, mCLKBA,<br>mLEAB, mLEBA, TCK | 5.5 V | 1, 2, 3 | | 1.0 | | | | | | mAn or mBn ports | 5.5 V | 1, 2, 3 | | 20.0 | | | Input current low<br>3009 | 1 <sub>1L</sub> | For input under test V <sub>IN</sub> = GND | MOEAB, MOEBA,<br>TDI, TMS | 5.5 V | 1, 2, 3 | | -150 | μ | | | | | mCLKAB, mCLKBA,<br>mLEAB, mLEBA, TCK | 5.5 V | 1, 2, 3 | | -1.0 | | | | <del> </del> | | mAn or mBn ports | 5.5 v | 1, 2, 3 | | -20.0 | | | nput hold current | I(hold) | A or B ports | v <sub>IN</sub> = 0.8 v | 4.5 V | 1, 2, 3 | 75 | 500 | μΑ | | | | | V <sub>IN</sub> = 2.0 V | | | - 75 | -500 | | | hree-state output<br>leakage current,<br>high<br>3020 | I <sub>OZH</sub> | For control input affe<br>under test, V <sub>IN</sub> = 2.<br>V <sub>OUT</sub> = 2.7 V | ecting output<br>.0 V or 0.8 V | 2.1 V<br>and<br>5.5 V | 1, 2, 3 | | 10 | μA | | hree-state output<br>leakage current,<br>low<br>3020 | I OZL<br>5/ | For control input affe<br>under test, V <sub>IN</sub> = 2.<br>V <sub>OUT</sub> = 0.5 V | ecting output<br>0 V or 0.8 V | 2.1 V<br>and<br>5.5 V | 1, 2, 3 | | -10 | μА | | ff-state leakage<br>current | <sup>1</sup> OFF | For input or output un<br>V <sub>IN</sub> or V <sub>OUT</sub> = 4.5 V | For input or output under test V <sub>IN</sub> or V <sub>OUT</sub> = 4.5 V | | 1 | | ±100 | μА | | igh-state leakage<br>current | [CEX | For output under test,<br>Outputs at high logic | For output under test, V <sub>OUT</sub> = 5.5 V<br>Outputs at high logic state | | | | 50 | μА | | utput current<br>3011 | 1 <sub>0</sub> | V <sub>OUT</sub> = 2.5 v | | 5.5 V | 1, 2, 3 | -50 | -200 | mА | See footnotes at end of table. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br><b>A</b> | | 5962-95614 | |-------------------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>6 | DESC FORM 193A JUL 94 ■ 9004708 0014179 5TO **■** | | TABLE I | - <u>Electrical perf</u> | ormance characteristic | <u>s</u> - Conti | nued. | | | | | | |---------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-------------|---------------|------|--|--| | Test and<br>MIL-SID-883<br>test method <u>1</u> / | Symbol | -55°C ≤ | Test conditions 2/<br>-55°C ≤ T <sub>C</sub> ≤ +125°C<br>+4.5 V ≤ V <sub>CC</sub> ≤ +5.5 V<br>unless otherwise specified | | | Limi<br>Min | ts <u>3</u> / | Uni | | | | Quiescent supply<br>current, outputs<br>high<br>3005 | 1ссн | For all inputs,<br>I <sub>OUT</sub> = 0<br>A or B ports | | 5.5 V | 1, 2, 3 | | 5.5 | mA | | | | Quiescent supply<br>current, outputs<br>low<br>3005 | ICCL | | | 5.5 V | 1, 2, 3 | | 24 | mA | | | | Quiescent supply<br>current, outputs<br>disabled<br>3005 | <sup>I</sup> ccz | | | 5.5 V | 1, 2 ,3 | | 3.6 | mA | | | | Quiescent supply<br>current delta,<br>ITL input level<br>3005 | ∆I cc<br>Z∕ | For input under in<br>For all other inp<br>V <sub>IN</sub> = V <sub>CC</sub> or GN | outs | 5.5 V | 1, 2, 3 | | 1.5 | mA | | | | Input capacitance<br>3012 | CIN | T <sub>C</sub> = +25°C<br>See 4.4.1c | Control inputs<br>V <sub>I</sub> = 2.5 V or 0.5 V | 5.0 V | 4 | | 7.0 | рF | | | | I/O capacitance<br>3012 | c <sup>1/0</sup> | | mAn or mBn ports<br>V <sub>O</sub> = 2.5 V or 0.5 V | 5.0 v | 4 | | 10.0 | pF | | | | Output capacitance<br>3012 | C <sub>OUT</sub> | | TDO<br>V <sub>O</sub> = 2.5 V or 0.5 V | 5.0 V | 4 | | 7.0 | pF | | | | Low level ground bounce noise | VOLP 8/ | V <sub>IH</sub> = 3.0 V, V <sub>IL</sub><br>T <sub>A</sub> = +25°C<br>See 4.4.1d | = 0.0 V | 5.0 V | 4 | | 1700 | mV | | | | | VOLV 8/ | See 4.4.1d | | 5.0 V | 4 | | -1500 | | | | | High level V <sub>CC</sub><br>bounce noise | V <sub>OHP</sub> 8∕ | / See figure 6 5.0 v 4 | | | | | 1700 | m∨ | | | | | VOHV 8/ | | | 5.0 V | 4 | | -650 | 1 | | | | Functional test<br>3014 | 2/ | V <sub>IH</sub> = 2.0 V, V <sub>IL</sub><br>Verify output V <sub>O</sub> | = 0.8 V | 4.5 V | 7, 8 | L H | | | | | | | | See 4.4.1b | | 5.5 V | 7, 8 | L | н | | | | | | | NO | DRMAL MODE | - | | | | | | | | Maximum mCLKAB or mCLKBA | f <sub>MAX1</sub> | C <sub>L</sub> = 50 pF minimu | m | 5.0 V | 9 | 100 | · - | MHz | | | | frequency | | $C_L$ = 50 pF minimu $R_L$ = 500 $\Omega$<br>See figure 7 | | 4.5 V<br>and<br>5.5 V | 10, 11 | 100 | | | | | | Propagation delay time,<br>mAn to mBn or mBn to | t <sub>PLH1</sub> | | | 5.0 V | 9 | 1.5 | 5.0 | ns | | | | mAn<br>3003 | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 1.5 | 6.0 | | | | | | t <sub>PHL1</sub> | | | 5.0 V | 9 | 1.5 | 5.0 | | | | | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 1.5 | 6.0 | | | | | ee footnotes at end of tab | le. | | | 1 3.3 <b>v</b> 1 | | | | | | | | STAI<br>MICROCIRC | NDARD | VING | SIZE<br><b>A</b> | | | 5 | 962-95 | 5614 | | | | DEFENSE ELECTRO DAYTON, | NICS SUP | PLY CENTER | | REVISION | I LEVEL | SH | EET | - | | | | Test and<br>M!L-STD-883<br>test method <u>1</u> / | Symbol | Test conditions <u>2</u> /<br>-55°C ≤ T <sub>C</sub> ≤ +125°C<br>+4.5 V ≤ V <sub>CC</sub> ≤ +5.5 V<br>unless otherwise specified | v <sub>cc</sub> | Group A<br>subgroups | Limi | ts <u>3</u> / | Un | |--------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|---------------|----| | test method 5 | | unless otherwise specified | | | Min | Max | | | Propagation delay<br>time, mCLKAB to mBn or | t <sub>PLH2</sub> | $C_L$ = 50 pF minimum $R_L$ = 500 $\Omega$ See figure 7 | 5.0 ₹ | 9 | 1.5 | 5.2 | n | | mCLKBA to mAn<br>3003 | | See figure 7 | 4.5 V<br>and<br>5.5 V | 10, 11 | 1.5 | 6.4 | | | | t <sub>PHL2</sub> | | 5.0 V | 9 | 1.5 | 5.2 | n | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 1.5 | 6.4 | | | Propagation delay | t <sub>PLH3</sub> | | 5.0 V | 9 | 1.5 | 5.5 | n: | | time, mLEAB to mBn or<br>mLEBA to mAn<br>3003 | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 1.5 | 6.5 | | | | t <sub>PHL3</sub> | | 5.0 V | 9 | 1.5 | 5.5 | n: | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 1.5 | 6.5 | | | Propagation delay time, output enable, mOEAB to mBn or mOEBA to mAn 3003 | t <sub>PZH1</sub> | | 5.0 V | 9 | 1.5 | 5.8 | n | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 1.5 | 7.5 | | | | t <sub>PZL1</sub> | | 5.0 V | 9 | 1.5 | 5.8 | ns | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 1.5 | 7.5 | | | Propagation delay | 't <sub>PHZ1</sub> | | 5.0 V | 9 | 2.8 | 7.2 | ns | | time, output<br>disable, mOEAB to mBn<br>or mOEBA to mAn<br>3003 | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.8 | 8.9 | | | | t <sub>PLZ1</sub> | | 5.0 V | 9 | 2.0 | 6.0 | ns | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.0 | 7.5 | | | Clock frequency, fCLK1 mCLKAB or mCLKBA | f <sub>CLK1</sub> | | 5.0 V | 9 | 0 | 100 | МН | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 0 | 100 | | | e footnotes at end of tabl | e. | | | | | | | SIZE Α **REVISION LEVEL** 5962-95614 8 SHEET STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | 1 | | | T | | , | |--------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-----|---------------|------| | Test and<br>MIL-STD-883<br>test method. <u>1</u> / | Symbol | Test conditions<br>-55°C ≤ T <sub>C</sub> ≤ +12<br>+4.5 V ≤ V <sub>CC</sub> ≤ +5<br>unless otherwise sp | 2/<br>15°C<br>1.5 V | Group A<br>subgroups | ļ | ts <u>3</u> / | Uni | | | | unless otherwise sp | ecified | | Min | Max | | | Pulse width, mCLKAB or mCLKBA, high or low | t <sub>W</sub> 1 | C <sub>L</sub> = 50 pF minimum<br>R <sub>1</sub> = 5000<br>See Figure / | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.8 | | ns | | Pulse width, mLEAB or<br>mLEBA, high | t <sub>W2</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.5 | | ns | | Setup time, mAn before mCLKABl or mBn before mCLKBAl | t <sub>s1</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.5 | | ns | | Setup time, mAn before<br>mLEBA! or mBn before<br>mLEAB!, CLK high | t <sub>s2</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 4.0 | | ns | | Setup time, mAn before<br>mLEBAl or mBn before<br>mLEABl, CLK low | t <sub>s</sub> 3 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 2.0 | | ns | | Hold time, mAn after<br>mCLKABÎ or mBn after<br>mCLKBAÎ | t <sub>h1</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 2.9 | | ns | | Hold time, mAn after<br>mLEAB‡ or mBn after<br>mLEBA‡ | t <sub>h2</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 4.0 | | ns | | | | TEST MOD | E | <u> </u> | | | L | | Maximum TCK frequency | f <sub>MAX2</sub> | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ | 5.0 V | 9 | 50 | | MHz | | | | R¯ = 500Ω<br>See figure 7 | 4.5 V<br>and<br>5.5 V | 10, 11 | 50 | | | | Propagation delay time, | t <sub>PLH4</sub> | | 5.0 V | 9 | 2.5 | 11.0 | ns | | TCK! to mAn or mBn<br>3003 | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.5 | 14.5 | | | | t <sub>PHL4</sub> | | 5.0 V | 9 | 2.5 | 10.8 | | | | F1124 | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.5 | 14.0 | | | e footnotes at end of tab | ole. | | | | | | | | | | | SIZE | | | | | | STA<br>MICROCIRO | NDARD | VING | Α | | | 5962- | 9561 | | Test and<br>MIL-STD-883 | Symbol | Test condit<br>-55°C ≤ T <sub>C</sub> | ions <u>2</u> / | v <sub>cc</sub> | V <sub>CC</sub> Group A subgroups | | Limits 3/ | | |------------------------------------------------------------------|--------------------|----------------------------------------------------------------------|------------------|-----------------------|-----------------------------------|-----|-----------|------| | test method <u>1</u> / | | -55°C ≤ T <sub>C</sub><br>+4.5 V ≤ V <sub>CC</sub><br>unless otherwi | se specified | | | Min | Max | | | Propagation delay time, TCK! to TDO | <sup>t</sup> PLH5 | C <sub>լ</sub> = 50 pF minimum | | 5.0 V | 9 | 2.0 | 5.1 | n | | 3003 | | $R_{L} = 500\Omega$<br>See figure 7 | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.0 | 7.0 | | | | t <sub>PHL5</sub> | | | 5.0 V | 9 | 2.0 | 5.1 | n: | | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.0 | 7.0 | | | Propagation delay<br>time, output enable, | t <sub>PZH2</sub> | | | 5.0 V | 9 | 4.0 | 11.5 | ns | | TCKI to mAn or mBn<br>3003 | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 4.0 | 14.5 | | | tp | t <sub>PZL2</sub> | | | 5.0 V | 9 | 4.0 | 11.8 | ns | | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 4.0 | 15.0 | | | Propagation delay<br>time, output enable,<br>TCK! to TDO<br>3003 | t <sub>PZH3</sub> | | | 5.0 V | 9 | 2.0 | 5.7 | ns | | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.0 | 7.5 | | | | t <sub>PZL</sub> 3 | | | 5.0 V | 9 | 2.0 | 6.2 | ns | | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.0 | 8.0 | | | ropagation delay time,<br>output disable, TCK! | t <sub>PHZ2</sub> | | | 5.0 V | 9 | 4.0 | 13.0 | ns | | to mAn or mBn<br>3003 | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 4.0 | 18.0 | | | | t <sub>PLZ2</sub> | | | 5.0 V | 9 | 3.0 | 13.3 | ns | | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 3.0 | 17.5 | | | ropagation delay time,<br>output disable, TCK! | <sup>t</sup> PHZ3 | | | 5.0 V | 9 | 3.0 | 6.8 | ns | | to TDO<br>3003 | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 3.0 | 8.0 | | | | t <sub>PLZ3</sub> | | | 5.0 V | 9 | 2.5 | 5.5 | ns | | | | | | 4.5 V<br>and<br>5.5 V | 10, 11 | 2.5 | 8.0 | | | footnotes at end of tab | le. | | | | | | | | | STANDARD<br>MICROCIRCUIT DRAWING | | NG | SIZE<br><b>A</b> | | | | 5962-9 | 5614 | | DEFENSE ELECTRONICS SUPPLY CENTER | | | L | _ 1 | | 1 | | | | Test and<br>MIL-STD-883 | Symbol | Test conditions <u>2</u> /<br>-55°C ≤ T <sub>C</sub> ≤ +125°C | v <sub>cc</sub> | Group A<br>subgroups | Limit | :s <u>3</u> / | Unit | |--------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------|-----------------------|----------------------|-------|---------------|------| | test method <u>1</u> / | | +4.5 V \( \sqrt{V_{CC}} \( \left\) +5.5 V unless otherwise specified | | 340g, 34p3 | Min | Max | | | Clock frequency, TCK | f <sub>CLK2</sub> | C <sub>L</sub> = 50 pF minimum, | 5.0 V | 9 | 0 | 50 | MHz | | | | RL = 5000<br>See figure 7 | 4.5 V<br>and<br>5.5 V | 10, 11 | 0 | 50 | | | Pulse width, TCK,<br>high or low | tw3 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 8.0 | | ns | | Setup time,<br>mAn, mBn, mCLKAB,<br>mCLKBA, mLEAB, mLEBA,<br>mOEAB or mOEBA<br>before TCK1 | t <sub>s4</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 6.0 | | ns | | Setup time,<br>IDI before TCK1 | t <sub>s5</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 4.5 | | ns | | Setup time,<br>TMS before TCK1 | <sup>t</sup> s6 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 3.0 | | ns | | Hold time, An, Bn, mCLKAB, mCLKBA, mLEAB, mLEBA, mOEAB or mOEBA after TCK1 | t <sub>h</sub> 3 | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 2.9 | | | | Hold time,<br>.TDI after TCKI | t <sub>h4</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 1.0 | | ns | | Hold time,<br>TMS after TCKĪ | t <sub>h5</sub> | | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 1.5 | | ns | <sup>1/</sup> For tests not listed in the referenced MIL-STD-883 (e.g. $\Delta I_{CC}$ ), utilize the general test procedure of 883 under the conditions listed herein. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-95614 | |---------------------------------------------------------------------------------------------|------------------|----------------|--------------------| | | | REVISION LEVEL | SHEET<br><b>11</b> | Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except for all $I_{CC}$ and $\Delta I_{CC}$ tests, where the output terminals shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. For input terminals not designated, $V_{IN}$ = GND or $V_{IN}$ $\geq$ 3.0 V. # TABLE I. <u>Electrical performance characteristics</u> - Continued. - For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively, and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. All devices shall meet or exceed the limits specified in table I at '.5 V VCC 5.5 V. - $\underline{4}$ / For I/O ports, the limit includes $I_{ extsf{OZH}}$ or $I_{ extsf{OZL}}$ leakage current from the output circuitry. - $\Sigma$ / For I/O ports, the limit includes $I_{ m IH}$ or $I_{ m IL}$ leakage current from the input circuitry. - 6/ Not more than one output should be tested at one time, and the duration of the test condition should not exceed one second. - If this is the increase in supply current for each input that is at one of the specified ITL voltage levels rather than 0 V or $V_{CC}$ . This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at $V_{IN} = V_{CC} 2.1$ V (alternate method). When the test is performed using the alternate test method, the maximum limit is equal to the number of inputs at a high ITL input level times 1.5 mA, and the preferred method and limits are guaranteed. - 8/ This test is for qualification only. Ground and $V_{CC}$ bounce tests are performed on a non-switching (quiescent) output and are used to measure the magnitude of induced noise caused by other simultaneously switching outputs. The test is performed on a low noise bench test fixture. For the device under test, all outputs shall be loaded with $500\Omega$ of load resistance and a minimum of 50 pF of load capacitance (see figure 6). Only chip capacitors and resistors shall be used. The output load components shall be located as close as possible to the device outputs. It is suggested, that whenever possible, this distance be kept to less than 0.25 inches. Decoupling capacitors shall be placed in parallel from $V_{CC}$ to ground. The values of these decoupling capacitors shall be determined by the device manufacturer. The low and high level ground and $V_{CC}$ bounce noise is measured at the quiet output using a 1 GHz minimum bandwidth oscilloscope with a $50\Omega$ input impedance. The device inputs shall be conditioned such that all outputs are at a high nominal $V_{OH}$ level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at $V_{OH}$ as all other outputs possible are switched from $V_{OH}$ to $V_{OH}$ . $V_{OHV}$ and $V_{OHP}$ are then measured from the nominal $V_{OH}$ level to the largest negative and positive peaks, respectively (see figure 6). This is then repeated with the same outputs not under test switching from $V_{OL}$ to $V_{OH}$ . The device inputs shall be conditioned such that all outputs are at a low nominal $V_{OL}$ level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at $V_{OL}$ as all other outputs possible are switched from $V_{OL}$ to $V_{OH}$ . $V_{OLP}$ and $V_{OLV}$ are then measured from the nominal $V_{OL}$ level to the largest positive and negative peaks, respectively (see figure 6). This is then repeated with the same outputs not under test switching from $V_{OH}$ to $V_{OL}$ . 2/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. After incorporating allowable tolerances per MIL-STD-883, $V_{\rm IL} = 0.4$ V and $V_{\rm IH} = 2.4$ V. For outputs, L $_{\rm S}$ 0.8 V, H $_{\rm S}$ 2.0 V. STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 DESC FORM 193A JUL 94 9004708 0014185 8T4 MM | Dimension | Millin | neters | Inches | | | |-----------|--------|---------|----------|-------|--| | Dimension | Min | Min Max | | Max | | | HD/HE | 33.02 | 38.10 | 1.300 | 1.500 | | | D/E | 12.32 | 12.70 | .485 | .500 | | | Α | 3.404 | 3.912 | .134 | . 154 | | | b | 0.203 | 0.330 | .008 | .013 | | | e | 0.635 | BSC | .025 BSC | | | | e1 | 10.16 | O BSC | .400 BSC | | | | С | 0.127 | 0.178 | .005 | -007 | | | N | 68 | | 6 | 8 | | ### NOTES: - The US government preferred system of measurement is the metric SI system. However, this item is originally designed using inch-pound units of measurement. In the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence. - 2. A terninal 1 identification mark shall be located on the first side clockwise from the index corner. Terminal numbers shall increase in a counterclockwise direction when viewed as shown. - 3. N is the maximum number of terminals. FIGURE 1. Case outline. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-95614 | |---------------------------------------------------------------------------------------------|------------------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>13 | DESC FORM 193A JUL 94 **--** 9004708 0014186 730 **--** | Device type | | 01 | | |-----------------|------------------------|-----------------|------------------------| | Case outline | | x | | | Terminal number | Terminal<br>symbol | Terminal number | Terminal<br>symbol | | 1 | NC NC | 35 | NC | | 2 | Vac | 36 | 1 | | 2 3 | V <sub>CC</sub> | 37 | V<br>TCK | | 4 | 1CLKAB | 38 | 2CLKBA | | 5 . | 1LEAB | 39 | 2LEBA | | 6 | GND | 40 | GND | | 7 | 10EAB | 41 . | 2 OEBA | | 8 | 1A1 | 42 | 289 | | 9 | 1A2 | 43 | 2B8 | | 10 | 1A3 | 44 | 2B7 | | 11 | 1A4 | 45 | 2B6 | | 12 | 1A5 | 46 | 2B5 | | 13 | GND | 47 | GND | | 14 | 1A6 | 48 | 284 | | 15 | 1A7 | 49 | 2B3 | | 16 | 1A8 | 50 | 2B2 | | 17 | 1A9 | 51 | 281 | | 18 | NC | 52 | NC | | 19 | V <sub>CC</sub><br>2Å1 | 53 | V <sub>CC</sub><br>189 | | 20 | | 54 | 189 | | 21 | 2A2 | 55 | 188 | | 22 | 2A3 | 56 | 187 | | 23 | GND | 57 | GND | | 24 | 2A4 | 58 | 186 | | 25 | 2A5 | 59 | 1B5 | | 26 | 2A6 | 60 | 1B4 | | 27 | 2A7 | 61 | 183 | | 28 | 2A8 | 62 | 182 | | 29 | 2A9 | 63 | 1B1 | | 30 | GND | 64 | GND | | 31 | 20EAB | 65 | 10EBA | | 32 | 2LEAB | 66 | 1LEBA | | 33<br>34 | 2CLKAB | 67 | 1CLKBA | | 34 | TDI | 68 | TMS | FIGURE 2. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-95614 | |---------------------------------------------------------------------------------------------|------------------|----------------|-----------------| | | | REVISION LEVEL | SHEET <b>14</b> | **9**004708 0014187 677 | Terminal descriptions | | | | | | |------------------------------|--------------------------------------------|--|--|--|--| | Terminal symbol | Description | | | | | | mAn (m = 1 to 2, n = 1 to 9) | A-bus input/output ports | | | | | | m8n (m = 1 to 2, n = 1 to 9) | B-bus input/output ports | | | | | | mOEAB, mOEBA (m = 1 to 2) | A-to B/B-to-A output enable control inputs | | | | | | mLEAB, mLEBA (m = 1 to 2) | A-to-B/B-to-A latch enable inputs | | | | | | mCLKAB, mCLKBA (m = 1 to 2) | A-to-B/B-to-A clock inputs | | | | | | TDI | Test data input | | | | | | TDO | Test data output | | | | | | TMS | Test mode select input | | | | | | тск | Test clock input | | | | | FIGURE 2. <u>Terminal connections</u> - Continued. Normal mode, each register 1/ | | Inp | Output | | | |-------|-------|--------|-----|----------------| | mOEAB | mLEAB | mCLKAB | mAn | mBn | | L | L | L | х | B <sub>O</sub> | | L | L | † | L | L | | L | ٦ | 1 | н | н | | L | Н | х | L. | L | | L | н | x | н | Н | | Н | Х | х | х | Z | H = High voltage level L = Low voltage level X = Irrelevant Z = Disabled I = Low-to-high clock transition. B<sub>0</sub> = The output level of B before the indicated steadystate input conditions were established. FIGURE 3. <u>Truth table</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95614 | |------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>15</b> | DESC FORM 193A JUL 94 9004708 0014188 503 🖿 . 9004708 0014190 161 📟 ## Insttuction register (IR) order of scan NOTE: During capture-IR, the IR captures the binary value 10000001. At power up or in the test-logic-reset state, the IR is reset to the binary value 10000001, which selects the IDCODE instruction. ## Instruction-Register Opcodes | | | | T | | |------------------------------------------|----------------|------------------------------------|---------------------------|---------------| | BINARY CODE 1/<br>BIT 7-BIT 0<br>MSB-LSB | SCOPE OPCODE | DESCRIPTION | SELECTED DATA<br>REGISTER | MODE | | 0000000 | EXTEST | Boundary scan | Boundary scan | Test | | 10000001 | IDCODE | Identification read | Device identification | Normal | | 10000010 | SAMPLE/PRELOAD | Sample boundary | Boundary scan | Normal | | 00000011 | BYPASS 2/ | Bypass scan | Bypass | Normal | | 10000100 | BYPASS 2/ | 8ypass scan | Bypass | Normal | | 00000101 | BYPASS 2/ | Bypass scan | Bypass | Normal | | 00000110 | HIGHZ | Control boundary to high impedance | Bypass | Modified test | | 10000111 | CLAMP | Control boundary to 1/0 | Bypass | Test | | 10001000 | BYPASS 2/ | Bypass scan | Bypass | Normal | | 00001001 | RUNT | Boundary run test | Bypass | Test | | 00001010 | READBN | Boundary read | Boundary scan | Normal | | 10001011 | READBT | Boundary read | Boundary scan | Test | | 00001100 | CELLTST | Boundary self test | Boundary scan | Normal | | 10001101 | TOPHIP | Boundary toggle outpus | Bypass | Test | | 10001110 | SCANCN | Boundary-control register scan | Boundary control | Normal | | 00001111 | SCANCT | Boundary-control register scan | Boundary control | Test | | All others | BYPASS | Bypass scan | Bypass | Normal | 1/ Bit 7 is used to maintain even parity in the 8-bit instruction. 2/ The BYPASS instruction is executed in lieu of a SCOPE<sup>TM</sup> instruction that is not supported in the device. FIGURE 5. <u>Test access port controller and scan test registers</u> - Continued. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br><b>A</b> | | 5962-95614 | |-----------------------------------------------------------------------|------------------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>18 | DESC FORM 193A JUL 94 9004708 0014191 OT8 **111** ### Boundary-scan register (BSR) configuration | | 1 | · | | ır | 1 | |-------------------|------------------|-------------------|------------------|-------------------|------------------| | BSR bit<br>number | Device<br>signal | BSR bit<br>number | Device<br>signal | BSR bit<br>number | Device<br>signal | | 47 | 20E A B | <b>3</b> 5 | 2A9-1/0 | 17 | 289-1/0 | | 46 | 10EAB | 34 | 0\1-8AS | 16 | 288 1/0 | | 45 | 20EBA | , 33 | 2A7-I/O | 15 | 2B7-1/0 | | 44 | 10EBA | 32 | 2A6-1/0 | 14 | 286-1/0 | | 43 | 2CLKAB | 31 | 2A5-I/O | 13 | 285-1/0 | | 42 | 1CLKAB | 30 | 2A4-1/0 | 12 | 284-1/0 | | 41 | 2CLKBA | 29 | 2A3-I/0 | 11 | 283-1/0 | | 40 | 1CLKBA | 28 | 2A2-I/0 | 10 | 2B2-1/0 | | 39 | 2LEAB | 27 | 2A1-I/O | 9 | 281-1/0 | | 38 | 1LEAB | 26 | 1A9-I/O | 8 | 189-1/0 | | 37 | 2LEBA | 25 | 1A8-I/O | 7 | 188-1/0 | | 36 | 1LEBA | 24 | 1A7-I/O | 6 | 187-1/0 | | | | 23 | 1A6-I/O | 5 | 186-1/0 | | | | 20 | 1A5-I/O | 4 | 1B5-I/O | | | | 21 | 1A4-I/O | 3 | 1B4-I/O | | | | 20 | 1A3-I/O | 2 | 1B3-I/O | | | | 19 | 1A2-I/O | 1 | 182-1/0 | | ] | | 18 | 1A1-I/O | 0 | 181-1/0 | NOTE: The source data to be captured into the BSR during capture-DR is determined by the current instruction. The contents of the BSR can change during run-test/idle as determined by the current instruction. At power up or in test-logic-reset, BSCs 47 through 44 are reset to logic 1, ensuring that these cells, which control A-port and B-port outputs, are set to benign values (i.e., if test mode were invoked, the output would be at high-impedance state). Reset values of other BSCs should be considered indeterminate. Boundary-control register order of scan NOTE: During capture-DR (DR stands for data register), the contents of the BCR are not changed. At power up or in the test-logic-reset state, the BCR is reset to the binary value 010, which selects the PSA test operation. FIGURE 5. <u>Test access port controller and scan test registers</u> - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95614 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 19 | DESC FORM 193A JUL 94 💻 9004708 0014192 T34 📼 ### Boundary-control-register-opcodes | BINARY CODE<br>BIT 2-BIT 0<br>MSB-LSB | DESCRIPTION | | |---------------------------------------|--------------------------------------------------------------|--| | X00 | Sample inputs/toggle outputs (TOPSIP) | | | x01 | Pseudo-random pattern generation/36-bit mode (PRPG) | | | X10 | Parallel-signature analysis/36-bit mode (PSA) | | | 011 | Simultaneous PSA and PRPG/18-bit mode (PSA/PRPG) | | | 111 | Simultaneous PSA and binary count up/18-bit mode (PSA/COUNT) | | Bypass register order of scan NOTE: During capture-DR, the bypass register captures a logic 0. ## Device identification register (IDR) configuration | | | | | 7/ | T | |-------------------|--------------------------------|-------------------|--------------------------------|-------------------|----------------------------------------| | IDR bit<br>number | Identification<br>significance | IDR bit<br>number | Identification<br>significance | IDR bit<br>number | Identification significance <u>1</u> / | | 31 | VERSION3 | 27 | PARTNUMBER15 | 11 | MANUFACTURER10 | | 30 | VERSION2 | 26 | PARTNUMBER14 | 10 | MANUFACTURER09 | | 29 | VERSION1 | 25 | PARTNUMBER13 | 9 | MANUFACTURER08 | | 28 | VERSION0 | 24 | PARTNUMBER12 | 8 | MANUFACTURER07 | | | | 23 | PARTNUMBER11 | 7 | MANUFACTURERO6 | | | | 22 | PARTNUMBER10 | 6 | MANUFACTURER05 | | | | 21 | PARTNUMBER09 | 5 | MANUFACTURER04 | | | | 20 | PARTNUMBER08 | 4 | MANUFACTURERO3 | | | | 19 | PARTNUMBER07 | 3 | MANUFACTURER02 | | | | 18 | PARTNUMBER06 | 2 | MANUFACTURER01 | | | | 17 | PARTNUMBER05 | 1 | MANUFACTUREROO | | | | 16 | PARTNUMBER04 | 0 | LOGIC1 | | | | 15 | PARTNUMBER03 | | | | | | 14 | PARTNUMBER02 | | | | | | 13 | PARTNUMBER01 | | | | | | 12 | PARTNUMBEROO | | | <sup>1/</sup> For II products, bits 11-0 of the device identification register always contain the binary value 000000101111 (02F, hex) NOTE: During capture-DR, the binary value 0000000000000100111000000101111 (0002702F, hex) is captured in the device identification register to identify this device as Texas Instruments SNJ54ABTH18502A. FIGURE 5. <u>Test access port controller and scan test registers</u> - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95614 | |------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>20</b> | DESC FORM 193A JUL 94 **9004708 0014193 970** ### NOTES: - 1. C includes a 4, p. the test jig and probe. includes a 47 pF chip capacitor (-0 percent, +20 percent) and at least 3 pF of equivalent capacitance from - 2. $R_L = 450\Omega \pm 1$ percent, chip resistor in series with a $50\Omega$ termination. For monitored outputs, the $50\Omega$ termination shall be the $50\Omega$ characteristic impedance of the coaxial connector to the oscilloscope. - 3. Input signal to the device under test: - a. $V_{IN}$ = 0.0 V to 3.0 V; duty cycle = 50 percent; $f_{IN}$ $\geq$ 1 MHz. b. $t_r$ , $t_f$ = 3 ns $\pm$ 1.0 ns. For input signal generators incapable of maintaining these values of $t_r$ and $t_f$ , the 3.0 ns limit may be increased up to 10 ns, as needed, maintaining the $\pm$ 1.0 ns tolerance and guaranteeing the results at 3.0 ns $\pm 1.0$ ns; skew between any two switching inputs signals ( $t_{sk}$ ): $\le 250$ ps. FIGURE 6. Ground bounce load circuit and waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95614 | |---------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 21 | DESC FORM 193A JUL 94 9004708 0014194 807 📟 JUL 94 MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 DESC FORM 1934 DESC FORM 193A JUL 94 📟 9004708 0014196 68T 📟 FIGURE 7. Switching waveforms and test circuit - Continued. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br><b>A</b> | | 5962-95614 | |-----------------------------------------------------------------|------------------|----------------|-----------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>24</b> | 9004708 0014197 516 ### NOTES: - When measuring t<sub>PLZ</sub> and t<sub>PZL</sub>: V<sub>TEST</sub> = 7.0 V. When measuring t<sub>PHZ</sub>, t<sub>PZH</sub>, t<sub>PLH</sub>, and t<sub>PHL</sub>: V<sub>TEST</sub> = open. The t<sub>PZL</sub> and t<sub>PLZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OL</sub> except when disabled by the output enable control. The t<sub>PZH</sub> and t<sub>PHZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OH</sub> except when disabled by the output 4. $C_{L}$ = 50 pF minimum or equivalent (includes test jig and probe capacitance). 5. $R_{L}$ = 500 $\Omega$ or equivalent. enable control. $R_{T}^{L} = 50\Omega$ or equivalent. Input signal from pulse generator: $V_{IN}$ = 0.0 V to 3.0 V; PRR $\le$ 10 MHz; t $\le$ 2.5 ns; t $_f$ $\le$ 2.5 ns; t and t $_f$ shall be measured from 0.3 V to 2.7 V and from 2.7 V to 0.3 V, respectively; duty cycle = 50 percent. Timing parameters shall be tested at a minimum input frequency of 1 MHz. 9. The outputs are measured one at a time with one transition per measurement. FIGURE 7. <u>Switching waveforms and test circuit</u> - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>· <b>A</b> | | 5962-95614 | |------------------------------------------------------|--------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>25</b> | DESC FORM 193A JUL 94 9004708 0014198 452 🖿 ## 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table II herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. - 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.3.1 <u>Electrostatic discharge sensitivity qualification inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. ## 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 3 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - c. $C_{IN}$ , $C_{I/O}$ and $C_{OUT}$ shall be measured only for initial qualification and after process or design changes which may affect capacitance. $C_{IN}$ , $C_{I/O}$ and $C_{OUT}$ shall be measured between the designated terminal and GND at a frequency of 1 MHz. This test may be performed at 10 MHz and guaranteed, if not tested, at 1 MHz. The DC bias for the pin under test ( $V_{BIAS}$ ) = 2.5 V or 3.0 V. For $C_{IN}$ , $C_{I/O}$ and $C_{OUT}$ , test all applicable pins on five devices with zero failures. For $C_{\text{IN}}$ , $C_{\text{I/O}}$ and $C_{\text{OUT}}$ , a device manufacturer may qualify devices by functional groups. A specific functional group shall be composed of function types, that by design, will yield the same capacitance values when tested in accordance with table I, herein. The device manufacturer shall set a function group limit for the $C_{\text{IN}}$ , $C_{\text{I/O}}$ and $C_{\text{OUT}}$ tests. The device manufacturer may then test one device functional group, to the limits and conditions specified herein. All other device functions in that particular functional group shall be guaranteed, if not tested, to the limits and test conditions specified in table I, herein. The device manufacturers shall submit to DESC-EC the device functions listed in each functional group and the test results for each device tested. d. Ground and V<sub>CC</sub> bounce tests are required for all device classes. These tests shall be performed only for initial qualification, after process or design changes which may affect the performance of the device, and any changes to the test fixture. V<sub>OLP</sub>, V<sub>OLV</sub>, V<sub>OHP</sub>, and V<sub>OHY</sub> shall be measured for the worst case outputs of the device. All other outputs shall be guaranteed, if not tested, to the limits established for the worst case outputs. The worst case outputs tested are to be determined by the manufacturer. Test 5 devices assembled in the worst case package type supplied to this document. All other package types shall be guaranteed, if not tested, to the limits established for the worst case package. The package type to be tested shall be determined by the manufacturer. The device manufacturer will submit to DESC-EC data that shall include all measured peak values for each device tested and detailed oscilloscope plots for each V<sub>OLP</sub>, V<sub>OLY</sub>, V<sub>OHP</sub>, and V<sub>OHV</sub> from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A SP62-95614 REVISION LEVEL SHEET 26 DESC FORM 193A JUL 94 : 📟 9004708 0014199 399 📟 Each device manufacturer shall test product on the fixtures they currently use. When a new fixture is used, the device manufacturer shall inform DESC-EC of this change and test the 5 devices on both the new and old test fixtures. The device manufacturer shall then submit to DESC-EC data from testing on both fixtures that shall include all measured peak values for each device tested and detailed oscilloscope plots for each $V_{\text{OLP}}$ , $V_{\text{OLP}}$ , $V_{\text{OHP}}$ , and $V_{\text{OHV}}$ from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. For $V_{OLP}$ , $V_{OLP}$ , $V_{OHP}$ , and $V_{OHP}$ , a device manufacturer may qualify devices by functional groups. A specific functional group shall be composed of function types, that by design, will yield the same test values when tested in accordance with table I herein. The device manufacturer shall set a functional group limit for the $V_{OLP}$ , $V_{OHP}$ , and $V_{OHP}$ tests. The device manufacturer may then test one device function from a functional group to the limits and conditions specified herein. All other device functions in that particular functional group shall be guaranteed, if not tested, to the limits and conditions specified in table I herein. The device manufacturer shall submit to DESC-EC the device functions listed in each functional group and the test results, along with the oscilloscope plots, for each device tested. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table 11 herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-I-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes Q and V shall be M, D,L, R, F, G and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table II herein. - b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A, for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at $I_A = +25$ °C $\pm 5$ °C, after exposure, to the subgroups specified in table II herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95614 | |------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>27</b> | DESC FORM 193A JUL 94 : **3** 9004708 0014200 930 ## TABLE II. <u>Electrical test requirements</u>. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>IM 5005, table 1) | Subgroups<br>(in accordance with<br>MIL-I-38535, table III) | | |---------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | | | 1 | | Final electrical parameters (see 4.2) | 1/ 1, 2, 3, 7,<br>8, 9, 10, 11 | 1/ 1, 2, 3, 7,<br>8, 9, 10, 11 | 2/ 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3, 7, 8,<br>9, 10, 11 | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | <sup>1/</sup> PDA applies to subgroup 1. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A SP62-95614 REVISION LEVEL SHEET 28 DESC FORM 193A JUL 94 : 📟 9004708 0014201 877 📟 <sup>2/</sup> PDA applies to subgroups 1 and 7. | | 6.5 | <u>Ab</u> | bre | vi. | <u>ati</u> | on | s, | S | ymŁ | 00 | ١s | . a | and definitions. The abbreviations, symbols, and definitions used herein are defined | |----|-----------------|-----------|-----|-----|------------|-----|-------|-------|-----|-------|----|-----|--------------------------------------------------------------------------------------| | ir | MIL | - 1 - | 385 | 35 | an | d I | M [ ! | L - : | STE | ) - ' | 13 | 31. | and as follows: | | | | | | | | | | | | | _ | ., | and do not one. | | | GND | | - | - | | - | - | - | - | - | ~ | - | Ground zero voltage potential. | | | <sup>I</sup> cc | | - | - | | - | - | - | - | - | - | - | Supply current. | | | III | | - | - | | - | - | - | - | - | - | - | Input current low. | | | 1 I H | | - | - | | - | - | - | - | - | - | - | Input current high. | | | TC | | - | - | | - | - | - | - | - | - | - | Case temperature. | | | TÃ | | - | - | | - | - | - | - | - | - | - | Ambient temperature. | | | v <sub>cc</sub> | | - | - | | - | - | - | - | - | • | - | Positive supply voltage. | | | VIC- | - | - | - | • • | - | - | - | - | - | - | - | Negative input clamp voltage. | | | CIN | | - | - | | - | - | - | - | - | - | - | Input terminal-to-GND capacitance. | | | COUT | - | - | - | - | - | - | - | - | - | - | - | Output terminal-to-GND capacitance. | | | C | - | - | | - | - | - | - | ~ | - | - | - | Input / Output terminal -to-CND consents | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all three documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN<br>under new system | Manufacturing source listing | Document<br><u>listing</u> | |------------------------------------------------------------|---------------------------------|------------------------------|----------------------------| | New MIL-H-38534 Standard Microcircuit<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standard Microcircuit<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML -38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standard<br>Microcircuit Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | ### 6.7 Sources of supply. - 6.7.1 Sources of supply for device classes Q and V. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.7.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-95614 | |------------------|----------------|-----------------| | | REVISION LEVEL | SHEET <b>29</b> | DESC FORM 193A JUL 94 : 📟 9004708 0014202 703 🖿