# 5473/DM5473/DM7473 Dual Master-Slave J-K Flip-Flops with Clear and Complementary Outputs ## **General Description** This device contains two independent positive pulse triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops after a complete clock pulse. While the clock is low the slave is isolated from the master. On the positive transition of the clock, the data from the J and K inputs is transferred to the master. While the clock is high the J and K inputs are disabled. On the negative transition of the clock, the data from the master is transferred to the slave. The logic states of the J and K inputs must not be allowed to change while the clock is high. Data transfers to the outputs on the falling edge of the clock pulse. A low logic level on the clear input will reset the outputs regardless of the logic states of the other inputs. #### **Features** Alternate Military/Aerospace device (5473) is available. Contact a National Semiconductor Sales Office/Distributor for specifications. ## **Connection Diagram** Order Number 5473DMQB, 5473FMQB, DM5473J, DM5473W or DM7473N See NS Package Number J14A, N14A or W14B #### **Function Table** | | Inputs | \$ | | Out | puts | | |-----|--------|----|-----|----------------|------------------|--| | CLR | CLK | J | K | Q | Q | | | L | Х | х | × | L | н | | | Н | 7. | L | L | Q <sub>0</sub> | $\overline{Q}_0$ | | | Н | 7. | н | L L | H | L | | | Н | 7. | L | н | L | Н | | | Н | 7. | н | н | Toggle | | | - H = High Logic Level - L = Low Logic Level - X = Either Low or High Logic Level - \_\_\_ = Positive pulse data. the J and K inputs must be held constant while the clock is high. Data is transferred to the outputs on the falling edge of the clock pulse. TL/F/6525-1 $\mathbf{Q}_0 = \mathsf{The}$ output logic level before the indicated input conditions were established. Toggle = Each output changes to the complement of its previous level on each high level clock pulse. # 4 ## **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V input Voltage 5.5V Operating Free Air Temperature Range DM54 and 54 -55°C to +125°C DM74 0°C to +70°C Storage Temperature Range -65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # **Recommended Operating Conditions** | Symbol | Parameter | | DM5473 | | | DM7473 | | | 11-11- | |------------------|-------------------------------|-----------------|--------|-----|------|--------|-----|------|--------| | | | | Min | Nom | Max | Min | Nom | Max | Units | | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | High Level Inpu | t Voltage | 2 | | | 2 | | | V | | VIL | Low Level Input | Voltage | | | 0.8 | | | 0.8 | v | | Іон | High Level Outp | out Current | | | -0.4 | | | -0.4 | mA | | lol | Low Level Outp | ut Current | | | 16 | | | 16 | mA | | f <sub>CLK</sub> | Clock Frequenc | y (Note 5) | 0 | | 15 | 0 | | 15 | MHz | | | Pulse Width | Clock High | 20 | | | 20 | | | ns | | | (Note 5) | Clock Low | 47 | | | 47 | | | | | | | Clear Low | 25 | | | 25 | | | | | tsu | Input Setup Time (Note 1 & 5) | | 0↑ | | | 0↑ | | | ns | | t <sub>H</sub> | Input Hold Time (Note 1 & 5) | | 01 | | | 01 | | | ns | | TA | Free Air Operati | ing Temperature | -55 | | 125 | 0 | | 70 | °C | ## **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 2) | Max | Unita | |-----------------|--------------------------------------|-----------------------------------------------------------|--------|-----|-----------------|------|-------| | VI | Input Clamp Voltage | $V_{CC} = Min, I_i = -12 mA$ | | | | -1.5 | V | | V <sub>OH</sub> | High Level Output<br>Voltage | $V_{CC} = Min, I_{OH} = Max$ $V_{IL} = Max, V_{IH} = Min$ | | 2.4 | 3.4 | | ٧ | | V <sub>OL</sub> | Low Level Output<br>Voltage | $V_{CC} = Min, I_{OL} = Max$ $V_{IH} = Min, V_{IL} = Max$ | | | 0.2 | 0.4 | V | | lı | Input Current @ Max<br>Input Voltage | V <sub>CC</sub> = Max, V <sub>I</sub> = 5.5V | | | | 1 | mA | | ин | High Level Input<br>Current | V <sub>CC</sub> = Max<br>V <sub>I</sub> = 2.4V | J, K | | | 40 | μА | | | | | Clock | | | 80 | | | | | | Clear | | | 80 | | | I <sub>IL</sub> | Low Level Input<br>Current | V <sub>CC</sub> = Max<br>V <sub>I</sub> = 0.4V | J, K | | | -1.6 | mA | | | | | Clock | | | -3.2 | | | | | | Clear | | | -3.2 | | | los | Short Circuit<br>Output Current | V <sub>CC</sub> = Max | DM54 | -20 | | -55 | mA | | | | (Note 3) | DM74 | -18 | | -55 | | | lcc | Supply Current | V <sub>CC</sub> = Max, (N | ote 4) | | 18 | 34 | mA | Note 1: The symbol (↑, ↓) indicates the edge of the clock pulse is used for reference: (↑) for rising edge, (↓) for falling edge. Note 2: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. Note 3: Not more than one output should be shorted at a time. Note 4: With all outputs open, I<sub>CC</sub> is measured with the Q and Q outputs high in turn. At the time of measurement the clock input grounded. **Note 5:** $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . | Symbol | Parameter | From (Input)<br>To (Output) | $egin{aligned} \mathbf{R_L} &= 400\Omega \ \mathbf{C_L} &= 15\mathbf{pF} \end{aligned}$ | | Units | |------------------|----------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------|-----|-------| | | | | Min | Max | | | f <sub>MAX</sub> | Maximum Clock<br>Frequency | | 15 | | MHz | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear<br>to Q | | 40 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clear<br>to Q | | 25 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Q or Q | | 40 | ns | | t <sub>PLH</sub> | Propagation Delay Time | Clock to | | 25 | ns |