



## EPM7096 EPLD

**High-Performance** 96-Macrocell Device

September 1992, ver. 2

Data Sheet

## **Features**

- High-density, erasable CMOS EPLD based on second-generation Multiple Array MatriX (MAX) architecture
  - 1,800 usable gates

in each macrocell

- Combinatorial speeds with  $t_{PD} = 15 \text{ ns}$
- Clock frequencies up to 71.4 MHz

### **Preliminary** Information

- Programmable I/O architecture providing up to 64 inputs or 60 outputs 96 advanced macrocells to efficiently implement registered and complex combinatorial logic
- Configurable expander product-term distribution allowing up to 32 product terms in a single macrocell
  - individual Clock Enable and asynchronous Clear and Preset controls Independent clocking of all registers from array or global Clock signals Programmable power-saver mode for 50% or more power reduction

Programmable registers configurable as D, T, JK, or SR flipflops with

Available in 68- and 84-pin windowed ceramic J-lead (JLCC) packages

- (shown in Figure 1) and one-time programmable (OTP) plastic J-lead (PLCC) packages. A 100-pin QFP package and 84- and 68-pin PGA packages are under development. Software design support with Altera's MAX+PLUS II development
- system for PC, Sun SPARCstation, and HP 9000 Series 700 platforms Programming support from Altera's Master Programming Unit (MPU) and other programming hardware manufacturers

Figure 1. EPM7096 68- and 84-pin JLCC Package Pin-Out Diagrams

> Package outline not drawn to scale.



## General Description

The Altera EPM7096 is a high-density, high-performance CMOS EPLD based on Altera's second-generation MAX 7000 architecture. Fabricated on a 0.8-micron EPROM technology, the EPM7096 provides 1,800 usable gates, in-system speeds of 71.4 MHz and propagation delays of 15 ns. The EPM7096 architecture supports 100% TTL emulation and allows high integration of SSI, MSI, and LSI logic functions. It easily integrates multiple programmable logic devices ranging from PALs, GALs, and 22V10s to MACH devices and FPGAs. Available in 68- and 84-pin windowed ceramic and one-time-programmable (OTP) plastic J-lead packages, the EPM7096 accommodates designs with up to 64 inputs or 60 outputs.

The EPM7096 uses CMOS EPROM cells to configure logic functions within the device. EPM7096 architecture is user-configurable to accommodate a variety of independent logic functions, and the device can be reprogrammed for quick and efficient iterations during design development and debug cycles.

The EPM7096 consists of 96 macrocells organized into 6 Logic Array Blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register that provides D, T, JK, or SR operation with independent programmable Clock, Clock Enable, Clear, and Preset functions. For building complex logic functions, each macrocell can be supplemented with both shared expanders and high-speed parallel logic expanders to allow up to 32 product terms per macrocell.

The EPM7096 provides programmable speed/power optimization. Speed-critical portions of the design can run at high speed/full power, while the remainder runs at reduced speed/low power. This feature enables the user to specify one or more macrocells to operate at 50% or less power while adding only a nominal timing delay.

The EPM7096 is supported by the MAX+PLUS II development system, which provides a completely integrated design entry, compilation, verification, and programming environment. MAX+PLUS II software is available for 386- and 486-based PC, Sun SPARCstation, and HP 9000 Series 700 platforms. The Windows-based graphical user interface supports hierarchical graphic, text, and waveform design entry with over 300 74-series macrofunctions. MAX+PLUS II includes the Altera Hardware Description Language (AHDL), which supports state machine, Boolean equation, conditional logic, and truth table entry methods. In addition, MAX+PLUS II provides highly automated compilation, automatic multidevice partitioning, timing simulation and analysis, automatic error location, device programming and verification, and a comprehensive on-line help system. MAX+PLUS II imports and exports industry-standard EDIF 2 0 0 netlist files for a convenient interface to popular PC- and workstation-based CAE tools.

EPM7096 EPLD: High-Performance 96-Macrocell Device

Figure 2. EPM7096 Block Diagram

Numbers are for 84-pin JLCC/PLCC packages. Numbers in parentheses are for 68-pin JLCC/PLCC packages.



## **Functional Description**

The EPM7096, shown in Figure 2, is a 96-macrocell EPLD that has been optimized for VLSI designs. It has 60 I/O pins that can be individually configured for input, output, or bidirectional operation. It also has 4 dedicated input pins that can be programmed as general-purpose inputs or high-speed, global control signals (Clock, Clear, and 2 Output Enables) for each macrocell and I/O pin.

The EPM7096 contains the following architectural building blocks:

- Logic Array Blocks
- Macrocells
- Logic expanders (shared and parallel) Programmable Interconnect Array
- I/O control blocks

#### Logic Array Blocks

MAX 7000 architecture is based on the concept of linking small, highperformance, flexible logic array modules called Logic Array Blocks (LABs). Multiple LABs are linked together via a global bus called the Programmable Interconnect Array (PIA), which is fed by all EPM7096 dedicated inputs, I/O pins, and macrocells. The PIA routes only the signals required to implement logic in each LAB. The EPM7096 has 6 LABs, each of which contains 16 macrocells.

#### Macrocells

The MAX 7000 macrocell (Figure 3) provides sequential and combinatorial logic capabilities. It can be individually configured for registered or combinatorial operation. The macrocell consists of three functional blocks: the logic array, product-term select matrix, and programmable register.

Combinatorial logic is implemented in the logic array, which contains five product terms. These are allocated by the product-term select matrix for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs for the macrocell's register Clear, Preset, Clock, and Clock Enable control functions. One product term per macrocell can be used as a shared logic expander if it is fed back into the logic array. Based on the logic requirements of the design, the productterm select matrix automatically optimizes product-term allocation.

In registered functions, each macrocell flipflop can be individually programmed for D, T, JK, or SR operation with programmable Clock control. If necessary, the flipflop can be bypassed for combinatorial operation. During design entry, the user can specify the desired flipflop type or allow MAX+PLUS II to select the most efficient flipflop operation for each registered function to minimize resources needed by the design.

Data Sheet

Figure 3. MAX 7000 Macrocell



The programmable register can be configured in three clocking modes:

- It can be clocked from the dedicated global Clock pin (GCLK). In this mode, the flipflop is positive-edge-triggered, and the fastest Clock-tooutput performance is achieved.
- It can be clocked with the array Clock using a product term. In this mode, the flipflop can be configured for positive- or negative-edgetriggered operation. Array Clocks allow any signal source or gated logic function to clock the flipflop.
- It can be clocked from the global Clock pin and enabled by a product term. The register is enabled when the flipflop ENA input is high. Each flipflop can be activated individually while taking advantage of the fast Clock-to-output delay of the global Clock pin.

Each register also supports the asynchronous Preset and Clear functions. As shown in Figure 3, the product-term select matrix allocates product terms to control these operations. Although the register is designed for active-low Preset and Clear, active-high control is also provided when the signal is inverted within the logic array. In addition, each register Clear function can be individually connected to the EPM7096 dedicated global Clear pin (GCLRn). In this mode, the Clear function is active low.

## **Logic Expanders**

Although most logic functions can be implemented with the five product terms available in each macrocell, some logic functions are more complex and require additional product terms. Instead of using another macrocell to supply the needed logic resources, the MAX 7000 architecture has both shared and parallel logic expanders that provide additional product terms directly to any macrocell.

#### **Shared Logic Expanders**

Each LAB has up to 16 shared expanders, which can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverting outputs that feed back into the logic array. Each shared logic expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. Shared logic expanders can also be cross-coupled to build additional buried flipflops, latches, or input registers. A small delay ( $t_{SEXP}$ ) is incurred when shared logic expanders are used.

#### Parallel Logic Expanders

Parallel logic expanders are unused product terms from macrocells in the LAB that can be allocated to any macrocell by the product-term select matrix to implement fast, complex logic functions. With parallel logic expanders, up to 20 product terms can directly feed the macrocell OR logic (5 product terms from the macrocell and 15 parallel logic expanders provided by other macrocells in the LAB).

The MAX+PLUS II Compiler can automatically route parallel logic expanders to the necessary macrocells in sets of 1 to 5. Each set of expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler will allocate 2 sets of parallel logic expanders (the first set equals 5 product terms, the second set equals 4 product terms, increasing the total delay by 2 ×  $t_{PEXP}$ ), in addition to the 5 product terms already in the macrocell.

The EPM7096 can use shared and parallel logic expanders to allocate additional product terms to any macrocell, ensuring that logic is synthesized with the fewest logic resources to obtain the fastest possible speed.

## **Programmable Interconnect Array**

Logic is routed between the EPM7096 LABs on the Programmable Interconnect Array (PIA). This global bus is a programmable path that allows any signal source to reach any destination on the device. Although EPM7096 dedicated inputs, I/O pin feedbacks, and macrocell feedbacks all feed the PIA, the PIA routes only the required signals needed by each macrocell back into each LAB.

Data Sheet

While the routing delays of channel-based routing schemes in masked or field-programmable gate arrays (FPGAs) are cumulative, variable, and

path-dependent, the MAX 7000 PIA has a fixed delay. The PIA eliminates skew between signals, making timing performance easy to predict.

## VO Control Blocks

The I/O control block, shown in Figure 4, allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is connected to one of two global active-low Output Enable pins (OE1n and OE2n) or directly to GND or VCC. When the I/O tri-state buffer is connected to GND, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the I/O tri-state buffer is connected to VCC, the output is enabled.

The EPM7096 provides dual feedback. The macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

## Figure 4. I/O Control Block



## **Programmable** Speed/Power Control

The EPM7096 offers a power-saver mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, since only a small fraction of all gates operate at maximum frequency in most logic applications.

Each macrocell in the EPM7096 can be individually programmed by the designer for either high-speed (Turbo = on) or low-power (Turbo = off) operation. As a result, speed-critical paths in the design can run at high speed, while remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder  $(t_{LPA})$  for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{ACL}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters.

## Design Security

The EPM7096 contains a programmable Security Bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security, since programmed data within EPROM cells is invisible. The Security Bit that controls this function, as well as all other program data, is reset when the EPLD is erased.

## **Timing Model**

Timing within the EPM7096 can be analyzed with the MAX+PLUS II software, with a variety of popular CAE simulators and timing analyzers, or with the timing model shown in Figure 5. The EPM7096 has fixed internal delays that allow the user to determine the worst-case timing for any design. For complete timing information, MAX+PLUS II software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for system-level performance evaluation.

Figure 5. MAX 7000 Timing Model



Timing information can be calculated with the timing model and the timing parameters for a particular EPLD. External timing parameters are derived from the sum of internal parameters and represent pin-to-pin timing delays. Figure 6 shows the internal timing relationship for internal and external delay parameters. Actual worst-case timing can be calculated in a timing simulation with the MAX+PLUS II Simulator, in a timing analysis with the MAX+PLUS II Timing Analyzer, or with other supported CAE simulators.

EPM7096 EPLD: High-Performance 96-Macrocell Device

## Figure 6. Switching Waveforms (Part 1 of 2)





## Global Clock Mode

Register Output to Pin



t<sub>00</sub>

Figure 6. Switching Waveforms (Part 2 of 2)



## Generic Testing

The EPM7096 is functionally tested and guaranteed. Complete testing of each programmable EPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are made under the conditions shown in Figure 7.

Test patterns can be used and then erased during early stages of the production flow. This facility to use application-independent, general-purpose tests, called generic testing, is unique among user-configurable logic devices.

## Figure 7. EPM7096 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, it can create significant reductions in observable noise immunity.



## MAX+PLUS II Development System

The EPM7096 is supported by Altera's MAX+PLUS II development system. MAX+PLUS II also supports Altera's Classic, MAX 5000/EPS464, and FLEX 8000 device families.

Designs can be entered as logic schematics with the Graphic Editor; as state machines, truth tables, and Boolean equations with the Altera Hardware Description Language (AHDL); or as waveforms with the Waveform Editor. Logic synthesis and minimization automatically optimize the logic of a design. MAX+PLUS II also provides automatic design partitioning into multiple devices from the same family. Design verification and timing analysis are performed with the built-in Simulator and Timing Analyzer. Errors in a design are automatically located and highlighted in the original design files.

MAX+PLUS II runs on IBM PC-AT, PS/2, and compatible computers, as well as Sun SPARCstations and HP 9000 Series 700 workstations. The software gives designers the tools to quickly and efficiently create complex logic designs. MAX+PLUS II also provides an EDIF netlist interface for additional design entry and simulation support with popular CAE tools from Cadence, DAZIX, Logic Modeling, Mentor Graphics, Synopsys, Viewlogic, and others. Further details about the MAX+PLUS II development system are available in the MAX+PLUS II Programmable Logic Development System & Software Data Sheet.

# Device Programming

The EPM7096 can be programmed on an IBM PC-AT, PS/2, or compatible computer with an Altera Logic Programmer card, the Master Programming Unit (MPU), and the PLMJ7096-84 or PLMJ7096-68 device adapter. The MPU supports device open- and short-circuit testing and performs continuity checking to ensure adequate electrical contact between the programming adapter and the device.

MAX+PLUS II software uses test vectors developed with the Waveform Editor to functionally test the programmed device. For added design verification, designers can compare the functional behavior of the EPM7096 with the results of timing simulation.

In addition, Data I/O and other programming hardware manufacturers provide programming support for Altera devices.

#### EPM7096 EPLD

#### **Preliminary Data**

Data Sheet

## Absolute Maximum Ratings See Note (1) and Operating Requirements for EPLDs in the 1992 Data Book.

| Symbol          | Parameter                        | Conditions          | Min  | Max  | Unit |
|-----------------|----------------------------------|---------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                   | With respect to GND | -2.0 | 7.0  | ٧    |
| v <sub>i</sub>  | DC input voltage                 | See Note (2)        | -2.0 | 7.0  | V    |
| IMAX            | DCV <sub>CC</sub> or GND current |                     |      | 400  | mA   |
| lout            | DC output current, per pin       |                     | -25  | 25   | mA   |
| P <sub>D</sub>  | Power dissipation                |                     |      | 2000 | mW   |
| TSTG            | Storage temperature              | No bias             | -65  | 150  | ۰c   |
| TAMB            | Ambient temperature              | Under bias          | -65  | 135  | ۰c   |
| т.              | Junction temperature             | Under bias          |      | 150  | °C   |

## **Recommended Operating Conditions**

| Symbol         | Parameter             | Conditions         | Min      | Max  | Unit |
|----------------|-----------------------|--------------------|----------|------|------|
| Vcc            | Supply voltage        |                    | 4.75     | 5.25 | V    |
| V <sub>I</sub> | Input voltage         |                    | 0        | Vcc  | ٧    |
| v <sub>o</sub> | Output voltage        |                    | 0        | Vcc  | V    |
| TA             | Operating temperature | For commercial use | 0        | 70   | ۰c   |
| t <sub>R</sub> | Input rise time       |                    |          | 40   | ns   |
| t <sub>F</sub> | Input fall time       |                    | <u> </u> | 40   | ns   |

## DC Operating Conditions See Notes (3), (4)

| Symbol           | Parameter                                                | Conditions                                                  | Min  | Тур | Max                   | Unit |
|------------------|----------------------------------------------------------|-------------------------------------------------------------|------|-----|-----------------------|------|
| VIH              | High-level input voltage                                 |                                                             | 2.0  |     | V <sub>CC</sub> + 0.3 | ٧    |
| VIL              | Low-level input voltage                                  |                                                             | -0.3 |     | 0.8                   | >    |
| V <sub>OH</sub>  | High-level TTL output voltage                            | I <sub>OH</sub> = -4 mA DC                                  | 2.4  |     |                       | >    |
| VOL              | Low-level output voltage                                 | I <sub>OL</sub> = 8 mA DC                                   |      |     | 0.45                  | >    |
| 11               | Input leakage current                                    | V <sub>1</sub> =V <sub>CC</sub> or GND                      | -10  |     | 10                    | μA   |
| loz              | Tri-state output off-state current                       | V <sub>O</sub> =V <sub>CC</sub> or GND                      | 40   |     | 40                    | μΑ   |
| I <sub>CC1</sub> | V <sub>CC</sub> supply current (standby, low-power mode) | V <sub>1</sub> = GND, No load<br>See Note (5)               |      | 85  |                       | mA   |
| I <sub>CC2</sub> | V <sub>CC</sub> supply current (active, low-power mode)  | V <sub>I</sub> = GND, No load,<br>f = 1.0 MHz, See Note (5) |      | 90  |                       | mA   |

### Capacitance See Note (6)

| Symbol Parameter                  |  | Conditions                          | Min | Max | Unit |
|-----------------------------------|--|-------------------------------------|-----|-----|------|
| C <sub>IN</sub> Input capacitance |  | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | рF   |
|                                   |  | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 12  | рF   |

ALTERA CORP

53E D 🗰 0595372 0002631 199 🖦 ALT

Data Sheet

**Preliminary Data** 

EPM7096 EPLD

AC Operating Conditions See Note (4)

| External          | External Timing Parameters           |              |      | EPM7096-2 |          | EPM7096-3 |      | EPM7096 |      |
|-------------------|--------------------------------------|--------------|------|-----------|----------|-----------|------|---------|------|
| Symbol            | Parameter                            | Conditions   | Min  | Max       | Min      | Max       | Min  | Max     | Unit |
| t <sub>PD1</sub>  | Input to non-registered output       | C1 = 35 pF   |      | 15        | <u> </u> | 20        |      | 25      | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output   | 1            |      | 15        |          | 20        |      | 25      | ns   |
| tsu               | Global clock setup time              |              | 9    |           | 12       |           | 15   |         | ns   |
| t <sub>H</sub>    | Global clock hold time               |              | 0    |           | 0        |           | 0    |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay         | C1 = 35 pF   |      | 11        |          | 13        |      | 15      | ns   |
| t <sub>CH</sub>   | Global clock high time               |              | 6    |           | 7        |           | 8    |         | ns   |
| t <sub>CL</sub>   | Global clock low time                |              | 6    |           | 7        |           | 8    |         | ns   |
| t <sub>asu</sub>  | Array clock setup time               |              | 5    |           | 7        |           | 8    | 1       | ns   |
| t <sub>AH</sub>   | Array clock hold time                |              | 5    | <u> </u>  | 7        |           | 8    |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay          | C1 = 35 pF   |      | 15        |          | 20        |      | 25      | ns   |
| t <sub>ACH</sub>  | Array clock high time                |              | 8    |           | 10       |           | 12.5 |         | ns   |
| tACL              | Array clock low time                 |              | 8    |           | 10       |           | 12.5 |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period          |              |      | 14        |          | 16        |      | 20      | ns   |
| f <sub>CNT</sub>  | Max. internal global clock frequency | See Note (5) | 71.4 |           | 62.5     |           | 50   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period           |              |      | 16        |          | 20        |      | 25      | ns   |
| f <sub>ACNT</sub> | Max. internal array clock frequency  | See Note (5) | 62.5 |           | 50       |           | 40   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency              | See Note (7) | 83.3 |           | 71.4     |           | 62.5 |         | MHz  |

| Internal          | Timina Daramatara              |              |     |           | 7   |           | ·<br>/      |          | <u></u> |
|-------------------|--------------------------------|--------------|-----|-----------|-----|-----------|-------------|----------|---------|
|                   | Internal Timing Parameters     |              |     | EPM7096-2 |     | EPM7096-3 |             | EPM7096  |         |
| Symbol            | Parameter                      | Conditions   | Min | Max       | Min | Max       | Min         | Max      | Unit    |
| t <sub>IN</sub>   | Input pad and buffer delay     |              |     | 2         |     | 3         |             | 4        | ns      |
| t <sub>10</sub>   | I/O input pad and buffer delay |              |     | 2         |     | 3         |             | 4        | ns      |
| t <sub>SEXP</sub> | Shared expander delay          |              |     | 7         |     | 8         |             | 10       | ns      |
| t <sub>PEXP</sub> | Parallel expander delay        |              |     | 2         |     | 3         |             | 5        | ns      |
| t <sub>LAD</sub>  | Logic array delay              |              |     | 6         |     | 8         |             | 10       | ns      |
| t <sub>LAC</sub>  | Logic control array delay      |              |     | 6         |     | 8         |             | 10       | ns      |
| t <sub>OD</sub>   | Output buffer and pad delay    | C1 = 35 pF   |     | 4         |     | 5         |             | 6        | ns      |
| t <sub>ZX</sub>   | Output buffer enable delay     |              |     | 6         |     | 9         |             | 12       | ns      |
| t <sub>XZ</sub>   | Output buffer disable delay    | C1 = 5 pF    |     | 6         |     | 9         |             | 12       | ns      |
| t <sub>su</sub>   | Register setup time            |              | 4   |           | 4   |           | 5           | <u> </u> | ns      |
| t <sub>H</sub>    | Register hold time             |              | 4   |           | 4   |           | 5           |          | ns      |
| t <sub>RD</sub>   | Register delay                 |              |     | 1         |     | 1         |             | 1        | ns      |
| t <sub>COMB</sub> | Combinatorial delay            |              |     | 1         |     | 1         |             | 1        | ns      |
| t <sub>IC</sub>   | Array clock delay              |              |     | 6         |     | 8         | · · · · · · | 10       | ns      |
| t <sub>EN</sub>   | Register enable time           |              |     | 6         |     | 8         |             | 10       | ns      |
| t <sub>GLOB</sub> | Global control delay           |              |     | 3         |     | 3         |             | 4        | ns      |
| t <sub>PRE</sub>  | Register preset time           |              |     | 4         |     | 4         |             | 4        | ns      |
| t <sub>CLR</sub>  | Register clear time            |              |     | 4         |     | 4         | _           | 4        | ns      |
| t <sub>PIA</sub>  | Prog. Interconnect Array delay |              |     | 2         |     | 3         |             | 4        | ns      |
| t <sub>LPA</sub>  | Low power adder                | See Note (8) |     | 5         |     | 8         |             | 10       | ns      |

#### Notes to tables:

- Operation outside the absolute maximum ratings may permanently damage the device. Extended operation at absolute maximum ratings may impair device reliability.
- (2) Minimum DC input is -0.3 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for periods shorter than 20 ns under no-load conditions.
- (3) Typical values are for  $T_A = 25^{\circ} C$  and  $V_{CC} = 5.0 V$ .
- (4) Operating conditions:  $V_{CC} = 5.0 \text{ V} \pm 5\%$ ,  $T_A = 0^{\circ} \text{ C}$  to  $70^{\circ} \text{ C}$  for commercial use.
- (5) Measured with a device programmed as a 16-bit, loadable, enabled, up/down counter in each LAB.
- (6) Capacitance measured at 25° C. Sample tested only. The OE1n pin (high-voltage pin during programming) has a maximum capacitance of 20 pF.
- (7) The f<sub>MAX</sub> values represent the highest frequency for pipelined data.
- (8) The t<sub>LPA</sub> parameter must be added to the t<sub>LAD</sub>, t<sub>LAC</sub>, t<sub>ACL</sub>, t<sub>EN</sub>, and t<sub>SEXP</sub> parameters for macrocells running in low-power mode.

### Product Availability

|            | Grade              | Availability                  |
|------------|--------------------|-------------------------------|
| Commercial | (0° C to 70° C)    | EPM7096-2, EPM7096-3, EPM7096 |
| Industrial | (-40° C to 85° C)  | Consult factory               |
| Military   | (-55° C to 125° C) | Consult factory               |

Figure 8 shows output drive characteristics of EPM7096 I/O pins.

Figure 8. EPM7096 Output Drive Characteristics



## Package Outlines

Figures 9, 10, 11, and 12 show the package outlines for the 68-pin and 84-pin ceramic and plastic J-lead chip carrier packages, respectively.

EPM7096 EPLD: High-Performance 96-Macrocell Device

## Figure 9. EPM7096 68-Pin Ceramic J-Lead Chip Carrier (JLCC)

Dimensions are shown in inches/(millimeters).



EPM7096 EPLD: High-Performance 96-Macrocell Device

Figure 10. EPM7096 68-Pin Plastic J-Lead Chip Carrier (PLCC)

Dimensions are shown in inches/(millimeters).



## Figure 11. EPM7096 84-Pin Ceramic J-lead Chip Carrier (JLCC)

Dimensions are shown in inches/(millimeters).



Figure 12. EPM7096 84-Pin Plastic J-lead Chip Carrier (PLCC)

EPM7096 EPLD: High-Performance 96-Macrocell Device

Dimensions are shown in inches/(millimeters)



# QFP Carrier & Development Socket

ALTERA CORP

The EPM7096 devices in QFP packages are shipped in special plastic carriers to protect the leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. Using this carrier technology, the EPLD may be programmed, tested, erased, and reprogrammed without exposing the leads to mechanical stress (see Figure 13). Refer to the QFP Carrier & Development Socket Data Sheet for more information and carrier dimensions.







2610 Orchard Parkway San Jose, CA 95134-2020 (408) 894-7000 Applications Hotline: (800) 800-EPLD Marketing Information: (408) 894-7000 Altera, MAX+PLUS, and MAX are registered trademarks of Altera Corporation. The following are trademarks of Altera Corporation: MAX+PLUS II, AHDL, Turbo Bit, FLEX 8000, MAX 5000, EPS464, MAX 7000, EPM7096. Windows is a trademark of Microsoft Corporation. IBM and AT are registered trademarks and IBM PC, PS/2 and Micro Channel are trademarks of International Business Machines Corporation. Viewlogic is a registered trademark of Viewlogic Systems, Inc. Mentor Graphics is a registered trademark of Mentor Graphics Corporation. OrCAD is a trademark of OrCAD Systems Corporation. SmartModel is a registered trademark of Logic Modeling Incorporated. Sun and SPARCstation are trademarks of Sun Microsystems, Incorporated. HP is a  $registered\ trademark\ of\ Hewlett-Packard\ Company.\ DAZIX\ is\ a\ registered\ trademark\ of\ Intergraph\ Corporation.$ Synopsys is a trademark of Synopsys, Inc. Altera acknowledges the trademarks of other organizations for their respective products or services mentioned in this document. Altera products marketed under trademarks are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

U.S. and European patents pending

Copyright © 1992 Altera Corporation