| <del> </del> | | | | - | | | | F | REVISION | SNC | | | | | | | | | | Ï | |-------------------------|--------|-------------|----------|---------|------|--------------------------------------------------|-----------|------|----------|--------------|-------|----------|--------------------------------------------------|-----|-------|----------|----------------|-------|-----|----| | LTR | | DESCRIPTION | | | | | | | | DA | TE (Y | ₹M0-E | DA) | | APPF | OVED | ) | | | | | | | | | | | | | | | | | | | | | | | | *** | | | | l | | | | | | | | | | | | | | | | i | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | : | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | l | ļ | T | | | 1 | Γ | [ | | | | <u> </u> | I | | | T | 1 | Ι | T | 1 | | SHEET | | - | <u> </u> | | | | | | | | | <u> </u> | <del> </del> | | | <b></b> | ļ | | 1 | | | REV | | | | | | <del> </del> | <u> </u> | | | | | | | | | <u> </u> | ļ <del>.</del> | † | | | | SHEET | | | <u> </u> | | | <u> </u> | | | | | | | | | | | | | | | | REV STATUS | | 1 | | REV | , | • | | | | | | | | | | <u> </u> | | | | | | OF SHEETS | | | | SHE | ET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | | | | | | PMIC N/A | | | | PRE | PARE | D BY | | | | | | | | | | | | | | | | | | | | | | Dan V | Vonnell | | | | | | | | | | | | | | | AT. | UD 4 - | <u> </u> | | <u></u> | 0145 | 5). | | | | | DI | EFEN | SE SI | | | | | | บร | | | STAN<br>MICRO | | | | CHE | CKED | | | | | | | | COL | OMB | US, U | HIO | 43210 | • | | | | | WIN | | | | F | Raymor | d Monr | nin | | | | | | | | | | | | | | | | | | APP | ROVE | D BY | | | | | | | | | | | | | | | | THIS DRAWIN | | | BLE | | | | nd Monr | nin | | | | | UIT, I | | | | | | | os | | FOR US | | | 10150 | | | | | | | | | | ANAI | | | | | | Ⅎ, | | | DEPARTMENT<br>OF THEDER | PARTM | MENT ( | | DRA | WING | APPR | OVAL [ | DATE | | | | | PLIFI | | | KEFE | HEN | ICE, | | | | DEFENSE | | | 98-10-14 | | | | MONOLITHI | | | THIC SILICON | | | | | | | | | | | | AMSC N/A REVI | | | ISION | LEVEL | | | | SI | ZE | CA | GE CC | DDE | 1 | | | | | | | | | | | | | | | | | | | [ | 4 | 1 | 67268 | | | į | 5962 | -8876 | 6 | | | | | | | | | | | | | SHE | ET | | | | 10 | | | | | | | | | | | | | | | | | | | | 1 | OF. | 10 | | | | | | DSCC FORM 2233 APR 97 DISTRIBUTION STATEMENT A Approved for public release; distribution is unlimited. 5962-E001-99 ■ 7004708 0039084 33T ■ #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example: 1.2.1 Device type(s). The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | |-------------|----------------|---------------------------------------------------------------------------------| | 01 | AD7245A | 12-Bit CMOS DAC with output amplifier and reference; parallel loading structure | | 02 | AD7248A | 12-Bit CMOS DAC with output amplifier and reference; 8+4 loading structure | 1.2.2 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | 3 | CQCC1-N28 | 28 | Square leadless chip carrier | | L | GDIP3-T24 or CDIP4-T24 | 24 | Dual-in-line | | R | GDIP1-T20 or CDIP2-T20 | 20 | Dual-in-line | - 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A. - 1.3 Absolute maximum ratings. 1/ | Positive supply voltage (V <sub>DD</sub> ) to AGND<br>Positive supply voltage (V <sub>DD</sub> ) to DGND | | |----------------------------------------------------------------------------------------------------------|-------------------------| | V <sub>DD</sub> to V <sub>SS</sub> | -0.3 V dc to +34.0 V dc | | AGND to DGND Digital input voltage to DGND | | | Vout to AGND | | | Vout to VDD | -32 V to 0 V dc | | Voltage reference output (REF OUT) to AGND<br>Power dissipation to +75°C 2/ | | | Storage temperature | | | Lead temperature (soldering, 10 sec) | +300°C | - 1/ Stresses above absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. - 2/ Above +75°C, derate at a factor of 6 mW/°C. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88766 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 2 | DSCC FORM 2234 APR 97 9004708 0039085 276 📟 #### 1.4 Recommended operating conditions. Single supply: Positive supply voltage (V<sub>DD</sub>)......+15 V ±5% Negative supply voltage (Vss)...... 0 V AGND = DGND...... 0 V Dual supply: Positive supply voltage (V<sub>DD</sub>)...... +12 V to +15 V ±5% Negative supply voltage (Vss)..... -12 V to -15 V ±5% AGND = DGND...... 0 V REF OUT ..... unloaded Ambient operating temperature range ...... -55°C to +125°C #### 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation #### **SPECIFICATION** #### DEPARTMENT OF DEFENSE MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### **STANDARDS** #### DEPARTMENT OF DEFENSE MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard For Microcircuit Case Outlines. #### **HANDBOOKS** #### DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88766 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 3 | DSCC FORM 2234 **APR 97** 9004708 0039086 102 #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.2 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth tables. The truth tables shall be as specified on figure 2. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full ambient operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein). For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change</u>. Notification of change to DSCC-VA shall be required in accordance with MIL-PRF-38535, appendix A. - 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88766 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 4 | DSCC FORM 2234 APR 97 **--** 9004708 0039087 049 **--** | TABLE I. | Electrical | performance | characteristics. | |----------|------------|-------------|------------------| | | | | | | | 1 | 0 | 1 | ] | | | 1 | |--------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------|-----------------------|----------------|--------|------|--------| | Test | Symbol | Conditions $\underline{1}/$ -55°C $\leq$ T <sub>A</sub> $\leq$ +125°C unless otherwise specified | Group A<br>subgroups | Device<br>type | Limits | | Unit | | | | | | | Min | Max | | | Resolution | RES | | 1, 2, 3 | All | | 12 | Bits | | Relative accuracy | RA | V <sub>DD</sub> = +11.4 V to +15.75 V | 1, 2, 3 | All | -1 | +1 | LSB | | | | V <sub>SS</sub> = -11.4 V to -15.75 V | <u> </u> | | | | | | Differential nonlinearity | DNL | Guaranteed monotonic | 1, 2, 3 | All | -1 | +1 | LSB | | Unipolar offset error | UOE | V <sub>SS</sub> = 0 V or<br>-11.4 V to -15.75 V | 1, 2, 3 | All | -5 | +5 | LSB | | DAC gain error <u>2</u> / | GE | | 1, 2, 3 | All | -2 | +2 | LSB | | Full scale output voltage | VouтE | V <sub>DD</sub> = +15 V | 1 | All | 2 | +.2 | %FSR | | error <u>3</u> / | | | 2, 3 | | 6 | +.6 | 1 | | ΔFull scale/ΔV <sub>DD</sub> | | V <sub>DD</sub> = +10.8 V to +16.5 V | 1 | All | 06 | +.06 | %FSR/V | | ΔFull scale/ΔVss | | V <sub>SS</sub> = -10.8 V to -16.5 V | 1 | All | 01 | 01 | %FSR/V | | Reference output | VREFOUT | $V_{DD} = +15 \text{ V}, V_{SS} = -15 \text{ V}$ | 1 | All | 4.99 | 5.01 | V | | ΔReference/ΔV <sub>DD</sub> | | V <sub>DD</sub> = +10.8 V to +16.5 V | 1 | All | | 2 | mV/V | | Reference load sensitivity | | Reference load current change (0-100 µA). Not including RoFs current. | 1, 2, 3 | All | -1.0 | +1.0 | mV | | Digital input high voltage | VINH | | 1, 2, 3 | All | 2.4 | | V | | Digital input low voltage | VINL | | 1, 2, 3 | All | | 0.8 | V | | Digital input current for data and control inputs 4/ | liN | V <sub>IN</sub> = 0 or V <sub>DD</sub> | 1, 2, 3 | All | -10 | +10 | μА | | Digital input capacitance | Cin | see 4.3.1b | 4<br><u>5</u> / | All | | 8 | pF | | Output range resistors | Rout | | 1, 2, 3 | All | 15 | 30 | Ω | | Output ranges 6/ | | Pin strappable | 1, 2, 3 | All | 0 | 5 | V | | | | Minimum load resistance | 1 | | 0 | 10 | 1 | | | | 2 k to GND | 7 | | -5 | +5 | 1 | | Power supply current | I <sub>DD</sub> | Output unloaded | 1, 2, 3 | All | | 12 | mA | | | Iss | 1 | | | | 5 | 1 | | Functional tests | | see 4.3.1c | 7, 8 | Ali | | | | | Output voltage settling positive and negative full scale change 7/ | ts∟ | To ±0.5 LSB, $R_L = 2 k\Omega$ , see 4.3.1b | 4<br><u>5</u> / | All | | 10 | μѕ | | Output voltage slew rate | SR | see 4.3.1b | 4, 5, 6<br><u>5</u> / | All | 1.5 | | V/µs | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88766 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 5 | DSCC FORM 2234 APR 97 9004708 0039088 T85 **=** | TABLE I. | Electrical | performance | characteristics | - continued. | |----------|------------|-------------|-----------------|--------------| | | | | | | | Test | Symbol | Conditions 1/<br>-55°C ≤ T <sub>A</sub> ≤+125°C<br>unless otherwise specified | Group A subgroups | Device<br>type | Lir | nits | Unit | |--------------------------------|----------------|-------------------------------------------------------------------------------|-------------------|----------------|-----|------|------| | | | | | | Min | Max | | | Chip select pulse width | t <sub>1</sub> | | 9, 10, 11 | All | 100 | | ns | | Write pulse width | t <sub>2</sub> | | 9, 10, 11 | All | 100 | | ns | | Chip select to write setup | tз | | 9, 10, 11 | All | 0 | | ns | | Chip select to write hold | t <sub>4</sub> | | 9, 10, 11 | All | 0 | | ns | | Data valid to write setup time | t <sub>5</sub> | | 9, 10, 11 | All | 80 | | ns | | Data valid to write hold time | t <sub>6</sub> | | 9, 10, 11 | All | 10 | | ns | | Load DAC pulse width | t <sub>7</sub> | | 9, 10, 11 | All | 100 | | ns | | Clear pulse width | t <sub>8</sub> | | 9, 10, 11 | 01 | 100 | | ns | - 1/ Dual supply: $V_{DD}$ = 11.4 V to 15.75 V, $V_{SS}$ = 0 V or -11.4 V to -15.75 V, AGND = DGND = 0 V, $R_L$ = 2 k $\Omega$ to GND, $C_L$ = 100 pF to GND. REF unloaded, unless otherwise stated. - 2/ This error is calculated with respect to the reference voltage and is measured after the offset error has been allowed for. - 3/ This error is calculated with respect to an ideal 4.9988 V (on the 5 V range) or 9.9976 V (on the 10 V range). Typical full scale temperature coefficient is ±30 ppm of FSSR/°C. - 4/ Control inputs are CS, WR, LADC and CLR for device 01 and CSMSB, CSLSB, WR and LDAC for device 02. - 5/ Subgroups 4, 5 and 6 shall be measured only for initial test, or after process or design changes which may affect the parameter in those subgroups. - $\underline{6}$ / 0 to +10 applies to $V_{DD}$ = +15 V ±5% only, and $V_{SS}$ = -15 V ±5%. - 7/ For positive full scale change, DAC register loaded all 0's to all 1's. For negative full scale change, DAC register loaded all 1's to all 0's. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88766 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 6 | DSCC FORM 2234 APR 97 **= 11** 9004708 0039089 911 == | Device type | 01 | | 02 | |-----------------|-----------------|-----------------|------------------| | Case outlines | 3 | L | R | | Terminal number | Terminal symbol | | | | 1 | NC | V <sub>ss</sub> | $V_{ss}$ | | 2 | $V_{SS}$ | RoFs | Rofs | | 3 | Ross | REF OUT | REF OUT | | 4 | REF OUT | AGND | AGND | | 5 | AGND | DB11 | (MSB) DB7 | | 6 | DB11 | DB10 | DB6 | | 7 | DB10 | DB9 | DB5 | | 8 | NC | DB8 | DB4 | | 9 | DB9 | DB7 | DB3 | | 10 | DB8 | DB6 | DGND | | 11 | DB7 | DB5 | DB2 | | 12 | DB6 | DGND | DB1 | | 13 | DB5 | DB4 | (LSB) DB0 | | 14 | DGND | DB3 | CSMSB | | 15 | NC | DB2 | CSLSB | | 16 | DB4 | DB1 | WR | | 17 | DB3 | DB0 | LDAC | | 18 | DB2 | cs | V <sub>DD</sub> | | 19 | DB1 | WR | R <sub>FB</sub> | | 20 | DB0 | LDAC | V <sub>оит</sub> | | 21 | cs | CLR | | | 22 | NC | V <sub>DD</sub> | | | 23 | WR | R <sub>FB</sub> | | | 24 | LDAC | Vou | | | 25 | CLR | | | | 26 | $V_{DD}$ | | | | 27 | R <sub>FB</sub> | | | | 28 | Vour | | | FIGURE 1. Terminal connections. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88766 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 7 | DSCC FORM 2234 APR 97 **9004708 0039090 633** ## Device type 01 | CLR | LDAC | WR | cs | Function | |-----|------|----|----|-------------------------------------------------------------------------------------------| | Н | L | L | L | Both latches are transparent | | ( н | н | н | × | Both latches are latched | | Н | Н | X | Н | Both latches are latched | | Н | н | L | L | Input latches are transparent | | Н | н | | L | Input latches are latched | | н | L | н | н | DAC latches are transparent | | Н | | н | н | DAC latches are latched | | L | x | X | × | DAC latches loaded with all 0's | | | н | н | н | DAC latches loaded with all 0's and | | | L | L | L | output remains at 0 V 0r -5 V Both latches are transparent and output follows input data | H = High state L = Low state X = Don't care ## Device type 02 | ſ <del></del> | · —— | | Ι —— | [ | |---------------|-------|----|------|-------------------------------------------------------------| | CSLSB | CSMSB | WR | LDAC | Funtion | | L | Н | L | Н | Loads LS byte into input latch | | L | н | | н | Latches LS byte into input latch | | | Н | L | н | Latches LS byte into input latch | | н | L | L | н | Loads MS nibble into input latch | | Н | L | | н | Latches MS nibble into input latch | | н | | Ĺ | н | Latches MS nibble into input latch | | н | Н | н | L | Loads input latch into DAC latch | | н | Н | н | | Latches input latch into DAC latch | | H | L | L | L | Loads MS nibble into input latch and | | Н | Н | н | н | Loads input latch into DAC latch No data transfer operation | H = High state L = Low state X = Don't care # FIGURE 2. Truth tables. # STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-88766 | |------------------|----------------|------------| | | REVISION LEVEL | SHEET | | | | 8 | DSCC FORM 2234 APR 97 9004708 0039091 57T 🗪 #### 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. TABLE II. Electrical test requirements. | MIL-STD-883 test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) | |--------------------------------------------------------------|---------------------------------------------------------------------------| | Interim electrical parameters (method 5004) | 1 | | Final electrical test parameters (method 5004) | 1,2,3 | | Group A test requirements (method 5005) | 1, 2, 3, 9, 10, 11 | | Groups C and D end-point electrical parameters (method 5005) | 1 | <sup>\*</sup> PDA applies to subgroup 1. - 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroup 4, 5 and 6 shall be measured only for the initial test and after process or design changes which may affect the specified parameters in those subgroups. - c. Subgroups 7 and 8 shall include verification of the truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88766 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>9 | DSCC FORM 2234 APR 97 9004708 0039092 406 ## 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.4 Record of users. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88766 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>10 | DSCC FORM 2234 APR 97 **■ 9004708 0039093 342 ■** ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 98-10-14 Approved sources of supply for SMD 5962-88766 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. | Standard microcircuit drawing PIN 1/ | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |--------------------------------------|--------------------------|-------------------------------------| | 5962-88766013A | 24355 | AD7245ATE/883B | | 5962-8876601LA | 24355 | AD7245ATQ/883B | | 5962-8876602RA | 24355 | AD7248ATQ/883B | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number Vendor name and address 24355 Analog Devices RT 1 Industrial Park P.O. Box 9106 Norwood MA 02062 Point of contact: Bay F-1 Raheen IND. Estate Limerick, Ireland The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin. **9**004708 0039094 289 **1**