## HY29DS162/HY29DS163 16 Megabit (2M x 8/1M x 16) Super-Low Voltage, Dual Bank, Simultaneous Read/Write, Flash Memory #### **KEY FEATURES** ## ■ Single Power Supply Operation - Read, program, and erase operations from 1.8 to 2.2 V (2.0V ± 10%) - Ideal for battery-powered applications ## ■ Simultaneous Read/Write Operations Host system can program or erase in one bank while simultaneously reading from any sector in the other bank with zero latency between read and write operations ## **■** High Performance 120 and 130 ns access time versions with ± 10% power supply and 30pF load # Ultra Low Power Consumption (Typical Values) - Automatic sleep mode current: 200 nA - Standby mode current: 200 nA - Read current: 5 mA (at 5 MHz) - Program/erase current: 15 mA ## ■ Boot-Block Sector Architecture with 39 Sectors in Two Banks for Fast In-System Code Changes ## Secured Sector: An Extra 64 Kbyte Sector that Can Be: - Factory locked and identifiable: 16 bytes available for a secure, random factoryprogrammed Electronic Serial Number - <u>Customer lockable:</u> Can be read, programmed, or erased just like other sectors ### **■** Flexible Sector Architecture - Sector Protection allows locking of a sector or sectors to prevent program or erase operations within that sector - Temporary Sector Unprotect allows changes in locked sectors (requires high voltage on RESET# pin) - Automatic Erase Algorithm Erases Any Combination of Sectors or the Entire Chip - Automatic Program Algorithm Writes and Verifies Data at Specified Addresses - Compliant with Common Flash Memory Interface (CFI) Specification - Minimum 100,000 Write Cycles per Sector (1,000,000 cycles Typical) ## **■** Compatible with JEDEC Standards - Pinout and software compatible with single-power supply Flash devices - Superior inadvertent write protection ## Data# Polling and Toggle Bits Provide software confirmation of completion of program or erase operations ### ■ Ready/Busy# Pin Provides hardware confirmation of completion of program or erase operations ## ■ Erase Suspend - Suspends an erase operation to allow programming data to or reading data from a sector in the same bank - Erase Resume can then be invoked to complete the suspended erasure ## Hardware Reset Pin (RESET#) Resets the Device to Reading Array Data ## **■** WP#/ACC Input Pin - Write protect (WP#) function allows hardware protection of two outermost boot sectors, regardless of sector protect status - Acceleration (ACC) function provides accelerated program times ## ■ Fast Program and Erase Times - Sector erase time: 1 sec typical - Byte/Word program time utilizing Acceleration function: 13 µs typical ## ■ Space Efficient Packaging 48-pin TSOP and 48-ball FBGA packages #### LOGIC DIAGRAM ### **GENERAL DESCRIPTION** The HY29DS162/HY29DS163 (HY29DS16x) is a 16 Mbit, 1.8 volt-only CMOS Flash memory organized as 2,097,152 (2M) bytes or 1,048,576 (1M) words. The device is available in 48-pin TSOP and 48-ball FBGA packages. Word-wide data (x16) appears on DQ[15:0] and byte-wide (x8) data appears on DQ[7:0]. The HY29DS16x Flash memory array is organized into 39 sectors in two banks. Bank 1 contains eight 8 Kbyte boot/parameter sectors and 3 or 7 larger sectors of 64 Kbytes each, depending on the version of the device. Bank 2 contains the rest of the memory array, organized as 28 or 24 sectors of 64 Kbytes: | | Bank 1 | Bank 2 | |-----------|------------------------------|----------------| | HY29DS162 | 8 x 8KB/4KW<br>3 x 64KB/32KW | 28 x 64KB/32KW | | HY29DS163 | 8 x 8KB/4KW<br>7 x 64KB/32KW | 24 x 64KB/32KW | The device features simultaneous read/write operation which allows the host system to invoke a program or erase operation in one bank and immediately and simultaneously read data from the other bank, except if that bank has any sectors marked for erasure, with zero latency. This releases the system from waiting for the completion of program or erase operations, thus improving overall system performance. The HY29DS16x can be programmed and erased in-system with a single 2.0 volt $\pm$ 10% V<sub>CC</sub> supply. Internally generated and regulated voltages are provided for program and erase operations, so that the device does not require a higher voltage V<sub>PP</sub> power supply to perform those functions. The device can also be programmed in standard EPROM programmers. Access times as low as 120 ns are offered for timing compatibility with the zero wait state requirements of high speed microprocessors. To eliminate bus contention, the HY29DS16x has separate chip enable (CE#), write enable (WE#) and output enable (OE#) controls. The device is compatible with the JEDEC single-power-supply Flash command set standard. Commands are written to the command register using standard microprocessor write timings, from where they are routed to an internal state-machine that controls the erase and programming circuits. Device programming is performed a byte/word at a time by executing the four-cycle Program Command write sequence. This initiates an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Faster programming times can be achieved by placing the HY29DS16x in the Unlock Bypass mode, which requires only two write cycles to program data instead of four. The HY29DS16x's sector erase architecture allows any number of array sectors, in one or both banks, to be erased and reprogrammed without affecting the data contents of other sectors. Device erasure is initiated by executing the Erase Command sequence. This initiates an internal algorithm that automatically preprograms the sector before executing the erase operation. As during programming cycles, the device automatically times the erase pulse widths and verifies proper cell margin. Hardware Sector Group Protection optionally disables both program and erase operations in any combination of the sector groups, while Temporary Sector Group Unprotect, which requires a high voltage on one pin, allows in-system erasure and code changes in previously protected sector groups. Erase Suspend enables the user to put erase on hold in a bank for any period of time to read data from or program data to any sector in that bank that is not selected for erasure. True background erase can thus be achieved. Because the HY29DS16x features simultaneous read/write capability, there is no need to suspend to read from a sector located within a bank that does not contain sectors marked for erasure. The device is fully erased when shipped from the factory. Addresses and data needed for the programming and erase operations are internally latched during write cycles. The host system can detect completion of a program or erase operation by observing the RY/BY# pin or by reading the DQ[7] (Data# Polling) and DQ[6] (Toggle) status bits. Hardware data protection measures include a low $V_{\rm CC}$ detector that automatically inhibits write operations during power transitions. After a program or erase cycle has been completed, or after assertion of the RESET# pin (which terminates any operation in progress), the device is ready to read data or to accept another com- mand. Reading data out of the device is similar to reading from other Flash or EPROM devices. The Secured Sector is an extra 64 KByte sector capable of being permanently locked at the factory or by customers. The Secured Indicator Bit (accessed via the Electronic ID mode) is permanently set to a 1 if the part is factory locked, and permanently set to a 0 if customer lockable. This way, customer lockable parts can never be used to replace a factory locked part. Factory locked parts provide several options. The Secured Sector may store a secure, random 16-byte ESN (Electronic Serial Number), customer code programmed at the factory, or both. Customer Lockable parts may utilize the Secured Sector as bonus space, reading and writing like any other Flash sector, or may permanently lock their own code there. The WP#/ACC pin provides access to two functions. The Write Protect function provides a hardware method of protecting certain boot sectors without using a high voltage. The Accelerate function speeds up programming operations, and is intended primarily to allow faster manufacturing throughput. Two power-saving features are embodied in the HY29DS16x. When addresses have been stable for a specified amount of time, the device enters the automatic sleep mode. The host can also place the device into the standby mode. Power consumption is greatly reduced in both these modes. ## **Common Flash Memory Interface (CFI)** To make Flash memories interchangeable and to encourage adoption of new Flash technologies. major Flash memory suppliers developed a flexible method of identifying Flash memory sizes and configurations in which all necessary Flash device parameters are stored directly on the device. Parameters stored include memory size, byte/word configuration, sector configuration, necessary voltages and timing information. This allows one set of software drivers to identify and use a variety of different, current and future Flash products. The standard which details the software interface necessary to access the device to identify it and to determine its characteristics is the Common Flash Memory Interface (CFI) Specification. The HY29DS16x is fully compliant with this specification. #### **BLOCK DIAGRAM** ## **PIN CONFIGURATIONS** ## 48-Ball FBGA (Top View, Balls Facing Down) ## **SIGNAL DESCRIPTIONS** | Name | Туре | Description | |---------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[19:0] | Inputs | Address, active High. In word mode, these 20 inputs select one of 1,048,576 (1M) words within the array for read or write operations. In byte mode, these inputs are combined with the DQ[15]/A[-1] input (LSB) to select one of 2,097,152 (2M) bytes within the array for read or write operations. | | DQ[15]/A[-1],<br>DQ[14:0] | Inputs/Outputs<br>Tri-state | <b>Data Bus, active High</b> . In word mode, these pins provide a 16-bit data path for read and write operations. In byte mode, DQ[7:0] provide an 8-bit data path and DQ[15]/A[-1] is used as the LSB of the 21-bit byte address input. DQ[14:8] are unused and remain tri-stated in byte mode. | | BYTE# | Input | <b>Byte Mode, active Low.</b> Controls the Byte/Word configuration of the device. Low selects Byte mode, High selects Word mode. | | CE# | Input | Chip Enable, active Low. This input must be asserted to read data from or write data to the HY29DS16x. When High, the data bus is tri-stated and the device is placed in the Standby mode. | | OE# | Input | <b>Output Enable, active Low</b> . This input must be asserted for read operations and negated for write operations. BYTE# determines whether a byte or a word is read during the read operation. When High, data outputs from the device are disabled and the data bus pins are placed in the high impedance state. | | WE# | Input | Write Enable, active Low. Controls writing of command sequences in order to program data or erase sectors of the memory array. A write operation takes place when WE# is asserted while CE# is Low and OE# is High. BYTE# determines whether a byte or a word is written during the write operation. | | RESET# | Input | Hardware Reset, active Low. Provides a hardware method of resetting the HY29DS16x to the read array state. When the device is reset, it immediately terminates any operation in progress. The data bus is tri-stated and all read/write commands are ignored while the input is asserted. While RESET# is asserted, the device will be in the Standby mode. | | RY/BY# | Output<br>Open Drain | <b>Ready/Busy Status.</b> Indicates whether a write or erase command is in progress or has been completed. Valid after the rising edge of the final WE# pulse of a command sequence. It remains Low while the device is actively programming data or erasing, and goes High when it is ready to read array data. | | WP#/ACC | Input | Write Protect, active Low/Accelerate ( $V_{HH}$ ). Write Protect Function: Placing this pin at $V_{IL}$ disables program and erase operations in two of the eight 8 Kbyte/4 Kword boot sectors. The affected sectors are S0 and S1 in a bottom-boot device, or S37 and S38 in a top-boot device. If the pin is placed at $V_{IH}$ , the protection state of those two sectors reverts to whether they were last set to be protected or unprotected using the method described in the Sector Group Protection and Unprotection sections. Accelerate Function: If $V_{HH}$ is applied to this input, the device enters the Unlock Bypass mode, temporarily unprotects any protected sectors, and uses the higher voltage on the pin to reduce the time required for program operations. The system would then use the two-cycle program command sequence as required by the Unlock Bypass mode. Removing $V_{HH}$ from the pin returns the device to normal operation. This pin must not be at $V_{HH}$ for operations other than accelerated programming, or device damage may result. Leaving the pin unconnected may result in | | | | inconsistent device operation. | | V <sub>cc</sub> | | 2-volt (nominal) power supply. | #### **CONVENTIONS** Unless otherwise noted, a positive logic (active High) convention is assumed throughout this document, whereby the presence at a pin of a higher, more positive voltage ( $V_{IH}$ ) causes assertion of the signal. A '#' symbol following the signal name, e.g., RESET#, indicates that the signal is asserted in the Low state ( $V_{IL}$ ). See DC specifications for $V_{IH}$ and $V_{IL}$ values. Whenever a signal is separated into numbered bits, e.g., DQ[7], DQ[6], ..., DQ[0], the family of bits may also be shown collectively, e.g., as DQ[7:0]. The designation 0xNNNN (N = 0, 1, 2, ..., 9, A, ..., E, F) indicates a number expressed in hexadecimal notation. The designation 0bXXXX indicates a number expressed in binary notation (X = 0, 1). ## **MEMORY ARRAY ORGANIZATION** The 16 Mbit Flash memory array is organized into 39 blocks called *sectors* (S0, S1, . . . , S38). A sector or several contiguous sectors are defined as a *sector group*. A sector is the smallest unit that can be erased and a sector group is the smallest unit that can be protected to prevent accidental or unauthorized erasure. Sectors are also combined into two 'super' groups designated as *banks*. In the HY29DS16x, eight of the sectors, which comprise the *boot block*, are sized at eight Kbytes (four Kwords), while the remaining 31 sectors are sized at 64 Kbytes (32 Kwords). The boot block can be located at the bottom of the address range (HY29DS16xB) or at the top of the address range (HY29DS16xT). Tables 1 and 2 define the sector addresses and corresponding array address ranges for the top and bottom boot block versions of the HY29DS16x. Table 3 specifies the bank organizations and corresponding bank addresses. See Tables 7 and 8 for sector group definitions. ## **Secured Sector Flash Memory Region** The Secured Sector (Sec<sup>2</sup>) feature provides a 64 Kbyte (32 Kword) Flash memory region that enables permanent part identification through an Electronic Serial Number (ESN). An associated 'Sec<sup>2</sup> Indicator' bit, which is permanently set at the factory and cannot be changed, indicates whether or not the Sec<sup>2</sup> is locked when shipped from the factory. The device is offered with the Sec<sup>2</sup> either factory locked or customer lockable. The *factory-locked* version is always protected when shipped from the factory, and has the Sec<sup>2</sup> Indicator bit permanently set to a '1'. The *customer-lockable* version is shipped with the Sec<sup>2</sup> unprotected, allowing customers to utilize the sector in any manner they choose, and has the Sec<sup>2</sup> Indicator bit permanently set to a '0'. Thus, the Sec<sup>2</sup> Indicator bit prevents customer-lockable devices from being used to replace devices that are factory locked. The bit prevents cloning of a factory locked part and thus ensures the security of the ESN once the product is shipped to the field. The system accesses the Sec² through a command sequence (see "Enter/Exit Secured Sector Command Sequence"). After the system has written the Enter Secured Sector command sequence, it may read the Sec² by using the addresses normally occupied by the boot sectors, as specified in Table 4. This mode of operation continues until the system issues the Exit Secured Sector command sequence, or until power is removed from the device. On power-up, or following a hardware reset, the device reverts to addressing the boot sectors. ### Sec<sup>2</sup> Programmed and Protected At the Factory In a factory-locked device, the Sec<sup>2</sup> is protected when the device is shipped from the factory and cannot be modified in any way. The device is available preprogrammed with one of the following: - A random, secure ESN only - Customer code - Both a random, secure ESN and customer code In devices that have an ESN, it will be located at the bottom of the lowest 8 Kbyte boot sector: starting at byte address 0x000000 and ending at 0x00000F for a Bottom Boot device, and starting at byte address 0x1F0000 and ending at 0x1F000F for a Top Boot device. Table 1. HY29DS16xT (Top Boot Block) Memory Array Organization | Sect- | Size | | | - | ctor A | | | | | Byte Mode | Word Mode | |-------|---------|-------|-------|-------|--------|-------|-------|-------|-------|----------------------------|----------------------------| | or | (KB/KW) | A[19] | A[18] | A[17] | A[16] | A[15] | A[14] | A[13] | A[12] | Address Range <sup>2</sup> | Address Range <sup>3</sup> | | S0 | 64/32 | 0 | 0 | 0 | 0 | 0 | Х | Х | Х | 0x000000 - 0x00FFFF | 0x00000 - 0x07FFF | | S1 | 64/32 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | 0x010000 - 0x01FFFF | 0x08000 - 0x0FFFF | | S2 | 64/32 | 0 | 0 | 0 | 1 | 0 | Х | Χ | Х | 0x020000 - 0x02FFFF | 0x10000 - 0x17FFF | | S3 | 64/32 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | 0x030000 - 0x03FFFF | 0x18000 - 0x1FFFF | | S4 | 64/32 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | 0x040000 - 0x04FFFF | 0x20000 - 0x27FFF | | S5 | 64/32 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | 0x050000 - 0x05FFFF | 0x28000 - 0x2FFFF | | S6 | 64/32 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | 0x060000 - 0x06FFFF | 0x30000 - 0x37FFF | | S7 | 64/32 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | 0x070000 - 0x07FFFF | 0x38000 - 0x3FFFF | | S8 | 64/32 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | 0x080000 - 0x08FFFF | 0x40000 - 0x47FFF | | S9 | 64/32 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | 0x090000 - 0x09FFFF | 0x48000 - 0x4FFFF | | S10 | 64/32 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | 0x0A0000 - 0x0AFFFF | 0x50000 - 0x57FFF | | S11 | 64/32 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | 0x0B0000 - 0x0BFFFF | 0x58000 - 0x5FFFF | | S12 | 64/32 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | 0x0C0000 - 0x0CFFFF | 0x60000 - 0x67FFF | | S13 | 64/32 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | 0x0D0000 - 0x0DFFFF | 0x68000 - 0x6FFFF | | S14 | 64/32 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | 0x0E0000 - 0x0EFFFF | 0x70000 - 0x77FFF | | S15 | 64/32 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | 0x0F0000 - 0x0FFFFF | 0x78000 - 0x7FFFF | | S16 | 64/32 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | 0x100000 - 0x10FFFF | 0x80000 - 0x87FFF | | S17 | 64/32 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | 0x110000 - 0x11FFFF | 0x88000 - 0x8FFFF | | S18 | 64/32 | 1 | 0 | 0 | 1 | 0 | Х | Χ | Χ | 0x120000 - 0x12FFFF | 0x90000 - 0x97FFF | | S19 | 64/32 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | 0x130000 - 0x13FFFF | 0x98000 - 0x9FFFF | | S20 | 64/32 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | 0x140000 - 0x14FFFF | 0xA0000 - 0xA7FFF | | S21 | 64/32 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | 0x150000 - 0x15FFFF | 0xA8000 - 0xAFFFF | | S22 | 64/32 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | 0x160000 - 0x16FFFF | 0xB0000 - 0xB7FFF | | S23 | 64/32 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | 0x170000 - 0x17FFFF | 0xB8000 - 0xBFFFF | | S24 | 64/32 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | 0x180000 - 0x18FFFF | 0xC0000 - 0xC7FFF | | S25 | 64/32 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | 0x190000 - 0x19FFFF | 0xC8000 - 0xCFFFF | | S26 | 64/32 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | 0x1A0000 - 0x1AFFFF | 0xD0000 - 0xD7FFF | | S27 | 64/32 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | 0x1B0000 - 0x1BFFFF | 0xD8000 - 0xDFFFF | | S28 | 64/32 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | 0x1C0000 - 0x1CFFFF | 0xE0000 - 0xE7FFF | | S29 | 64/32 | 1 | 1 | 1 | 0 | 1 | Х | Χ | Х | 0x1D0000 - 0x1DFFFF | 0xE8000 - 0xEFFFF | | S30 | 64/32 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | 0x1E0000 - 0x1EFFFF | 0xF0000 - 0xF7FFF | | S31 | 8/4 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0x1F0000 - 0x1F1FFF | 0xF8000 - 0xF8FFF | | S32 | 8/4 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0x1F2000 - 0x1F3FFF | 0xF9000 - 0xF9FFF | | S33 | 8/4 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0x1F4000 - 0x1F5FFF | 0XFA000 - 0xFAFFF | | S34 | 8/4 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0x1F6000 - 0x1F7FFF | 0xFB000 - 0xFBFFF | | S35 | 8/4 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0x1F8000 - 0x1F9FFF | 0xFC000 - 0xFCFFF | | S36 | 8/4 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0x1FA000 - 0x1FBFFF | 0xFD000 - 0xFDFFF | | S37 | 8/4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0x1FC000 - 0x1FDFFF | 0XFE000 - 0xFEFFF | | S38 | 8/4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0x1FE000 - 0x1FFFFF | 0xFF000 - 0xFFFFF | ### Notes: - 'X' indicates don't care. '0xN...N' indicates an address in hexadecimal notation. The address range in byte mode is A[19:0, -1]. The address range in word mode is A[19:0]. Table 2. HY29DS16xB (Bottom Boot Block) Memory Array Organization | Sect- | Size | | • | | | Addres | | | _ | Byte Mode | Word Mode | |-------|---------|-------|-------|-------|-------|--------|-------|-------|-------|----------------------------|----------------------------| | or | (KB/KW) | A[19] | A[18] | A[17] | A[16] | A[15] | A[14] | A[13] | A[12] | Address Range <sup>2</sup> | Address Range <sup>3</sup> | | S0 | 8/4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x000000 - 0x001FFF | 0x00000 - 0x00FFF | | S1 | 8/4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0x002000 - 0x003FFF | 0x01000 - 0x01FFF | | S2 | 8/4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0x004000 - 0x005FFF | 0X02000 - 0x02FFF | | S3 | 8/4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0x006000 - 0x007FFF | 0x03000 - 0x03FFF | | S4 | 8/4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0x008000 - 0x009FFF | 0x04000 - 0x04FFF | | S5 | 8/4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0x00A000 - 0x00BFFF | 0x05000 - 0x05FFF | | S6 | 8/4 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0x00C000 - 0x00DFFF | 0X06000 - 0x06FFF | | S7 | 8/4 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0x00E000 - 0x00FFFF | 0x07000 - 0x07FFF | | S8 | 64/32 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | 0x010000 - 0x01FFFF | 0x08000 - 0x0FFFF | | S9 | 64/32 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | 0x020000 - 0x02FFFF | 0x10000 - 0x17FFF | | S10 | 64/32 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | 0x030000 - 0x03FFFF | 0x18000 - 0x1FFFF | | S11 | 64/32 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | 0x040000 - 0x04FFFF | 0x20000 - 0x27FFF | | S12 | 64/32 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | 0x050000 - 0x05FFFF | 0x28000 - 0x2FFFF | | S13 | 64/32 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | 0x060000 - 0x06FFFF | 0x30000 - 0x37FFF | | S14 | 64/32 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | 0x070000 - 0x07FFFF | 0x38000 - 0x3FFFF | | S15 | 64/32 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | 0x080000 - 0x08FFFF | 0x40000 - 0x47FFF | | S16 | 64/32 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | 0x090000 - 0x09FFFF | 0x48000 - 0x4FFFF | | S17 | 64/32 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | 0x0A0000 - 0x0AFFFF | 0x50000 - 0x57FFF | | S18 | 64/32 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | 0x0B0000 - 0x0BFFFF | 0x58000 - 0x5FFFF | | S19 | 64/32 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | 0x0C0000 - 0x0CFFFF | 0x60000 - 0x67FFF | | S20 | 64/32 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | 0x0D0000 - 0x0DFFFF | 0x68000 - 0x6FFFF | | S21 | 64/32 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | 0x0E0000 - 0x0EFFFF | 0x70000 - 0x77FFF | | S22 | 64/32 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | 0x0F0000 - 0x0FFFFF | 0x78000 - 0x7FFFF | | S23 | 64/32 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | 0x100000 - 0x10FFFF | 0x80000 - 0x87FFF | | S24 | 64/32 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | 0x110000 - 0x11FFFF | 0x88000 - 0x8FFFF | | S25 | 64/32 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | 0x120000 - 0x12FFFF | 0x90000 - 0x97FFF | | S26 | 64/32 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | 0x130000 - 0x13FFFF | 0x98000 - 0x9FFFF | | S27 | 64/32 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | 0x140000 - 0x14FFFF | 0xA0000 - 0xA7FFF | | S28 | 64/32 | 1 | 0 | 1 | 0 | 1 | Х | Х | Χ | 0x150000 - 0x15FFFF | 0xA8000 - 0xAFFFF | | S29 | 64/32 | 1 | 0 | 1 | 1 | 0 | Χ | Х | Χ | 0x160000 - 0x16FFFF | 0xB0000 - 0xB7FFF | | S30 | 64/32 | 1 | 0 | 1 | 1 | 1 | Χ | Х | Χ | 0x170000 - 0x17FFFF | 0xB8000 - 0xBFFFF | | S31 | 64/32 | 1 | 1 | 0 | 0 | 0 | Х | Х | Х | 0x180000 - 0x18FFFF | 0xC0000 - 0xC7FFF | | S32 | 64/32 | 1 | 1 | 0 | 0 | 1 | Χ | Х | Χ | 0x190000 - 0x19FFFF | 0xC8000 - 0xCFFFF | | S33 | 64/32 | 1 | 1 | 0 | 1 | 0 | Х | Х | Χ | 0x1A0000 - 0x1AFFFF | 0xD0000 - 0xD7FFF | | S34 | 64/32 | 1 | 1 | 0 | 1 | 1 | Х | Х | Х | 0x1B0000 - 0x1BFFFF | 0xD8000 - 0xDFFFF | | S35 | 64/32 | 1 | 1 | 1 | 0 | 0 | Х | Х | Χ | 0x1C0000 - 0x1CFFFF | 0xE0000 - 0xE7FFF | | S36 | 64/32 | 1 | 1 | 1 | 0 | 1 | Х | Х | Х | 0x1D0000 - 0x1DFFFF | 0xE8000 - 0xEFFFF | | S37 | 64/32 | 1 | 1 | 1 | 1 | 0 | Х | Х | Х | 0x1E0000 - 0x1EFFFF | 0xF0000 - 0xF7FFF | | S38 | 64/32 | 1 | 1 | 1 | 1 | 1 | Х | Х | Х | 0x1F0000 - 0x1FFFFF | 0xF8000 - 0xFFFFF | ### Notes: - 1. 'X' indicates don't care. - '0xN...N' indicates an address in hexadecimal notation. The address range in byte mode is A[19:0, -1]. The address range in word mode is A[19:0]. Table 3. HY29DS16x Bank Options | | | | Bank 1 | | | Bank 2 | | |------------|-----------|-------------|-----------|----------------|-----------|-----------|----------------| | Device | Reference | Size (Mbit) | Sectors | Bank Address | Size (Mb) | Sectors | Bank Address | | HY29DS162T | Table 1 | 2 | S28 - S38 | A[19:17] = 111 | 14 | S0 - S27 | A[19:17] ≤ 110 | | HY29DS163T | Table 1 | 4 | S24 - S38 | A[19:18] = 11 | 12 | S0 - S23 | A[19:18] ≤ 10 | | HY29DS162B | Table 2 | 2 | S0 - S10 | A[19:17] = 000 | 14 | S11 - S38 | A[19:17] ≥ 001 | | HY29DS163B | Table 2 | 4 | S0 - S14 | A[19:18] = 00 | 12 | S15 - S38 | A[19:18] ≥ 01 | Table 4. HY29DS16x Secure Sector Addressing | Device | Sector Size<br>KB/KW | Sector Address<br>A[19:12] <sup>1</sup> | Byte Mode<br>Address Range <sup>2, 3</sup> | Word Mode<br>Address Range <sup>2, 3</sup> | |-----------------|----------------------|-----------------------------------------|--------------------------------------------|--------------------------------------------| | HY29DS162T/163T | 64/32 | 11111XXX | 0x1F0000 - 0x1FFFFF | 0xF8000 - 0xFFFFF | | HY29DS162B/163B | 64/32 | 00000XXX | 0x000000 - 0x00FFFF | 0x00000 - 0x07FFF | #### Notes: - 1. 'X' indicates don't care. - 2. '0xN. . . N' indicates an address in hexadecimal notation. - 3. The address range in byte mode is A[19:0, -1]. The address range in word mode is A[19:0]. ### Sec<sup>2</sup> NOT Programmed or Protected at the Factory If the security feature is not required, the Sec<sup>2</sup> can be treated as an additional Flash memory space of 64 Kbytes. The Sec<sup>2</sup> can be read, programmed, and erased as often as required. The Sec<sup>2</sup> area can be protected using the following procedure: - Write the three-cycle Enter Secure Sector Region command sequence - Then follow the sector protect algorithm shown in Figure 1, except that RESET# may be at either V<sub>IH</sub> or V<sub>ID</sub>. This allows in-system protection of the Secure Sector without raising any device pin to a high voltage. Note that this method is only applicable to the Secure Sector. Once the Secure Sector is locked and verified, the system must write the Exit Secure Sector command sequence to return to reading and writing the remainder of the array. Sec<sup>2</sup> protection must be used with caution since, once protected, there is no procedure available for unprotecting the Sec<sup>2</sup> area and none of the bits in the Sec<sup>2</sup> memory space can be modified in any way. ## **BUS OPERATIONS** Device bus operations are initiated through the internal command register, which consists of sets of latches that store the commands, along with the address and data information, if any, needed to execute the specific command. The command register itself does not occupy any addressable memory location. The contents of the command register serve as inputs to an internal state machine whose outputs control the operation of the device. Table 5 lists the normal bus operations, the inputs and control levels they require, and the resulting outputs. Certain bus operations require a high voltage on one or more device pins. Those are described in Table 6. ## **Read Operation** Data is read from the HY29DS16x by using standard microprocessor read cycles while placing the byte or word address on the device's address inputs. The host system must drive the CE# and OE# pins Low and drive WE# High for a valid read operation to take place. The BYTE# pin determines whether the device outputs array data in words (DQ[15:0]) or in bytes (DQ[7:0]). Table 5. HY29DS16x Normal Bus Operations 1 | Operation | CE# | OE# | WE# | RESET# | WP#/ACC | Address 2 | DO[7:0] | DQ[1 | <b>5:8]</b> <sup>3</sup> | |---------------------------------|-------------------|-----|-------|------------------------|---------|-----------------|------------------|------------------|--------------------------| | Operation | CE# | OE# | VV ⊏# | RESEI# | WP#/ACC | Address | DQ[7:0] | BYTE# = H | BYTE# = L | | Read | L | L | Н | Н | L/H | A <sub>IN</sub> | D <sub>out</sub> | D <sub>OUT</sub> | High-Z | | Write | L | Н | L | Н | Note 4 | A <sub>IN</sub> | $D_IN$ | D <sub>IN</sub> | High-Z | | Output Disable | L | Н | Н | Н | L/H | X | High-Z | High-Z | High-Z | | CE# Normal<br>Standby | Н | Х | Х | Н | Н | X | High-Z | High-Z | High-Z | | CE# Deep Standby | $V_{CC} \pm 0.3V$ | Х | Х | $V_{CC} \pm 0.3V$ | Н | Х | High-Z | High-Z | High-Z | | Hardware Reset (Normal Standby) | Х | Х | Х | L | L/H | Х | High-Z | High-Z | High-Z | | Hardware Reset (Deep Standby) | Х | Х | Х | V <sub>SS</sub> ± 0.3V | L/H | X | High-Z | High-Z | High-Z | - 1. $L = V_{IL}$ , $H = V_{IH}$ , X = Don't Care (L or H), $D_{OUT} = Data$ Out, $D_{IN} = Data$ In. See DC Characteristics for voltage levels. 2. Address is A[19:0, -1] in Byte Mode and A[19:0] in Word Mode. - 3. DQ[15] is the A[-1] input in Byte Mode (BYTE# = L). - 4. If WP#/ACC = $V_{II}$ , the two outermost boot sectors remain protected. If WP#/ACC = $V_{IH}$ , the protection state of the two outermost boot sectors depends on whether they were last protected or unprotected using the method described in "Sector/Sector Block Protection and Unprotection". If WP#/ACC = $V_{HH}$ , all sectors will be unprotected. Table 6. HY29DS16x Bus Operations Requiring High Voltage 1,2 | | | | | | | | | | | | | DQ[ | 15:8] | |-----------------------|-----------------------|----------|----------|-----|-----------------|-----------------|-----------------|------|------|------|-----------------|------|------------------| | Ope | eration <sup>3</sup> | CE# | OE# | WE# | RESET# | A[19:12] | A[9] | A[6] | A[1] | A[0] | DQ[7:0] | | | | | | | | | | | | | | | | = H | = L <sup>5</sup> | | Sector G | roup Protect | L | Н | L | $V_{ID}$ | SGA⁴ | Χ | L | Н | L | D <sub>IN</sub> | X | Х | | Sector Ur | protect | L | Н | L | $V_{ID}$ | X | Χ | Н | Н | L | D <sub>IN</sub> | X | X | | Temporar<br>Unprotect | | | | | V <sub>ID</sub> | | | | | | | | | | Manufacti | urer Code | L | L | Н | Н | Х | $V_{ID}$ | L | L | L | 0xAD | Х | High-Z | | | HY29DS162B | | | | | | | | | | 0x6D | | | | Device | HY29DS162T | | | Н | Н | × | \/ | L | L | Н | 0x69 | 0x22 | ∐iah 7 | | Code | HY29DS163B | | <b>L</b> | | | ^ | $V_{ID}$ | | | П | 0x6E | UXZZ | High-Z | | | HY29DS163T | | | | | | | | | | 0x6A | | | | Sector<br>Protect | Unprotected | | ı | Н | Н | SA <sup>4</sup> | V <sub>ID</sub> | L | Н | _ | 0x00 | Х | High-Z | | State | Protected | <u> </u> | <u> </u> | 11 | 11 | 3/ | V <sub>ID</sub> | | '' | L | 0x01 | ^ | riigirz | | Secure | Factory | | | | | | | | | | 0x80 | | | | Sector | Locked | | 1 | Н | н | X | $V_{ID}$ | L | Н | Н | 0,00 | X | High-Z | | Indicator<br>Bit | Not Factory<br>Locked | _ | | '' | | | V ID | _ | | | 0x00 | | 1 "911 2 | - 1. $L = V_{II}$ , $H = V_{IH}$ , X = Don't Care (L OR H), $V_{ID} = 10V$ nominal. See DC Characteristics for voltage levels. - 2. Address bits not specified are Don't Care. - 3. See text and Appendix for additional information. - 4. SA = Sector Address, SGA = Sector Group Address. See Tables 1, 2, 7, and 8. - 5. DQ[15] is the A[-1] input in Byte Mode (BYTE# = L). - 6. Normal read, write and output disable operations are used in this mode. See Table 5. - 7. If WP#/ACC = $V_{II}$ , the two outermost boot sectors remain protected. ## <mark>иииіх</mark> The HY29DS16x is automatically set for reading array data after device power-up and after a hardware reset to ensure that no spurious alteration of the memory content occurs during the power transition. No command is necessary in this mode to obtain array data, and both banks of the device remain enabled for read accesses until the command register contents are altered. This device features the capability of reading data from one bank of the memory while a program or erase operation is in progress in the other bank. If the host reads from an address within an erasing or erase-suspended sector, or from a bank where a programming operation is taking place, the device outputs status data instead of array data (see Write Operation Status section). After completing an Automatic Program or Automatic Erase algorithm within a bank, that bank automatically returns to the read array data mode. When the host issues an Erase Suspend command, the bank specified in the command enters the Erase- Suspended Read mode. While in that mode, the host can read data from, or program data into, any sector in that bank except the sector(s) being erased. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception noted above. The host must issue a hardware reset or the software reset command to return a sector to the read array data mode if DQ[5] goes high during a program or erase cycle, or to return the device to the read array data mode while it is in the Electronic ID mode. #### Write Operation Certain operations, including programming data and erasing sectors of memory, require the host to write a command or command sequence to the HY29DS16x. Writes to the device are performed by placing the byte or word address on the device's address inputs while the data to be written is input on DQ[15:0] (BYTE# = High) or DQ[7:0] (BYTE# = Low). The host system must drive the CE# and WE# pins Low and drive OE# High for a valid write operation to take place. All addresses are latched on the falling edge of WE# or CE#, whichever happens later. All data is latched on the rising edge of WE# or CE#, whichever happens first. The "Device Commands" section of this data sheet provides details on the specific device commands implemented in the HY29DS16x. #### **Accelerated Program Operation** This device offers improved performance for programming operations through the 'Accelerate (ACC)' function. This is one of two functions provided by the WP#/ACC pin and is intended primarily to allow faster manufacturing throughput at the factory. If $V_{\text{HH}}$ is applied to this input, the device enters the Unlock Bypass mode, temporarily unprotects any protected sectors, and uses the higher voltage on the pin to reduce the time required for program operations. The host system would then use the two-cycle program command sequence as required by the Unlock Bypass mode. Removing $V_{\text{HH}}$ from the pin returns the device to normal operation. This pin must not be at $V_{\rm HH}$ for operations other than accelerated programming, or device damage may result. Leaving the pin floating or unconnected may result in inconsistent device operation. #### Write Protect Function The Write Protect function provides a hardware method of protecting certain boot sectors without using $V_{\text{ID}}$ . This is the second function provided by the WP#/ACC pin. Placing this pin at $V_{\rm IL}$ disables program and erase operations in two of the eight 8 Kbyte (4 Kword) boot sectors. The affected sectors are sectors S0 and S1 in a bottom-boot device, or S37 and S38 in a top-boot device. If the pin is placed at $V_{\rm IH}$ , the protection state of those two sectors reverts to whether they were last set to be protected or unprotected using the method described in the Sector Group Protection and Unprotection sections. ## **Standby Operation** When the system is not reading or writing to the device, it can place the device in the Standby mode. In this mode, current consumption is greatly reduced, and the data bus outputs are placed in the high impedance state, independent of the OE# input. The Standby mode can invoked using two methods. #### HY29DS162/HY29DS163 The device enters the *CE# controlled Deep Standby* mode when the CE# and RESET# pins are both held at $V_{CC} \pm 0.3V$ . Note that this is a more restricted voltage range than $V_{IH}$ . If both CE# and RESET# are held at $V_{IH}$ , but not within $V_{CC} \pm 0.3V$ , the device will be in the *Normal Standby* mode, but the standby current will be greater. The device enters the RESET# controlled Deep Standby mode when the RESET# pin is held at $V_{\rm SS} \pm 0.3 V$ . If RESET# is held at $V_{\rm IL}$ but not within $V_{\rm SS} \pm 0.3 V$ , the standby current will be greater. See RESET# section for additional information on the reset operation. The device requires standard access time ( $t_{CE}$ ) for read access when the device is in any of the standby modes, before it is ready to read data. If the device is deselected during erasure or programming, it continues to draw active current until the operation is completed. #### Sleep Mode The Sleep mode automatically minimizes device power consumption. This mode is automatically entered when addresses remain stable for $t_{ACC}$ + 30 ns (typical) and is independent of the state of the CE#, WE#, and OE# control signals. Standard address access timings provide new data when addresses are changed. While in Sleep mode, output data is latched and always available to the system. **NOTE:** Sleep mode is entered only when the device is in Read mode. It is not entered if the device is executing an automatic algorithm, if it is in erase suspend mode, or during receipt of a command sequence. #### **Output Disable Operation** When the OE# input is at $V_{IH}$ , output data from the device is disabled and the data bus pins are placed in the high impedance state. ### **Reset Operation** The RESET# pin provides a hardware method of resetting the device to reading array data. When the RESET# pin is driven low for the minimum specified period, the device immediately terminates any operation in progress, tri-states the data bus pins, and ignores all read/write commands for the duration of the RESET# pulse. The device also resets the internal state machine to reading array data. If an operation was interrupted by the as- sertion of RESET#, it should be reinitiated once the device is ready to accept another command sequence to ensure data integrity. Current is reduced for the duration of the RESET# pulse as described in the Standby Operation section above. If RESET# is asserted during a program or erase operation, the RY/BY# pin remains Low (busy) until the internal reset operation is complete, which requires a time of $t_{\text{READY}}$ (during Automatic Algorithms). The system can thus monitor RY/BY# to determine when the reset operation completes, and can perform a read or write operation $t_{\text{RB}}$ after RY/BY# goes High. If RESET# is asserted when a program or erase operation is not executing (RY/BY# pin is High), the reset operation is completed within a time of $t_{\text{RP}}$ . In this case, the host can perform a read or write operation $t_{\text{RH}}$ after the RESET# pin returns High . The RESET# pin may be tied to the system reset signal. Thus, a system reset would also reset the device, enabling the system to read the boot-up firmware from the Flash memory. ## **Sector Group Protect Operation** The hardware sector group protection feature disables both program and erase operations in any combination of sector groups. A sector group consists of a single sector or a group of adjacent sectors, as specified in Tables 7 and 8. This function can be implemented either in-system or by using programming equipment. It requires a high voltage ( $V_{ID}$ ) on the RESET# pin and uses standard microprocessor bus cycle timing to implement sector protection. The flow chart in Figure 1 illustrates the algorithm. The HY29DS16x is shipped with all sector groups unprotected. It is possible to determine whether a sector is protected or unprotected. See the Electronic ID Mode section for details. ### **Sector Unprotect Operation** The hardware sector unprotection feature re-enables both program and erase operations in previously protected sector groups. This function can be implemented either in-system or by using programming equipment. Note that to unprotect any sector, all unprotected sector groups must first be protected prior to the first sector unprotect write Table 7. Sector Groups - Top Boot Versions | Group | Sectors<br>(Table 1) | G | irc | | | | dr<br>2] | | S | Block Size<br>KB/KW | |-------|----------------------|---|-----|---|---|---|----------|---|---|---------------------| | SG0 | S0 | 0 | 0 | 0 | 0 | 0 | Χ | Х | Χ | 64/32 | | | | 0 | 0 | 0 | 0 | _ | Χ | _ | | | | SG1 | S1 - S3 | 0 | 0 | 0 | 1 | - | Χ | - | | 192/96 | | | | 0 | 0 | 0 | 1 | _ | Х | - | | | | SG2 | S4 - S7 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | Χ | 256/128 | | SG3 | S8 -S11 | 0 | 1 | 0 | Χ | Χ | Х | Х | Χ | 256/128 | | SG4 | S12 - S15 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | Χ | 256/128 | | SG5 | S16 - S19 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | Χ | 256/128 | | SG6 | S20 - S23 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | Χ | 256/128 | | SG7 | S24 - S27 | 1 | 1 | 0 | Χ | Χ | Х | Χ | Χ | 256/128 | | | | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | | | SG8 | S28 - S30 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | 192/96 | | | | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | | | SG9 | S31 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 8/4 | | SG10 | S32 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 8/4 | | SG11 | S33 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 8/4 | | SG12 | S34 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 8/4 | | SG13 | S35 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 8/4 | | SG14 | S36 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 8/4 | | SG15 | S37 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 8/4 | | SG16 | S38 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8/4 | Table 8. Sector Groups - Bottom Boot Versions | Group | Sectors<br>(Table 2) | G | | | | | dr<br>2] | | S | Block Size<br>KB/KW | |-------|----------------------|---|---|---|---|---|----------|---|---|---------------------| | SG0 | S0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8/4 | | SG1 | S1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 8/4 | | SG2 | S2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 8/4 | | SG3 | S3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 8/4 | | SG4 | S4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 8/4 | | SG5 | S5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 8/4 | | SG6 | S6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 8/4 | | SG7 | S7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 8/4 | | | | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | | | SG8 | S8 - S10 | 0 | 0 | 0 | 1 | 0 | Х | Χ | Χ | 192/96 | | | | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | | | SG9 | S11 - S14 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | Χ | 256/128 | | SG10 | S15 - S18 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | Χ | 256/128 | | SG11 | S19 - S22 | 0 | 1 | 1 | Χ | Χ | Х | Χ | Χ | 256/128 | | SG12 | S23 - S26 | 1 | 0 | 0 | Χ | Χ | Х | Χ | Х | 256/128 | | SG13 | S27 - S30 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | Χ | 256/128 | | SG14 | S31 - S34 | 1 | 1 | 0 | Χ | Χ | X | Χ | Χ | 256/128 | | | | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | | | SG15 | S35 - S37 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | 192/96 | | | | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | | | SG16 | S38 | 1 | 1 | 1 | 1 | 1 | Х | Χ | Х | 64/32 | Figure 1. Sector Group Protect Algorithm cycle. Also, the unprotect procedure will cause all sectors to become unprotected, thus, sector groups that require protection must be protected again after the unprotect procedure is run. This procedure requires $V_{\text{ID}}$ on the RESET# pin and uses standard microprocessor bus cycle timing to implement sector unprotection. The flow chart in Figure 2 illustrates the algorithm. ## **Temporary Sector Unprotect Operation** This feature allows temporary unprotection of protected sectors to allow changing the data in-system. Temporary Sector Unprotect mode is activated by setting the RESET# pin to $V_{\rm ID}$ . While in this mode, formerly protected sectors can be programmed or erased by invoking the appropriate commands (see Device Commands section). Once $V_{\rm ID}$ is removed from RESET#, all the previously protected sector groups are protected again. Figure 3 illustrates the algorithm. **NOTE:** If WP#/ACC = $V_{IL}$ , the two outermost boot sectors remain protected. ## **Electronic ID Operation (High Voltage Method)** The Electronic ID mode provides manufacturer and device identification, sector protection verification and Sec<sup>2</sup> region protection status through identifier codes output on DQ[7:0]. This mode is intended primarily for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm. Two methods are provided for accessing the Electronic ID data. The first requires $V_{\text{ID}}$ on address pin A[9], with additional requirements for obtaining specific data items listed in Table 6. The Electronic ID data can also be obtained by the host through specific commands issued via the command register, as described later in the 'Device Commands' section of this data sheet. While in the high-voltage Electronic ID mode, the system may read at specific addresses to obtain certain device identification and status information: - A read cycle at address 0xXXX00 retrieves the manufacturer code. - A read cycle at address 0xXXX01 in word mode or 0xXXX02 in byte mode returns the device code. Figure 2. Sector Group Unprotect Algorithm ## **и**ииіх Figure 3. Temporary Sector Unprotect Algorithm - A read cycle containing a sector address (SA) in A[19:12] and the address 0x04 in A[6:0, A-1] in byte mode, or 0x02 in A[7:0] in word mode, returns 0x01 if that sector is protected, or 0x00 if it is unprotected. - A read cycle at address 0xXXX03 in word mode or 0xXXX06 in byte mode returns 0x80 if the Sec² region is protected and locked at the factory and 0x00 if it is not. ## **DEVICE COMMANDS** Device operations are initiated by writing designated address and data *command sequences* into the device. Addresses are latched on the falling edge of WE# or CE#, whichever happens later. Data is latched on the rising edge of WE# or CE#, whichever happens first. A command sequence is composed of one, two or three of the following sub-segments: an *unlock cycle*, a *command cycle* and a *data cycle*. Table 9 summarizes the composition of the valid command sequences implemented in the HY29DS16x, and these sequences are fully described in Table 10 and in the sections that follow. Writing incorrect address and data values or writing them in the improper sequence resets the HY29DS16x to the Read mode. #### Reading Data The device automatically enters the Read mode after device power-up, after the RESET# input is asserted and upon the completion of certain commands. Commands are not required to retrieve data in this mode. See Read Operation section for additional information. #### **Reset Command** Writing the Reset command resets the sectors to the Read or Erase-Suspend mode. Address bits are don't cares for this command. **Table 9. Composition of Command Sequences** | Command | Num | ber of Bus ( | Cycles | |------------------------------------|--------|--------------|------------| | Sequence | Unlock | Command | Data | | Read | 0 | 0 | Note 1 | | Reset | 0 | 1 | 0 | | Enter Sec <sup>2</sup> Region | 2 | 1 | 0 | | Exit Sec <sup>2</sup> Region | 2 | 1 | 1 | | Byte/Word Program | 2 | 1 | 1 | | Unlock Bypass | 2 | 1 | 0 | | Unlock Bypass<br>Reset | 0 | 1 | 1 | | Unlock Bypass<br>Byte/Word Program | 0 | 1 | 1 | | Chip Erase | 4 | 1 | 1 | | Sector Erase | 4 | 1 | 1 (Note 2) | | Erase Suspend | 0 | 1 | 0 | | Erase Resume | 0 | 1 | 0 | | Electronic ID | 2 | 1 | Note 3 | | CFI Query | 0 | 1 | Note 4 | #### Notes - 1. Any number of Flash array read cycles are permitted. - 2. Additional data cycles may follow. See text. - 3. Any number of Electronic ID read cycles are permitted. - 4. Any number of CFI data read cycles are permitted. | Table 10. HY29DS16x Command Seque | ımand S | ednen | ences | | | | | | | | | | | | |-----------------------------------------|---------|--------|---------|----------|-----|--------|---------|--------|--------------------|----------|-------------------------|------------------------------------------|------------|-------| | | | | | | | | В | us Cyc | Bus Cycles 1, 2, 3 | | | | | | | | | Write | First | st | Sec | Second | Third | rd | Fourth | rth | Ē | Fifth | Six | Sixth | | | | Cycles | Add | Data | Add | Data | Add | Data | Add | Data | Add | Data | Add | Data | | Read | | 0 | RA | S S | | | | | | | | | | | | Reset 7 | | - | XXX | F0 | | | | | | | | | | | | 0 20 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Word | 3 | 555 | < | 2AA | 7 | 555 | 0 | | | | | | | | Elilel Sec- Region | Byte | က | AAA | Į. | 555 | cc | AAA | 0 | | | | | | | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Word | 4 | 555 | < | 2AA | Ü | 555 | C | XXX | 5 | | | | | | EXIL Sec- Region | Byte | 4 | AAA | ¥ | 555 | c<br>c | AAA | 0 | XX | 20 | | | | | | Normal Descaram | Word | _ | 555 | < | 2AA | T. | 555 | < | \<br>0 | כם | | | | | | NOTIFIED PIOGRAFIE | Byte | † | AAA | ( | 555 | C C | AAA | 2 | <u>(</u> | ך | | | | | | | Word | c | 555 | < | 2AA | L. | 555 | CC | | | | | | | | OHOCK Bypass | Byte | ე<br>ე | AAA | Į | 555 | 0 | AAA | 0.7 | | | | | | | | Unlock Bypass Reset | | 2 | ××× | 06 | XXX | 00 | | | | | | | | | | Unlock Bypass Program <sup>9</sup> | | 2 | XXX | A0 | PA | PD | | | | | | | | | | | Word | ú | 555 | < | 2AA | Ų | 555 | C | 555 | < | 2AA | Li Li | 555 | , | | Cnip Erase | Byte | 0 | AAA | Y Y | 555 | cc | AAA | 000 | AAA | Y Y | 555 | cc | AAA | 2 | | | Word | y | 222 | < | 2AA | בנ | 222 | Co | 222 | · · | 2AA | צנ | ٧٥ | 00 | | Sector Elase | Byte | 0 | AAA | <u> </u> | 555 | cc | AAA | 0 | AAA | <u> </u> | 555 | CC | ť, | 20 | | Erase Suspend <sup>4</sup> | | 1 | BA | B0 | | | | | | | | | | | | Erase Resume <sup>5</sup> | | 1 | BA | 30 | | | | | | | | | | | | ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) | Word | c | 222 | < | 2AA | L L | (BA)555 | C | 00000 | ( | | | | | | Manulacturer Code | Byte | ი | AAA | AA | 555 | cc | (BA)AAA | 08 | (BA)A00 | AD | | | | | | 6 CO COSTO | Word | c | 555 | < | 2AA | צע | (BA)555 | 00 | (BA)X01 | )1, = 69 | 69 = '162T, 6D = | = '162B | | | | | Byte | 0 | AAA | Į | 555 | cc | (BA)AAA | 90 | (BA)X02 | 6A = '1 | 6A = '163T, 6E = | | | | | non: | Word | c | 222 | < | 2AA | Li Li | (BA)555 | C | (SA)X02 | 00 = Un | 00 = Unprotected Sector | Sector | | | | | Byte | ၇ | AAA | <u> </u> | 522 | CC | (BA)AAA | 90 | (SA)X04 | 01 = Pro | Protected Sector | ector | | | | ■ Sec² Region Indicator | Word | c | 222 | < | 2AA | ש | (BA)555 | 00 | (BA)X03 | 00 = NC | OT protect | 00 = NOT protected and locked at factory | cked at fa | ctory | | Bit | Byte | 2 | AAA | ξ | 555 | 3 | (BA)AAA | 9 | (BA)X06 | 80 = Pro | otected a | Protected and locked at factory | at factory | | | Common Flash Interface (CFI) | Word | 7 | (BA)X55 | α | | | | | | | | | | | | Query <sup>8</sup> | Byte | | (BA)XAA | 3 | | | | | | | | | | | See next page for legend and notes. ### Legend and notes for Table 10: #### Legend: X = Don't Care RA/RD = Memory address/data for the read operation PA/PD = Memory address/data for the program operation SA = A[19:12], sector address of the sector to be erased or verified (see Note 3 and Tables 1 and 2). BA = A[19:18] or A[19:17], depending on the device version, bank address, see Note 3 and Table 3. #### Notes - 1. All values are in hexadecimal. DQ[15:8] are don't care for unlock and command cycles. - 2. All bus cycles are write operations unless otherwise noted. - 3. Address is A[10:0] in Word mode and A[10:0, -1] in Byte mode. A[19:11] are don't care except as follows: - For RA and PA, A[19:11] are the upper address bits of the byte to be read or programmed. - Where 'SA' is indicated, A[19:12] are the sector address. - Where 'BA' is indicated, A[19:18] or A[19:17], depending on the device version, are the bank address. - 4. The Erase Suspend command is valid only during a sector erase operation. The system may read and program in non-erasing sectors, or enter the Electronic ID mode, while in the Erase Suspend mode. - 5. The Erase Resume command is valid only during the Erase Suspend mode. - 6. The fourth bus cycle is a read cycle. - 7. The command is required only to return to the Read mode when the device is in the Electronic ID command mode or in the CFI Query mode. It must also be issued to return to read mode if DQ[5] goes High during a program or erase operation. It is not required for normal read operations. - 8 This command is valid only when the device is in Read mode or in Electronic ID mode. - 9. The Unlock Bypass command is required prior to the Unlock Bypass Program command. As described above, a Reset command is not normally required to begin reading array data. However, a Reset command must be issued in order to read array data in the following cases: ■ If the device is in the Electronic ID mode, a Reset command must be written to return to the Read mode. If the device was in the Erase Suspend mode when the device entered the Electronic ID mode, writing the Reset command returns the device to the Erase Suspend mode. **Note:** When in the Electronic ID bus operation mode, the device returns to the Read mode when $V_{\rm ID}$ is removed from the A[9] pin. The Reset command is not required in this case. - If the device is in the CFI Query mode, a Reset command must be written to return to the array Read mode. - If DQ[5] (Exceeded Time Limit) goes High during a program or erase operation, a Reset command must be invoked to return the sectors to the Read mode (or to the Erase Suspend mode if the device was in Erase Suspend when the Program command was issued). The Reset command may also be used to abort certain command sequences: In a Sector Erase or Chip Erase command sequence, the Reset command may be written at any time before erasing actually begins, including, for the Sector Erase command, be- tween the cycles that specify the sectors to be erased (see Sector Erase command description). This aborts the command and resets the device to the Read mode. Once erasure begins, however, the device ignores the Reset command until the operation is complete. - In a Program command sequence, the Reset command may be written between the sequence cycles before programming actually begins. This aborts the command and resets the device to the Read mode, or to the Erase Suspend mode if the Program command sequence is written while the device is in the Erase Suspend mode. Once programming begins, however, the device ignores the Reset command until the operation is complete. - The Reset command may be written between the cycles in an Electronic ID command sequence to abort that command. As described above, once in the Electronic ID mode, the Reset command *must* be written to return to the array Read mode. ## Enter /Exit Sec<sup>2</sup> Command Sequence The system can access the Sec² region of the device by issuing the Enter Sec² Region command sequence. The device continues to access the Sec² region until the system issues the Exit Sec² Region command sequence, which returns the device to normal operation. **Note:** A hardware reset will reset the device to the read array mode. ## **Program Command** The system programs the device a word or byte at a time by issuing the appropriate four-cycle Program command sequence, as shown in Table 10. The sequence begins by writing two unlock cycles. followed by the program setup command and, lastly, the program address and data. This initiates the Automatic Program algorithm that automatically provides internally generated program pulses and verifies the programmed cell margin. The host is not required to provide further controls or timings during this operation. When the Automatic Program algorithm is complete, that bank returns to the Read mode. Several methods are provided to allow the host to determine the status of the programming operation, as described in the Write Operation Status section. While the Automatic Program algorithm is in progress in one bank, the host may read data from the non-programming bank. Commands written to the device during execution of the Automatic Program algorithm are ignored. Note that a hardware reset immediately terminates the programming operation. To ensure data integrity, the aborted program command sequence should be reinitiated once the reset operation is complete. Programming is allowed in any sequence. Only erase operations can convert a stored '0' to a '1'. Thus, a bit cannot be programmed from a '0' back to a '1'. Attempting to do so may cause that bank to halt the operation and set DQ[5] to '1', or cause the Data# Polling algorithm to indicate the operation was successful. However, a succeeding read will show that the data is still '0'. ## Unlock Bypass/Bypass Program/Bypass Reset Commands Unlock Bypass provides a faster method than the normal Program command for the host system to program bytes or words to a bank. As shown in Table 10, the Unlock Bypass command sequence consists of two unlock write cycles followed by a third write cycle containing the Unlock Bypass command, 0x20. That bank then enters the Unlock Bypass mode. In this mode, a two-cycle Unlock Bypass Program command sequence is used instead of the standard four-cycle program sequence to invoke a programming operation. The first cycle in this sequence contains the Unlock Bypass Program command, 0xA0, and the second cycle specifies the program address and data, thus eliminating the initial two unlock cycles required in the standard Program command sequence. Additional data is programmed in the same manner. During the Unlock Bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset commands are valid. To exit the Unlock Bypass mode, the host must issue the two-cycle Unlock Bypass Reset command sequence shown in Table 10. The bank specified in the first cycle of that command then returns to the Read array data mode. Figure 4 illustrates the procedures for the normal and Unlock Bypass program operations. **Note:** The device automatically enters the Unlock Bypass mode when it is placed in Accelerate mode via the WP#/ACC pin. ## **Chip Erase Command** The Chip Erase command sequence consists of two unlock cycles, followed by a set-up command, two additional unlock cycles and then the Chip Erase command. This sequence invokes the Automatic Erase algorithm that automatically preprograms (if necessary) and verifies the entire memory for an all zero data pattern prior to electrical erase. The host system is not required to provide any controls or timings during these operations. If all sectors in the device are protected, the device returns to reading array data after approximately $100~\mu s$ . If at least one sector is unprotected, the erase operation erases the unprotected sectors, and ignores the command for the sectors that are protected. However, even if every sector in one of the banks is protected, reads from that bank are not permitted until the completion of the Automatic Erase algorithm for the unprotected sectors in the other bank. Commands written to the device during execution of the Automatic Erase algorithm are ignored. Note that a hardware reset immediately terminates the chip erase operation. To ensure data integrity, the aborted Chip Erase command sequence should be reissued once the reset operation is complete. **иииіх** Figure 4. Normal and Unlock Bypass Programming Procedures When the Automatic Erase algorithm is complete, the device returns to the reading array data mode. Several methods are provided to allow the host to determine the status of the erase operation, as described in the Write Operation Status section. Figure 5 illustrates the chip erase procedure. ## **Sector Erase Command** The Sector Erase command sequence consists of two unlock cycles, followed by a set-up com- Figure 5. Chip Erase Procedure mand, two additional unlock cycles and then the Sector Erase command, which specifies which sector is to be erased. This sequence invokes the Automatic Erase algorithm that automatically preprograms (if necessary) and verifies the specified sector for an all zero data pattern prior to electrical erase. The host system is not required to provide any controls or timings during these operations. After the sector erase data cycle (the sixth cycle) of the command sequence is issued, a sector erase time-out of 50 µs (min) begins, measured from the rising edge of the final WE# pulse in the command sequence. During this time, an additional sector address and sector erase data cycle may be written into an internal sector erase buffer. This buffer may be loaded in any sequence, and the number of sectors designated for erasure may be from one sector to all sectors. The only restriction is that the time between these additional cycles must be less than 50 µs, otherwise erasure may begin before the last address and command are accepted. To ensure that all commands are accepted, it is recommended that host processor interrupts be disabled during the time that the additional sector erase commands are being issued and then be re-enabled afterwards. The system can monitor DQ[3] to determine if the 50 µs sector erase time-out has expired, as described in the Write Operation Status section. If the time between additional sector erase commands can be assured to be less than the time-out, the system need not monitor DQ[3]. Any command other than Sector Erase or Erase Suspend during the time-out period resets the bank(s) to reading array data. The system must then rewrite the command sequence, including any additional sector addresses. Once the sector erase operation itself has begun, only the Erase Suspend command is valid. All other commands are ignored. As for the Chip Erase command, note that a hardware reset immediately terminates the erase operation. To ensure data integrity, the aborted Sector Erase command sequence should be reissued once the reset operation is complete. If all sectors designated for erasing are protected, the device returns to reading array data after approximately 100 $\mu$ s. If at least one designated sector is unprotected, the erase operation erases the unprotected sectors, and ignores the command for the sectors that are protected. If sectors in a bank are designated for erasure, read array operations from that bank cannot take place until the Automatic Erase algorithm terminates, even if all of those sectors are protected. However, the HY29DS16x's simultaneous read feature allows data to be read from a bank that does not contain any sectors that are designated for erasure while the erase algorithm is in progress in the other bank. When the Automatic Erase algorithm is complete, the device returns the erased sector(s) to the Read array data mode. Several methods are provided to allow the host to determine the status of the erase operation, as described in the Write Operation Status section. Figure 6 illustrates the sector erase procedure. ## **Erase Suspend/Erase Resume Commands** The Erase Suspend command allows the system to interrupt a sector erase operation to program data into, or to read data from, any sector not designated for erasure. (The HY29DS16x's simultaneous read feature allows data to be read from a bank that does not contain any sectors marked for erasure even while the erase operation is not suspended). The command, which re- Figure 6. Sector Erase Procedure quires the bank address, causes the erase operation to be suspended in all sectors designated for erasure in the specified bank. This command is valid only during the sector erase operation, including during the 50 µs time-out period at the end of the command sequence, and is ignored if it is issued during chip erase or programming operations. The HY29DS16x requires a maximum of 20 µs to suspend the erase operation if the erase suspend command is issued during active sector erasure. However, if the command is written during the sector erase time-out, the time-out is terminated and the erase operation is suspended immediately. Once the erase operation has been suspended in the bank, the system can read array data from or program data into any sector in that bank that is not designated for erasure. Normal read and write timings and command definitions apply. Reading at any address within erase-suspended sectors produces status data on DQ[7:0]. The host can use DQ[7], or DQ[6] and DQ[2] together, to determine if a sector is actively erasing or is erase-suspended. See 'Write Operation Status' for information on these status bits. After an erase-suspended program operation is complete, the bank returns to the erase-suspended read state and the host can initiate another programming operation (or read operation) within non-suspended sectors. The host can determine the status of a program operation during the erase- suspended state just as in the standard programming operation. The host may also write the Electronic ID command sequence when the bank is in the Erase Suspend mode. The device allows reading Electronic ID codes even at addresses within erasing sectors, since the codes are not stored in the memory array. When the device exits the Electronic ID mode, the bank reverts to the Erase Suspend mode, and is ready for another valid operation. See the Electronic ID Command section for more information. The system must write the Erase Resume command to the erase-suspended bank to exit the Erase Suspend mode and continue the sector erase operation. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the device has resumed erasing. Table 11 summarizes the erase operations in the HY29DS16x. #### **Electronic ID Command** The Electronic ID mode provides manufacturer and device identification and sector protection verification through identifier codes output on DQ[7:0]. This mode is intended primarily for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm. Table 11. HY29DS16x Erase Operations Summary 7 | | Erase Suspend Allowed? | | Programming Allowed? 1 | | Output from Read Operation <sup>3</sup> | | | | |-------------------------------|------------------------|--------|------------------------|------------------|-----------------------------------------|--------|-----------------|--------| | | | | | | ES Sector 4 | | Non-ES Sector 5 | | | Operation in Progress | Bank 1 | Bank 2 | Bank 1 | Bank 2 | Bank 1 | Bank 2 | Bank 1 | Bank 2 | | No erase | n/a | n/a | Yes | Yes | n/a | n/a | Data | Data | | Chip Erase | No | No | No | No | n/a | n/a | Status | Status | | Sector Erase in Bank 1 Only | Yes | No | Yes 2 | Yes <sup>6</sup> | Status | n/a | Data | Data | | Sector Erase in Bank 2 Only | No | Yes | Yes <sup>6</sup> | Yes <sup>2</sup> | n/a | Status | Data | Data | | Sector Erase in Banks 1 and 2 | Yes | Yes | Yes <sup>2</sup> | Yes <sup>2</sup> | Status | Status | Data | Data | #### Notes: - 1. Only one simultaneous programming operation is permitted. - 2. Allowed only when the bank is in erase suspend state and only into a sector that is not designated for erasure. - 3. Output may differ if program operation is in progress. See Write Operation Status section for additional information. - 4. Read from a sector that is designated for erasure while the bank is in erase suspend state. - 5. Read from a sector that is not designated for erasure while the bank is in erase suspend state, or read from any sector in a bank where an erase operation has not been commanded, or any read for the Chip Erase operation. - 6. Erase operation in other bank must be suspended. - 7. n/a = not applicable. Condition cannot exist. - Data = array data from addressed location. Status = write operation status (see Write Operation Status section for additional information). Two methods are provided for accessing the Electronic ID data. The first requires $V_{\text{ID}}$ on address pin A[9], as described previously in the Device Operations section. The Electronic ID data can also be obtained by the host through specific commands issued via the command register, as shown in Table 10. This method does not require $V_{\rm ID}$ . The Electronic ID command sequence may be written to an address within a bank that is in the read mode or in the Erase Suspend mode. The command may not be written while the device is actively programming or erasing in the other bank. The Electronic ID command sequence is initiated by writing two unlock cycles, followed by a third write cycle that contains the bank address and the Electronic ID command. The addressed bank then enters the Electronic ID mode, and the system may read at any address in that bank any number of times, without initiating another command sequence. - A read cycle at address 0x(BA)X00, where BA is the Bank Address, retrieves the manufacturer code. - A read cycle at address 0x(BA)X01 in word mode or 0x(BA)X02 in byte mode returns the device code. - A read cycle containing a sector address (SA) within the designated bank in A[19:12] and the address 0x04 in A[6:0, A-1] in byte mode, or 0x02 in A[7:0] in word mode, returns 0x01 if that sector is protected, or 0x00 if it is unprotected. - A read cycle at address 0x(BA)X03 in word mode or 0x(BA)X06 in byte mode returns 0x80 if the Sec<sup>2</sup> region is protected and locked at the factory and 0x00 if it is not. Array data may be read from the other bank while the designated bank is in the Electronic ID mode. The system must write the Reset command to exit the Electronic ID mode and return the bank to the normal Read mode, or to the Erase-Suspended read mode if the bank was in that mode when the Electronic ID command was invoked. In the latter case, an Erase Resume command to that bank will continue the suspended erase operation. # Query Command and Common Flash Interface (CFI) Mode The HY29DS16x is capable of operating in the Common Flash Interface (CFI) mode. This mode allows the host system to determine the manufacturer of the device, its operating parameters, its configuration and any special command codes that the device may accept. With this knowledge, the system can optimize its use of the chip by using appropriate timeout values, optimal voltages and commands necessary to use the chip to its full advantage. Two commands are employed in association with CFI mode. The first places the device in CFI mode (Query command) and the second takes it out of CFI mode (Reset command). These are described in Table 10. The single cycle Query command is valid only when the device is in the Read mode, including during Erase Suspend and Standby states and while in Electronic ID command mode, but is ignored otherwise. The command is not valid while the HY29DS16x is in the Electronic ID bus operation mode. The command places the Bank designated in the 'Bank Address' field of the command in the CFI Query mode. Array data may be read from the other bank while the designated bank is in the CFI Query mode. Read cycles at appropriate addresses within the designated bank while in the Query mode provide CFI data as described later in this section. Write cycles are ignored, except for the Reset command. The Reset command returns the device from the CFI mode to the array Read mode (even if it was in the Electronic ID mode when the Query command was issued), or to the Erase Suspend mode if the device was in that mode prior to entering CFI mode. The Reset command is valid only when the device is in the CFI mode and as otherwise described for the normal Reset command. Tables 12 - 15 specify the data provided by the HY29DS16x during CFI mode. Data at unspecified addresses reads out as 0x00. Note that a value of 0x00 for a data item normally indicates that the function is not supported. All values in these tables are in hexadecimal. Table 12. CFI Mode: Identification Data Values | | Word | Mode | Byte | Mode | |-------------------------------------------------------------------|---------|------|---------|------| | Description | Address | Data | Address | Data | | Query-unique ASCII string "QRY" | 10 | 0051 | 20 | 51 | | | 11 | 0052 | 22 | 52 | | | 12 | 0059 | 24 | 59 | | Primary vendor command set and control interface ID code | 13 | 0002 | 26 | 02 | | | 14 | 0000 | 28 | 00 | | Address for primary algorithm extended query table | 15 | 0040 | 2A | 40 | | | 16 | 0000 | 2C | 00 | | Alternate vendor command set and control interface ID code (none) | 17 | 0000 | 2E | 00 | | | 18 | 0000 | 30 | 00 | | Address for secondary algorithm extended query table (none) | 19 | 0000 | 32 | 00 | | | 1A | 0000 | 34 | 00 | Table 13. CFI Mode: System Interface Data Values | | Word | Mode | Byte Mode | | | |----------------------------------------------------------------------|---------|------|-----------|------|--| | Description | Address | Data | Address | Data | | | V <sub>cc</sub> supply, minimum 1.8V) | 1B | 0018 | 36 | 18 | | | V <sub>CC</sub> supply, maximum 2.2V) | 1C | 0022 | 38 | 22 | | | V <sub>PP</sub> supply, minimum (none) | 1D | 0000 | 3A | 00 | | | V <sub>PP</sub> supply, maximum (none) | 1E | 0000 | 3C | 00 | | | Typical timeout for single word/byte write (2 <sup>N</sup> µs) | 1F | 0004 | 3E | 04 | | | Typical timeout for maximum size buffer write (2 <sup>N</sup> µs) | 20 | 0000 | 40 | 00 | | | Typical timeout for individual block erase (2 <sup>N</sup> ms) | 21 | 000A | 42 | 0A | | | Typical timeout for full chip erase (2 <sup>N</sup> ms) | 22 | 000F | 44 | 0F | | | Maximum timeout for single word/byte write (2 <sup>N</sup> x Typ) | 23 | 0005 | 46 | 05 | | | Maximum timeout for maximum size buffer write (2 <sup>N</sup> x Typ) | 24 | 0000 | 48 | 00 | | | Maximum timeout for individual block erase (2 <sup>N</sup> x Typ) | 25 | 0004 | 4A | 04 | | | Maximum timeout for full chip erase (not supported) | 26 | 0000 | 4C | 00 | | Table 14. CFI Mode: Device Geometry Data Values | | Word | Mode | Byte Mode | | | |--------------------------------------------------------|---------|------|-----------|------|--| | Description | Address | Data | Address | Data | | | Device size (2 <sup>N</sup> bytes) | 27 | 0015 | 4E | 15 | | | Flash device interface code (02 = asynchronous x8/x16) | 28 | 0002 | 50 | 02 | | | riastraevice interrace code (oz = asynchronous xo/x10) | 29 | 0000 | 52 | 00 | | | Maximum number of bytes in multi-byte write (not | 2A | 0000 | 54 | 00 | | | supported) | 2B | 0000 | 56 | 00 | | | Number of erase block regions | 2C | 0002 | 58 | 02 | | | Franc block ragion 1 information | 2D | 0007 | 5A | 07 | | | Erase block region 1 information | 2E | 0000 | 5C | 00 | | | [2E, 2D] = # of blocks in region - 1 | 2F | 0020 | 5E | 20 | | | [30, 2F] = size in multiples of 256-bytes | 30 | 0000 | 60 | 00 | | | | 31 | 001E | 62 | 1E | | | Erase block region 2 information | 32 | 0000 | 64 | 00 | | | Liase block region 2 iniornation | 33 | 0000 | 66 | 00 | | | | 34 | 0001 | 68 | 01 | | Table 15. CFI Mode: Vendor-Specific Extended Query Data Values | | Word | Mode | Byte | Mode | |--------------------------------------------------------------------|---------|------------------------|---------|--------------------| | Description | Address | Data | Address | Data | | | 40 | 0050 | 80 | 50 | | Query-unique ASCII string "PRI" | 41 | 0052 | 82 | 52 | | | 42 | 0049 | 84 | 49 | | Major version number, ASCII | 43 | 0031 | 86 | 31 | | Minor version number, ASCII | 44 | 0030 | 88 | 30 | | Address sensitive unlock (0 = required, 1 = not required) | 45 | 0000 | 8A | 00 | | Erase suspend (2 = to read and write) | 46 | 0002 | 8C | 02 | | Sector protect (N = # of sectors/group) | 47 | 0001 | 8E | 01 | | Temporary sector unprotect (1 = supported) | 48 | 0001 | 90 | 01 | | Sector protect/unprotect scheme (4 = Am29LV800A method) | 49 | 0004 | 92 | 04 | | Simultaneous R/W operation | 4A | 001C or | 94 | 1C or | | (xx = number of sectors in Bank 2: HY29DS162 = 1C, HY29DS163 = 18) | 4A | 0018 | 94 | 18 | | Burst mode type (0 = not supported) | 4B | 0000 | 96 | 00 | | Page mode type (0 = not supported) | 4C | 0000 | 98 | 00 | | ACC Supply minimum (8.5V) | 4D | 0085 | 9A | 85 | | ACC Supply maximum (9.5V) | 4E | 0095 | 9C | 95 | | Top/bottom boot version (BB = Bottom Boot, TB = Top Boot) | 4F | 0002 (BB)<br>0003 (TB) | 9E | 02 (BB)<br>03 (TB) | #### WRITE OPERATION STATUS The HY29DS16x provides a number of facilities to determine the status of a program or erase operation. These are the RY/BY# (Ready/Busy#) pin and certain bits of a status word which can be read from the device during the programming and erase operations. Table 16 summarizes the status indications and further detail is provided in the subsections which follow. ## RY/BY# - Ready/Busy# RY/BY# is an open-drain output pin that indicates whether a programming or erase Automatic Algorithm is in progress or has completed. A pull-up resistor to $V_{\rm CC}$ is required for proper operation. RY/BY# is valid after the rising edge of the final WE# pulse in the corresponding command sequence, including during the sector erase time-out. If the output is Low (busy), the device is actively erasing or programming, including programming while in the Erase Suspend mode. If the output is High (ready), the device has completed the operation and is ready to read array data, is in the standby mode, or at least one bank is in the erase-suspend read mode. ## DQ[7] - Data# Polling The Data# Polling bit, DQ[7], indicates to the host system whether an Automatic Algorithm is in progress or completed, or whether a bank is in Erase Suspend mode. Data# Polling is valid after the rising edge of the final WE# pulse in the program or erase command sequence. While a programming operation is in progress, the device outputs the complement of the value programmed to DQ[7]. When the programming operation is complete, the device outputs the value programmed to DQ[7]. If a program operation is attempted within a protected sector, Data# Polling on DQ[7] is active for approximately 1 µs, then the device returns to reading array data. The host system must do a read at the program address to obtain valid programming status information on this bit. During an erase operation, Data# Polling produces a "0" on DQ[7]. When the erase operation is complete, or if the bank enters the Erase Suspend mode, Data# Polling produces a "1" on DQ[7]. The host must read at an address within any of the non-protected sectors designated for erasure to Table 16. Write and Erase Operation Status Summary | Mode | Operation | DQ[7] <sup>1</sup> | DQ[6] | DQ[5] | DQ[3] | DQ[2] 1 | RY/BY# | |------------------|----------------------------------------|--------------------|-----------|-------|----------------|---------|--------| | | Programming in progress | DQ[7]# | Toggle | 0/1 2 | N/A | N/A | 0 | | Normal | Programming completed | Data | Data ⁴ | Data | Data | Data | 1 | | Normal | Erase in progress | 0 | Toggle | 0/1 2 | 1 <sup>3</sup> | Toggle | 0 | | | Erase completed 5 | Data | Data ⁴ | Data | Data | Data ⁴ | 1 | | | Read within erase suspended sector | 1 | No toggle | 0 | N/A | Toggle | 1 | | Erase<br>Suspend | Read within non-erase suspended sector | Data | Data | Data | Data | Data | 1 | | | Programming in progress <sup>6</sup> | DQ[7]# | Toggle | 0/1 2 | N/A | N/A | 0 | | | Programming completed <sup>6</sup> | Data | Data ⁴ | Data | Data | Data | 1 | #### Notes: - 1. A valid address within the bank where an Automatic algorithm is in progress is required when reading status information except RY/BY#. For a programming operation, the address used for the read cycle should be the program address. For an erase operation, the address used for the read cycle should be any address within a non-protected sector marked for erasure (any address for the chip erase operation). - 2. DQ[5] status switches to a '1' when a program or erase operation exceeds the maximum timing limit. - 3. A '1' during sector erase indicates that the 50 μs time-out has expired and active erasure is in progress. DQ[3] is not applicable to the chip erase operation. - 4. Equivalent to 'No Toggle' because data is obtained in this state. For 'Erase Completed', - 5. Data (DQ[7:0]) = 0xFF immediately after erasure. - 6. Programming can be done only in a non-suspended sector (a sector not specified for erasure). obtain valid erase status information on DQ[7]. If all sectors designated for erasing are protected, Data# Polling on DQ[7] is active for approximately 100 µs, then the bank returns to reading array data. When the system detects that DQ[7] has changed from the complement to true data (or "0" to "1" for erase), it should do an additional read cycle to ensure that valid data is read on DQ[7:0] or DQ[15:0]. This is because DQ[7] may change asynchronously with respect to the other data bits while Output Enable (OE#) is asserted low. Figure 7 shows the Data# Polling test algorithm. ## DQ[6] - Toggle Bit I Toggle Bit I on DQ[6] indicates whether an Automatic Program or Erase algorithm is in progress or complete, or whether the device has entered the Erase Suspend mode. Toggle Bit I may be read at any address within the programming or erasing bank and is valid after the rising edge of address within any non-protected sector specified for erasure. During chip erase, an address within any non-protected sector. Figure 7. Data# Polling Test Algorithm the final WE# pulse in the Program or Erase command sequence, including during the sector erase time-out. The system may use either OE# or CE# to control the read cycles. During an Automatic Program algorithm operation (including programming while in Erase Suspend mode), successive read cycles at any address in the bank where the program operation is taking place cause DQ[6] to toggle. DQ[6] stops toggling when the operation is complete. If a program address falls within a protected sector, DQ[6] toggles for approximately 1 µs after the Program command sequence is written, then returns to reading array data. While erasing, successive read cycles within any sector designated for erasure (or any sector for the chip erase operation) cause DQ[6] to toggle. DQ[6] stops toggling when the erase operation is complete or when the device is placed in the Erase Suspend mode. The host may use DQ[2] to determine which sectors are erasing or erase-suspended (see below). After an Erase command sequence is written, if all the sectors designated for erasure are protected, DQ[6] toggles for approximately 100 µs, and the device then returns to reading array data. ## DQ[2] - Toggle Bit II Toggle Bit II, DQ[2], when used with DQ[6], indicates whether a particular sector is actively erasing or whether that sector is erase-suspended. Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence. The device toggles DQ[2] with each OE# or CE# read cycle. DQ[2] toggles when the host reads at addresses within sectors that have been designated for erasure, but cannot distinguish whether the sector is actively erasing or is erase-suspended. DQ[6], by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are designated for erasure. Thus, both status bits are required for sector and mode information. Figure 8 illustrates the operation of Toggle Bits I and II. <sup>2.</sup> Recheck DQ[7] since it may change asynchronously to DQ[5]. ## DQ[5] - Exceeded Timing Limits DQ[5] is set to a '1' when the program or erase time has exceeded a specified internal pulse count limit. This is a failure condition that indicates that the program or erase cycle was not successfully completed. DQ[5] status is valid only while DQ[7] or DQ[6] indicate that the Automatic Algorithm is in progress. The DQ[5] failure condition will also be signaled if the host tries to program a '1' to a location that is previously programmed to '0', since only an erase operation can change a '0' to a '1'. For both of these conditions, the host must issue a Reset command to return the device to the Read mode. ## DQ[3] - Sector Erase Timer After writing a Sector Erase command sequence, the host may read DQ[3] to determine whether or not an erase operation has begun. When the sector erase time-out expires and the sector erase operation commences, DQ[3] switches from a '0' to a '1'. Refer to the "Sector Erase Command" section for additional information. Note that the sector erase timer does not apply to the Chip Erase command. After the initial Sector Erase command sequence is issued, the system should read the status on DQ[7] (Data# Polling) or DQ[6] (Toggle Bit I) to ensure that the device has accepted the command sequence, and then read DQ[3]. If DQ[3] is a '1', the internally controlled erase cycle has begun and all further sector erase data cycles or commands (other than Erase Suspend) are ignored until the erase operation is complete. If DQ[3] is a '0', the device will accept a sector erase data cycle to mark an additional sector for erasure. To ensure that the data cycles have been accepted, the system software should check the status of DQ[3] prior to and following each subsequent sector erase data cycle. If DQ[3] is high on the second status check, the last data cycle might not have been accepted. Figure 8. Toggle Bit I and II Test Algorithm #### HARDWARE DATA PROTECTION The HY29DS16x provides several methods of protection to prevent accidental erasure or programming which might otherwise be caused by spurious system level signals during $V_{\rm CC}$ power-up and power-down transitions, or from system noise. These methods are described in the sections that follow. ## **Command Sequences** Commands that may alter array data require a sequence of cycles as described in Table 10. This provides data protection against inadvertent writes. ## Low V<sub>cc</sub> Write Inhibit To protect data during $V_{\text{CC}}$ power-up and power-down, the device does not accept write cycles when $V_{\text{CC}}$ is less than $V_{\text{LKO}}$ (typically 1.4 volts). The command register and all internal program/erase circuits are disabled, and the device resets to the Read mode. Writes are ignored until $V_{\text{CC}}$ is greater than $V_{\text{LKO}}$ . The system must provide the proper signals to the control pins to prevent unintentional writes when $V_{\text{CC}}$ is greater than $V_{\text{LKO}}$ . #### Write Pulse "Glitch" Protection Noise pulses of less than 5 ns (typical) on OE#, CE# or WE# do not initiate a write cycle. #### **Logical Inhibit** Write cycles are inhibited by asserting any one of the following conditions: $OE\#=V_{IL}$ , $CE\#=V_{IH}$ , or $WE\#=V_{IH}$ . To initiate a write cycle, CE# and WE# must be a logical zero while OE# is a logical one. ## **Power-Up Write Inhibit** If WE# = CE# = $V_{\rm IL}$ and OE# = $V_{\rm IH}$ during power up, the device does not accept commands on the rising edge of WE#. The internal state machine is automatically reset to the Read mode on power-up. #### **Sector Protection** Additional data protection is provided by the HY29DS16x's sector protect features, described previously, which can be used to protect sensitive areas of the Flash array from accidental or unauthorized attempts to alter the data. #### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>** | Symbol | Parameter | Value | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------| | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | T <sub>BIAS</sub> | Ambient Temperature with Power Applied | -55 to +125 | °C | | V <sub>IN2</sub> | Voltage on Pin with Respect to $V_{SS}$ : $V_{CC}^{2}$ $WP\#/ACC^{3}$ $A[9], OE\#, RESET\#^{3}$ All Other Pins $^{2}$ | -0.5 to +2.5<br>-0.5 to +10.5<br>-0.5 to +11.0<br>-0.5 to (V <sub>cc</sub> + 0.5) | V<br>V<br>V | | I <sub>os</sub> | Output Short Circuit Current 4 | 100 | mA | #### Notes: - Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. - Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input or I/O pins may undershoot V<sub>ss</sub> to -2.0V for periods of up to 20 ns. See Figure 9. Maximum DC voltage on input or I/O pins is V<sub>cc</sub> + 0.5 V. During voltage transitions, input or I/O pins may overshoot to V<sub>cc</sub> +2.0 V for periods up to 20 ns. See Figure 10. Minimum DC input voltage on pins WP#/ACC, A[9], OE#, and RESET# is -0.5 V. During voltage transitions, A[9], OE# - 3. Minimum DC input voltage on pins WP#/ACC, A[9], OE#, and RESET# is -0.5 V. During voltage transitions, A[9], OE# and RESET# may undershoot V<sub>ss</sub> to -2.0 V for periods of up to 20 ns. See Figure 9. Maximum DC input voltage on pins A[9], OE#, and RESET#] is +11.0 V which may overshoot to 12.5 V for periods up to 20 ns. Maximum DC input voltage on pin WP#/ACC is +10.5 V which may overshoot to 12.0 V for periods up to 20 ns. - 4. No more than one output at a time may be shorted to V<sub>ss</sub>. Duration of the short circuit should be less than one second. #### RECOMMENDED OPERATING CONDITIONS 1 | Symbol | Parameter | Value | Unit | |-----------------|-----------------------------------------------------------------------------------------------|------------------------|----------| | T <sub>A</sub> | Ambient Operating Temperature: Commercial Temperature Devices Industrial Temperature Devices | 0 to +70<br>-40 to +85 | °C<br>°C | | V <sub>cc</sub> | Operating Supply Voltage | +1.8 to +2.2 | V | #### Notes: 1. Recommended Operating Conditions define those limits between which the functionality of the device is guaranteed. Figure 9. Maximum Undershoot Waveform Figure 10. Maximum Overshoot Waveform ## HY29DS162/HY29DS163 ## **DC CHARACTERISTICS** | Parameter | Description | Test Setup <sup>2</sup> | | Min | Тур | Max | Unit | |------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------|-----------------------|-----|-----------------------|------| | I <sub>L1</sub> | Input Load Current | $V_{IN} = V_{SS}$ to $V_{CC}$ | | | | ±1.0 | μΑ | | I <sub>LIT</sub> | A[9] Input Load Current | A[9] = 11.0 V | | | | 35 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = V_{SS}$ to $V_{CC}$ | | | | ±1.0 | μΑ | | | | $CE# = V_{\mathbb{L}},$<br>$OE# = V_{\mathbb{H}},$ | 5 MHz | | 5 | 10 | mA | | | V Active Bood Current 1 | Byte Mode | 1 MHz | | 1 | 2 | mΑ | | l <sub>CC1</sub> | V <sub>cc</sub> Active Read Current <sup>1</sup> | $CE# = V_{L},$<br>$OE# = V_{H},$ | 5 MHz | | 5 | 10 | mA | | | | Word Mode | 1 MHz | | 1 | 2 | mΑ | | | | CE# = V <sub>IL</sub> ,<br>OE# = V <sub>IH</sub> , | 5 MHz | | 19 | 24 | mA | | | V <sub>cc</sub> Active Read While Write | Byte Mode | 1 MHz | | 16 | 21 | mA | | | (Program or Erase) Current 1 | CE# = V <sub>IL</sub> ,<br>OE# = V <sub>IH</sub> , | 5 MHz | | 19 | 24 | mA | | | | Word Mode | 1 MHz | | 16 | 21 | mA | | I <sub>CC3</sub> | V <sub>CC</sub> Active Write Current <sup>3, 4</sup> | CE# = V <sub>IL</sub> , OE# = ' | V <sub>IH</sub> | | 15 | 20 | mA | | I <sub>CC4</sub> | V <sub>cc</sub> CE# Controlled Deep<br>Standby Current | $CE\# = V_{CC} \pm 0.3$<br>$RESET\# = V_{CC} \pm 0$ | | | 0.2 | 5 | μΑ | | I <sub>CC5</sub> | V <sub>CC</sub> RESET# Controlled Deep<br>Standby Current | RESET# = V <sub>SS</sub> ± 0 | ).3 V | | 0.2 | 5 | μA | | I <sub>CC6</sub> | Automatic Sleep Mode Current <sup>5</sup> | $V_{IH} = V_{CC} \pm 0.3 \text{ V},$<br>$V_{IL} = V_{SS} \pm 0.3 \text{ V}$ | | | 0.2 | 5 | μA | | I <sub>CC7</sub> | V <sub>cc</sub> CE# Controlled Normal<br>Standby Current | CE# = RESET# = | V <sub>IH</sub> | | 60 | 300 | μA | | I <sub>CC8</sub> | V <sub>cc</sub> RESET# Controlled<br>Normal Standby Current <sup>2</sup> | RESET# = V <sub>⊩</sub> | | | 60 | 300 | μA | | | • | CE# = V <sub>L</sub> , | $V_{HH}$ | | 5 | 10 | mA | | I <sub>ACC</sub> | Byte or Word mode | OE# = V <sub>IH</sub> | V <sub>cc</sub> | | 10 | 15 | mA | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 | | 0.2 x V <sub>cc</sub> | V | | V <sub>IH</sub> | Input High Voltage | | | 0.8 x V <sub>cc</sub> | | $V_{cc} + 0.3$ | V | | V <sub>ID</sub> | Voltage for Electronic ID and Temporary Sector Unprotect | $V_{CC} = 2.0V$ | | 9.0 | | 11.0 | V | | V <sub>HH</sub> | Voltage for Program Acceleration | V <sub>CC</sub> = 2.0V | | 8.5 | | 9.5 | V | | V <sub>OL1</sub> | O to the Walter | $V_{CC} = V_{CC}$ Min,<br>$I_{OL} = 2.0$ mA | | | | 0.25 | V | | V <sub>OL2</sub> | Output Low Voltage | $V_{CC} = V_{CC}$ Min,<br>$I_{OL} = 100 \mu A$ | | | | 0.1 | V | | V <sub>OH1</sub> | Outrat High Valley | $V_{CC} = V_{CC}$ Min,<br>$I_{OH} = -2.0$ mA | | 0.7 x V <sub>cc</sub> | | | V | | V <sub>OH2</sub> | Output High Voltage | $V_{CC} = V_{CC}$ Min,<br>$I_{OH} = -100 \mu A$ | | V <sub>CC</sub> - 0.1 | | | V | | V <sub>LKO</sub> | Low V <sub>CC</sub> Lockout Voltage <sup>4</sup> | T P | | 1.2 | | 1.5 | V | ## Notes: - The I<sub>CC</sub> current is listed is typically less than 1 mA/MHz with OE# at V<sub>IH</sub>. Typical V<sub>CC</sub> is 2.0 V. All parameters are tested with V<sub>CC</sub> = V<sub>CC</sub> Max unless otherwise noted. I<sub>CC</sub> active while the Automatic Erase or Automatic Program algorithm is in progress. Not 100% tested. - 5. Automatic sleep mode is enabled when addresses remain stable for $t_{ACC}$ + 30 ns (typical). ## **Zero Power Flash** Note: Addresses are switching at 1 MHz. Figure 11. $I_{CC1}$ Current vs. Time (Showing Active and Automatic Sleep Currents) Note: $T = 25 \, ^{\circ}C$ . Figure 12. Typical $I_{\text{CC1}}$ Current vs. Frequency ## **KEY TO SWITCHING WAVEFORMS** | WAVEFORM | INPUTS | OUTPUTS | | | |----------|----------------------------------|---------------------------------------------|--|--| | | Steady | | | | | | Changing from H to L | | | | | | Changing from L to H | | | | | | Don't Care, Any Change Permitted | Changing, State Unknown | | | | | Does Not Apply | Centerline is High Impedance State (High Z) | | | ## **TEST CONDITIONS** Figure 13. Test Setup **Table 17. Test Specifications** | Test<br>Condition | All Speed<br>Versions | Unit | |-------------------------------------------|-----------------------|------| | Output Load | Figure 1 | 3 | | Output Load Capacitance (C <sub>L</sub> ) | 30 | pF | | Input Rise and Fall Times | 5 | ns | | Input Signal Low Level | 0.0 | V | | Input Signal High Level | 2.0 | V | | Input Timing Measurement Signal Level | 1.0 | V | | Output Timing Measurement Signal Level | 1.0 | V | **Note:** Timing measurements are made at the reference levels specified above regardless of where the illustrations in the timing diagrams appear to indicate the measurement is made Figure 14. Input Waveforms and Measurement Levels ## **Read Operations** | Param | neter | Description | | Test Setup | | Speed | Unit | | |-------------------|------------------|-----------------------------------------------------------------------|--------------------------|------------------------------------------------|-----|-------|------|-------| | JEDEC | Std | Desci | iption | rest Setup | | - 12 | - 13 | Ullit | | t <sub>AVAV</sub> | $t_{RC}$ | Read Cycle Time 1 | | | Min | 120 | 130 | ns | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address to Output Delay | | CE# = V <sub>IL</sub><br>OE# = V <sub>IL</sub> | Max | 120 | 130 | ns | | t <sub>ELQV</sub> | $t_{CE}$ | Chip Enable to Output Delay | | OE# = V <sub>IL</sub> | Max | 120 | 130 | ns | | t <sub>EHQZ</sub> | $t_{DF}$ | Chip Enable to Output High Z <sup>1</sup> | | | Max | 50 | 50 | ns | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable to Output Delay | | CE# = V <sub>IL</sub> | Max | 50 | 50 | ns | | t <sub>GHQZ</sub> | $t_{DF}$ | Output Enable to Out | put High Z <sup>1</sup> | | Max | 50 | 50 | ns | | | | Output Enable | Read | | Min | ( | 0 | ns | | | t <sub>oeh</sub> | Hold Time 1 | Toggle and Data# Polling | | Min | 2 | 20 | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Output Hold Time from Addresses, CE# or OE#, Whichever Occurs First 1 | | | Min | ( | 0 | ns | ## Notes: 1. Not 100% tested. Figure 15. Read Operation Timings ## **Hardware Reset (RESET#)** | Parameter | | Description | Toot Cotup | | Speed Option | | Unit | |-----------|--------------------|-----------------------------------------------------------------------------------|------------|-----|--------------|------|------| | JEDEC | Std | Description | Test Setup | | - 12 | - 13 | Unit | | | t <sub>READY</sub> | RESET# Pin Low (During Automatic Algorithms) to Read or Write <sup>1</sup> | | Max | 20 | | μs | | | t <sub>READY</sub> | RESET# Pin Low (NOT During<br>Automatic Algorithms) to Read or Write <sup>1</sup> | | Max | 500 | | ns | | | t <sub>RP</sub> | RESET# Pulse Width | | Min | 500 | | ns | | | t <sub>RH</sub> | RESET# High Time Before Read 1 | | Min | 100 | | ns | | | t <sub>RPD</sub> | RESET# Low to Standby Mode | | Max | 2 | 0 | μs | | | t <sub>RB</sub> | RY/BY# Recovery Time | | Min | 0 | | ns | ### Notes: 1. Not 100% tested. Reset Timings NOT During Automatic Algorithms Reset Timings During Automatic Algorithms Figure 16. RESET# Timings ## **Word/Byte Configuration (BYTE#)** | Parameter | | Description | | Speed Option | | Hois | |-----------|-------------------|---------------------------------------|-----|--------------|------|------| | JEDEC | Std | Description | | - 12 | - 13 | Unit | | | $t_{\sf ELFL}$ | CE# to BYTE# Switching Low | Max | 10 | | ns | | | t <sub>ELFH</sub> | CE# to BYTE# Switching High | Max | 10 | | ns | | | $t_{FLQZ}$ | BYTE# Switching Low to Output High-Z | Max | 60 | 60 | ns | | | $t_{\sf FHQV}$ | BYTE# Switching High to Output Active | Min | 120 | 130 | ns | Figure 17. BYTE# Timings for Read Operations **Note:** Refer to the Program/Erase Operations table for $\rm t_{AS}$ and $\rm t_{AH}$ specifications. Figure 18. BYTE# Timings for Write Operations #### **Program and Erase Operations** | Parameter | | Decerintian | | | Speed | Speed Option | | |--------------------|--------------------|----------------------------------------------|--------------|-----|-----------|--------------|--------| | JEDEC | Std | Description | | | - 12 | - 13 | Unit | | t <sub>AVAV</sub> | t <sub>wc</sub> | Write Cycle Time 1 | | Min | 120 | 130 | ns | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Setup Time | | Min | 0 | | ns | | t <sub>WLAX</sub> | t <sub>AH</sub> | Address Hold Time | | Min | 60 | 60 | ns | | | t <sub>AST</sub> | Address Setup Time for Toggle Bit Test | | Min | 15 | | ns | | | t <sub>AHT</sub> | Address Hold Time for Toggle Bit Test | | Min | 0 | | ns | | $t_{DVWH}$ | t <sub>DS</sub> | Data Setup Time | | Min | 60 60 | | ns | | $t_{\text{WHDX}}$ | t <sub>DH</sub> | Data Hold Time | | Min | 0 | | ns | | t <sub>GHWL</sub> | t <sub>GHWL</sub> | Read Recovery Time Before Write Min 0 | | | ) | ns | | | $t_{\sf ELWL}$ | t <sub>cs</sub> | CE# Setup Time | | Min | 0 | | ns | | t <sub>WHEH</sub> | t <sub>CH</sub> | CE# Hold Time | | | 0 | | ns | | | t <sub>OEPH</sub> | Output Enable High Time for Toggle Bit Test | | Min | 20 | | ns | | | t <sub>CEPH</sub> | Chip Enable High Time for Toggle Bit | Test | Min | 20 | | ns | | $t_{WLWH}$ | t <sub>wP</sub> | Write Pulse Width | | Min | 50 50 | | ns | | t <sub>whwL</sub> | t <sub>WPH</sub> | Write Pulse Width High | | Min | 30 | | ns | | | t <sub>SR/W</sub> | atency Between Read and Write Operations | | Min | 0 | | ns | | | t <sub>whwh1</sub> | Programming Operation 1, 2, 3 | Byte Mode | Тур | 13 | | μs | | | | | | Max | 300 | | μs | | 4 | | | Word Mode | Тур | 17 | | μs | | t <sub>WHWH1</sub> | | | | Max | 360 | | μs | | | | Accelerated Programming | Byte or | Тур | 13<br>240 | | μs | | | | Operation $^{1, 2, 3}$ (WP#/ACC = $V_{HH}$ ) | Word Mode | Max | | | μs | | | | Chip Programming Operation 1, 2, 3, 5 | Byte Mode | Тур | 26 | | sec | | | | | Byte Mode | Max | 160 | | sec | | | | | Word Mode | Тур | 17 | | sec | | | | | vvoia ividae | Max | 96 | | sec | | + | t <sub>WHWH2</sub> | Sector Erase Operation 1, 2, 4 | | Тур | 1 | | sec | | t <sub>WHWH2</sub> | | | | Max | 10 | | sec | | $t_{\text{WHWH3}}$ | t <sub>whwh3</sub> | Chip Erase Operation 1, 2, 4 | | Тур | 35 | | sec | | | | Erase and Program Cycle Endurance 1 | | Тур | 1,000,000 | | cycles | | | | | | Min | 100,000 | | cycles | | | t <sub>vcs</sub> | V <sub>CC</sub> Setup Time <sup>1</sup> | | Min | 50 | | μs | | | t <sub>RB</sub> | Recovery Time from RY/BY# | | Min | 0 | | ns | | | t <sub>BUSY</sub> | WE# High to RY/BY# Delay | | Min | 100 | | ns | #### Notes: - 1. Not 100% tested. - 2. Typical program and erase times assume the following conditions: 25 °C, $V_{cc}$ = 2.0 volts, 100,000 cycles. In addition, programming typicals assume a checkerboard pattern. Maximum program and erase times are under worst case conditions of 90 °C, $V_{cc}$ = 1.8 volts, 100,000 cycles. - 3. Excludes system-level overhead, which is the time required to execute the four-bus-cycle sequence for the Program command. See Table 10 for further information on command sequences. - 4. Excludes 0x00 programming prior to erasure. In the preprogramming step of the Automatic Erase algorithm, all bytes are programmed to 0x00 before erasure. - 5. The typical chip programming time is considerably less than the maximum chip programming time listed since most bytes/words program faster than the maximum programming times specified. The device sets DQ[5] = 1 only If the maximum byte/word program time specified is exceeded. See Write Operation Status section for additional information. #### Notes: - PA = Program Address, PD = Program Data, D<sub>OUT</sub> is the true data at the program address. Commands shown are for Word mode operation. - 3. $V_{cc}$ shown only to illustrate $t_{vcs}$ measurement references. It cannot occur as shown during a valid command sequence. Figure 19. Program Operation Timings ## Notes: - 1. SA =Sector Address (for sector erase), VA = Valid Address for reading status data (see Write Operation Status section), D<sub>OUT</sub> is the true data at the read address. (0xFF after an erase operation). 2. Commands shown are for Word mode operation. - 3. $V_{cc}$ shown only to illustrate $t_{vcs}$ measurement references. It cannot occur as shown during a valid command sequence. Figure 20. Sector/Chip Erase Operation Timings #### Notes: 1. PA = Program Address, RA = Read Address, $D_{OUT}$ is the data at the read address. Figure 21. Back-to-Back Read/Write Operation Timings #### Notes: - 1. VA = Valid Address for reading Data# Polling status data (see Write Operation Status section). - 2. Illustration shows first status cycle after command sequence, last status read cycle and array data read cycle. Figure 22. Data# Polling Timings (During Automatic Algorithms) #### Notes: - 1. VA = Valid Address for reading Toggle Bits (DQ[2], DQ[6]) status data (see Write Operation Status section). - 2. Illustration shows first two status read cycles after command sequence, last status read cycle and array data read cycle. Figure 23. Toggle Polling Timings (During Automatic Algorithms) #### Notes: 1. The system may use CE# or OE# to toggle DQ[2] and DQ[6]. DQ[2] toggles only when read at an address within an erase-suspended sector. Figure 24. DQ[2] and DQ[6] Operation # Sector Group Protect/Unprotect, Temporary Sector Unprotect, Accelerated Program | Parameter | | Description | | Speed Option | | I Init | |-----------|-------------------|--------------------------------------------------------------------------|-----|--------------|------|--------| | JEDEC | Std | Description | | - 12 | - 13 | Unit | | | $t_{\text{VIDR}}$ | V <sub>D</sub> Transition Time for Temporary Sector Unprotect ¹ | Min | 500 | | ns | | | $t_{\text{VHH}}$ | V <sub>HH</sub> Transition Time for Accelerated Programming <sup>1</sup> | Min | 500 | | ns | | | $t_{RSP}$ | RESET# Setup Time for<br>Temporary Sector Unprotect | Min | 4 | | μs | | | t <sub>RRB</sub> | RESET# Hold Time for Temporary Sector Unprotect | Min | 4 | | μs | | | $t_{\text{VRST}}$ | RESET# Setup Time for Sector Group Protect and Unprotect | Min | 1 | | μs | | | $t_{PROT}$ | Sector Group Protect Time | Max | 150 | | μs | | | $t_{UNPR}$ | Sector Unprotect Time | Max | 15 | | ms | | | $t_{\text{VERW}}$ | Protect/Unprotect Verify Wait Time | Min | 1 | | μs | #### Notes: 1. Not 100% tested. Figure 25. Temporary Sector Unprotect Timings Figure 26. Accelerated Programming Timings **Note:** For Sector Group Protect, A[6] = 0, A[1] = 1, A[0] = 0. For Sector Unprotect, A[6] = 1, A[1] = 1, A[0] = 0. Figure 27. Sector Group Protect and Unprotect Timings ## **Alternate CE# Controlled Erase/Program Operations** | Parameter | | Description | | | Speed | Option | IIn!4 | |-------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|-----------|--------|---------|--------|--------| | JEDEC | Std | - Description | | | - 12 | - 13 | Unit | | t <sub>AVAV</sub> | t <sub>wc</sub> | Write Cycle Time <sup>1</sup> | | Min | 120 | 130 | ns | | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Setup Time | | Min | 0 | | ns | | t <sub>ELAX</sub> | t <sub>AH</sub> | Address Hold Time | | Min | 60 | 60 | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Data Setup Time | | Min | 60 | 60 | ns | | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold Time | | Min | 0 | | ns | | t <sub>GHEL</sub> | t <sub>GHEL</sub> | Read Recovery Time Before Write | | Min | 0 | | ns | | t <sub>WLEL</sub> | t <sub>ws</sub> | WE# Setup Time | | Min | 0 | | ns | | t <sub>EHWH</sub> | t <sub>wH</sub> | WE# Hold Time | | Min | ( | ) | ns | | t <sub>ELEH</sub> | t <sub>CP</sub> | CE# Pulse Width | | Min | 50 | 50 | ns | | t <sub>EHEL</sub> | t <sub>CPH</sub> | CE# Pulse Width High | | Min | 30 | | ns | | | t <sub>whwh1</sub> | Programming Operation <sup>1, 2, 3</sup> Accelerated Programming Operation <sup>1, 2, 3</sup> (WP#/ACC = V <sub>HH</sub> ) | Byte Mode | Тур | 13 | | μs | | | | | | Max | 300 | | μs | | 4 | | | Word Mode | Тур | 17 | | μs | | t <sub>whwh1</sub> | | | | Max | 36 | 60 | μs | | | | | Byte or | Typ 13 | | 3 | μs | | | | | Word Mode | Max | 24 | 10 | μs | | | | | Dyta Mada | Тур | 26 | | sec | | | | Chip Programming Operation 1, 2, 3, 5 | Byte Mode | Max | 16 | 60 | sec | | | | | Word Mode | Тур | 17 | | sec | | | | | | Max | 96 | | sec | | + | + | Sector Erase Operation 1, 2, 4 | | Тур | | 1 | sec | | t <sub>WHWH2</sub> t <sub>WHV</sub> | t <sub>WHWH2</sub> | | | Max | 10 | | sec | | t <sub>WHWH3</sub> | t <sub>WHWH3</sub> | Chip Erase Operation 1, 2, 4 | | Тур | 3 | 5 | sec | | | | Francis I Brown O de Federa d | | Тур | 1,000 | 0,000 | cycles | | | | Erase and Program Cycle Endurance | · | Min | 100,000 | | cycles | | | t <sub>BUSY</sub> | CE# to RY/BY# Delay | | | 1( | 00 | ns | #### Notes: - 1. Not 100% tested. - 2. Typical program and erase times assume the following conditions: 25 °C, $V_{cc}$ = 2.0 volts, 100,000 cycles. In addition, programming typicals assume a checkerboard pattern. Maximum program and erase times are under worst case conditions of 90 °C, $V_{cc}$ = 1.8 volts, 100,000 cycles. - 3. Excludes system-level overhead, which is the time required to execute the four-bus-cycle sequence for the program command. See Table 10 for further information on command sequences. - 4. Excludes 0x00 programming prior to erasure. In the preprogramming step of the Automatic Erase algorithm, all bytes are programmed to 0x00 before erasure. - 5. The typical chip programming time is considerably less than the maximum chip programming time listed since most bytes program faster than the maximum programming times specified. The device sets DQ[5] = 1 only If the maximum byte program time specified is exceeded. See Write Operation Status section for additional information. #### Notes: - PA = program address, PD = program data, VA = Valid Address for reading program or erase status (see Write Operation Status section), D<sub>OUT</sub> = array data read at VA. - 2. Illustration shows the last two cycles of the program or erase command sequence and the last status read cycle. - 3. Word mode addressing shown. - 4. RESET# shown only to illustrate t<sub>RH</sub> measurement references. It cannot occur as shown during a valid command sequence. Figure 28. Alternate CE# Controlled Write Operation Timings # **Latchup Characteristics** | Description | Minimum | Maximum | Unit | |---------------------------------------------------------------------------------------------------------|---------|----------------|------| | Input voltage with respect to $V_{\rm SS}$ on all pins except I/O pins (including A[9], OE# and RESET#) | - 1.0 | 11.0 | V | | Input voltage with respect to V <sub>SS</sub> on all I/O pins | - 0.5 | $V_{CC} + 0.5$ | V | | V <sub>cc</sub> Current | - 100 | 100 | mA | 1. Includes all pins except $V_{cc}$ . Test conditions: $V_{cc}$ = 1.8 V, one pin at a time. # **TSOP Pin Capacitance** | Symbol | Parameter | Test Setup | Тур | Max | Unit | |------------------|-------------------------|---------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0$ | 6 | 7.5 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0$ | 8.5 | 12 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | $V_{IN} = 0$ | 7.5 | 9 | pF | #### Notes: - Sampled, not 100% tested. Test conditions: T<sub>A</sub> = 25 °C, f = 1.0 MHz. ## **Data Retention** | Parameter | Test Conditions | Minimum | Unit | |-------------------------------------|-----------------|---------|-------| | Minimum Dattern Date Detection Time | 150 °C | 10 | Years | | Minimum Pattern Data Retention Time | 125 °C | 20 | Years | ## **PACKAGE DRAWINGS** ## **Physical Dimensions** TSOP48 - 48-pin Thin Small Outline Package (measurements in millimeters) ## **PACKAGE DRAWINGS** # **Physical Dimensions** FBGA48 - 48-Ball Fine-Pitch Ball Grid Array, 8 x 9 mm (measurements in millimeters) #### ORDERING INFORMATION Hynix products are available in several speeds, packages and operating temperature ranges. The ordering part number is formed by combining a number of fields, as indicated below. Refer to the 'Valid Combinations' table, which lists the configurations that are planned to be supported in volume. Please contact your local Hynix representative or distributor to confirm current availability of specific configurations and to determine if additional configurations have been released. ## **VALID COMBINATIONS** | | Package and Speed | | | | |-------------|-------------------|--------|--------|--------| | FBGA TSOP | | | OP | | | Temperature | 120 ns | 130 ns | 120 ns | 130 ns | | Commercial | F-12 | F-13 | T-12 | T-13 | | Industrial | F-12I | F-13I | T-12I | T-13I | HY29DS163 = 16 Megabit (2M x 8/1M x 16) CMOS 1.8 Volt-Only Sector Erase Flash Memory with 4Mb/12Mb Bank Split #### Notes: - 1. The complete part number is formed by appending the suffix shown in the table to the Device Number. For example, the part number for a 130 ns, Industrial temperature range 2Mb/14Mb bank-split device in the TSOP package with the top boot block option is HY29DS162TT-13I. - 2. Please contact your local Hynix representative or distributor for current product availability. # **Important Notice** © 2001 by Hynix Semiconductor America. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Hynix Semiconductor Inc. or Hynix Semiconductor America (collectively "Hynix"). The information in this document is subject to change without notice. Hynix shall not be responsible for any errors that may appear in this document and makes no commitment to update or keep current the information contained in this document. Hynix advises its customers to obtain the latest version of the device specification to verify, before placing orders, that the information being relied upon by the customer is current. Devices sold by Hynix are covered by warranty and patent indemnification provisions appearing in Hynix Terms and Conditions of Sale only. Hynix makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Hynix makes no warranty of merchantability or fitness for any purpose. Hynix's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Hynix prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustain life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. | | Revision Record | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Rev. | Date | Details | | | | | | 1.0 | 5/00 | Original issue. | | | | | | 1.1 | 7/00 | Removed 120ns version. Added 130ns version. | | | | | | 1.2 | 11/00 | Changed byte, word and chip programming specifications. Removed Bank Address as requirement for several operations (Table 6). Corrected description of Electronic ID Operation (High Voltage Method). Corrected description of CFI Query and Reset commands in CFI mode description section. Minor typographical corrections. | | | | | | Change to Hynix format. Removed 150ns version. Added 120ns version. Change load capacitance spec from 50 to 30 pF. Changed typical sleep and deep standby currents from 0.065 to 0.2 μA. Added Bank Address to CFI Query command and changed operational description in CFI section. Removed high-voltage sector group protect/unprotect appendix and all references to that function. Added I <sub>ACC</sub> specifications to DC Characteristics. | | | | | | | Memory Sales and Marketing Division Hynix Semiconductor Inc. 10 Fl., Hynix Youngdong Building 89, Daechi-dong Kangnam-gu Seoul, Korea Telephone: +82-2-580-5000 Fax: +82-2-3459-3990 http://www.hynix.com Flash Memory Business Unit Hynix Semiconductor America Inc. 3101 North First Street San Jose, CA 95134 USA Telephone: (408) 232-8800 Fax: (408) 232-8805 http://www.us.hynix.com