| | | | | | | | | | REVIS | SIONS | | | | | | | | | | | |-----------------------|-----------------------|-------------|----------|---------|------------|---------------|------------|--------|--------|----------|----------|------------------------|-------------------------|---------|--------|--------------------|-------|-----------|----------|----------| | LTR | | | | | [ | DESCR | IPTION | | | | | | DA | ATE (YI | R-MO-[ | DA) | | APPF | ROVED | | | A | Char | nges IA | W NOR | 3 5962- | B061-9 | 97 - cfs | | | | | | | 96-11-21 | | | Monica L. Poelking | | | | | | В | | | class T | | | | | rouah | out ia | ak | | | | | 2-07 | | | | oelking | | | C | | | Total Do | | | | | | | | | | | | 4-28 | | | | oelking | | | | | | | | | | | | | | | | | | | | | | • | | | REV | T | | | | | | | | I | | | <u> </u> | | | | | I | I | I | <u> </u> | | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | В | В | В | В | В | В | В | В | В | В | В | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | | | | | | | | | | | REV STATUS | | | | REV | | | С | В | С | В | В | С | С | С | С | В | В | В | В | В | | OF SHEETS PMIC N/A | | | | PRE | PARE | | 1<br>Gaude | 2<br>r | 3 | 4 | 5<br> D | 6<br>DEFEN | | | | | | | 13<br>JS | 14 | | MICRO | NDAF<br>OCIRO<br>AWIN | CUIT | | CHE | CKED<br>Ti | BY<br>nanh V. | Nguye | n | | | | | | | | | 43216 | | | | | DEPA | ISE BY .<br>RTMEN | ALL<br>ITS | 3LE | APP | ROVE<br>Mo | | Poelki | ng | | HIG | iH SP | IRCUI<br>EED (<br>REE- | | , OC | TAL T | RANS | SPARE | ENT L | ATCH | | | AND AGEI<br>DEPARTMEI | | ~ F T ! ! F | | | | | | | | | | | | | | | _ 001 | MPAI | IBLE | I | | | | DEFEN | | DRA | WING | APPR0<br>95-1 | | ATE | | | | MON | OLITH | IC SII | | | | МРА I<br> | IBLE | l | | | ISC N/A | DEFEN | | | | | 0-13 | OATE | | INP<br>s | | MONO | OLITH<br>GE CC<br>67268 | DE | | <b>N</b> | 5962- | | | İ | APR 97 5962-E243-99 <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. ### 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents three product assurance class levels consisting of high reliability (device classes Q and M), space application (device class V) and for appropriate satellite and similar applications (device class T). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. For device class T, the user is encouraged to review the manufacturer's Quality Management (QM) plan as part of their evaluation of these parts and their acceptability in the intended application. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes Q, T and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | |-------------|----------------|-------------------------------------------------------------------------------------------------------------------| | 01 | HCTS373 | Radiation hardened, SOS, high speed CMOS, octal transparent latch with three-state outputs, TTL compatible inputs | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: | Device class | Device requirements documentation | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A | | Q,V | Certification and qualification to MIL-PRF-38535 | | Т | Certification and qualification to MIL-PRF-38535 with performance as specified in the device manufacturers approved quality management plan. | 1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|---------------| | R | CDIP2-T20 | 20 | Dual-in-line | | X | CDFP4-F20 | 20 | Flat pack | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q, T and V or MIL-PRF-38535, appendix A for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 2 | DSCC FORM 2234 | 1.3 Absolute maximum ratings. 1/2/3/ | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | 1.5 Absolute maximum ratings. If 2/ 5/ | | | Supply voltage range (V <sub>CC</sub> ) | 0.5 V dc to +7.0 V dc | | DC input voltage range (V <sub>IN</sub> ) | 0.5 V dc to V <sub>CC</sub> + 0.5 V dc | | DC output voltage range (V <sub>OUT</sub> ) | 0.5 V dc to V <sub>CC</sub> + 0.5 V dc | | DC input current, any one input (I <sub>IN</sub> ) | | | DC output current, any one output (I <sub>OUT</sub> ) | | | Storage temperature range (T <sub>STG</sub> ) | 65°C to +150°C | | Lead temperature (soldering, 10 seconds) | +265°C | | Thermal resistance, junction-to-case $(\theta_{JC})$ : | | | Case outline R | 24°C/W | | Case outline X | 28°C/W | | Thermal resistance, junction-to-ambient $(\theta_{JA})$ : | | | Case outline R | 72°C/W | | Case outline X | 107°C/W | | Junction temperature (T <sub>J</sub> ) | +175°C | | Maximum package power dissipation at $T_A = +125$ °C ( $P_D$ ): | 4/ | | Case outline R | | | Case outline X | 0.47 W | | | | | 1.4 Recommended operating conditions. 2/3/ | | | Complex valle as a value of (1) | . 4 E V da ta . E E V da | | Supply voltage range (V <sub>CC</sub> ) | | | Input voltage range (V <sub>IN</sub> ) | | | Output voltage range (V <sub>OUT</sub> ) | | | Minimum high level input voltage (V <sub>II</sub> ) | | | Case operating temperature range (T <sub>C</sub> ) | | | Maximum input rise and fall time at $V_{CC} = 4.5 \text{ V} (t_r, t_f)$ | | | | | | 1.5 Radiation features. | | | Marian was total dana available (dana wata 50, 200 wad (Si | \/_\ | | Maximum total dose available (dose rate = 50 - 300 rad (Si<br>(Device classes M,Q, or V) | | | (Device classes IVI,Q, 01 V)(Device class T) | | | Single event phenomenon (SEP) effective | 1 x 10 hads (31) | | | 400 M M ( 2) | | linear energy threshold (LET) no upsets (see 4.4.4.4) | | | Dose rate upset (20 ns pulse) | | | Latch-up | <u> </u> | | Dose rate survivability | > 1 x 10 <sup>12</sup> Rads (Si)/s <u>5</u> / | | | | | | | | | | | | | | | | | | | | 1/ Stresses above the absolute maximum rating may cause perma | | | maximum levels may degrade performance and affect reliability | | | 2/ Unless otherwise noted, all voltages are referenced to GND. | | | 3/ The limits for the parameters specified herein shall apply over the | ne full specified V <sub>CC</sub> range and case temperature range of | | -55°C to +125°C unless otherwise noted. | | | 4/ If device power exceeds package dissipation capability, provide | heat sinking or derate linearly (the derating is based on $\theta_{\text{JA}}$ ) at | | the following rate: | | | Case outline R | | | Case outline X | 9.3 mW/°C | | 5/ Guaranteed by design or process but not tested. | | | | | | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>C | SHEET 3 | ### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. ### **SPECIFICATION** #### DEPARTMENT OF DEFENSE MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### **STANDARDS** ### **DEPARTMENT OF DEFENSE** MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard For Microcircuit Case Outlines. #### **HANDBOOKS** #### DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q, T and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. - 3.1.1 Microcircuit die. For the requirements for microcircuit die, see appendix A to this document. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q, T and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2. - 3.2.4 Logic diagram. A representative logic diagram shall be as specified on figure 3. - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4. - 3.2.6 Irradiation test connections. The irradiation test connections shall be as specified in table III. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 4 | DSCC FORM 2234 - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q, T and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q, T and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q, T and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q, T and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q, T and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 38 (see MIL-PRF-38535, appendix A). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 5 | | Test | Symbol | | | Device<br>type | V <sub>CC</sub> | Group A<br>subgroups | Limit | its <u>2</u> / | Unit | |------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------|-----------------------------|----------------|-----------------|----------------------|-------|----------------|------| | | | | | ! | <u> </u> | | Min | Max | | | High level output<br>voltage | V <sub>OH</sub> | For all inputs affecting Output under test V <sub>IN</sub> = 2.25 V or 0.8 V For all other inputs | | All | 4.5 V | 1, 2, 3 | 4.40 | | V | | | | $V_{IN} = V_{CC}$ or GND $I_{OH} = -50 \mu A$ | M, D, P, L, R<br><u>3</u> / | All | | 1 | 4.40 | | | | | | For all inputs affecting output under test V <sub>IN</sub> = 2.75 V or 0.8 V For all other inputs | | All | 5.5 V | 1, 2, 3 | 5.40 | | | | | | $V_{IN} = V_{CC}$ or GND $I_{OH} = -50 \mu A$ | M, D, P, L, R<br><u>3</u> / | All | | 1 | 5.40 | | | | Low level output<br>voltage | V <sub>OL</sub> | For all inputs affecting output under test V <sub>IN</sub> = 2.25 V or 0.8 V For all other inputs | | All | 4.5 V | 1, 2, 3 | | 0.1 | V | | | | $V_{IN} = V_{CC}$ or GND $I_{OL} = 50 \mu A$ | M, D, P, L, R<br><u>3</u> / | All | | 1 | | 0.1 | | | | | For all inputs affecting output under test V <sub>IN</sub> = 2.75 V or 0.8 V For all other inputs | | All | 5.5 V | 1, 2, 3 | | 0.1 | | | | | $V_{IN} = V_{CC}$ or GND $I_{OL} = 50 \mu A$ | M, D, P, L, R<br><u>3</u> / | All | | 1 | | 0.1 | | | Input current high | Ін | For input under test, V <sub>II</sub><br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | <sub>N</sub> = 5.5 V | All | 5.5 V | 1 | | +0.5 | μΑ | | | , | | <u> </u> | | ' | 2, 3 | | +5.0 | | | | | | M, D, P, L, R<br><u>3</u> / | All | | 1 | | +5.0 | | | Input current low | I∟ | For input under test, $V_{ll}$<br>For all other inputs<br>$V_{lN} = V_{CC}$ or GND | N = GND | All | 5.5 V | 1 | | -0.5 | μΑ | | | 1 | | | | _ ' | 2, 3 | | -5.0 | | | | ! | | M, D, P, L, R<br><u>3</u> / | All | ' | 1 | | -5.0 | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | C | 6 | | Test | Symbol | ymbol Test conditions $\underline{1}/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C unless otherwise specific | | Device V <sub>CC</sub> | Vcc | Group A<br>subgroups | Limits <u>2</u> / | | Unit | |-----------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------|-------|----------------------|-------------------|---------|------| | | | | | | | | Min | Max | | | Output current high (Source) | Іон | For all inputs affecting under test, V <sub>IN</sub> = 4.5 | | All | 4.5 V | 1 | -7.2 | | mA | | | | For all other inputs | | | | 2, 3 | -6.0 | | | | | | $V_{IN} = V_{CC}$ or GND $V_{OUT} = 4.1 \text{ V}$ | M, D, P, L, R<br><u>3</u> / | All | | 1 | -6.0 | | | | Output current low<br>(Sink) | loL | For all inputs affecting under test, V <sub>IN</sub> = 4.5 | output<br>V or 0.0 V | All | 4.5 V | 1 | 7.2 | | mA | | | | For all other inputs | | | | 2, 3 | 6.0 | | | | | | $V_{IN} = V_{CC} \text{ or GND}$<br>$V_{OUT} = 0.4 \text{ V}$ | M, D, P, L, R<br><u>3</u> / | All | | 1 | 6.0 | | | | Three-state output<br>leakage current<br>high | Гохн | OE = 5.5 V For all other inputs | | All | 5.5 V | 1 | | +1.0 | μА | | 9. | | $V_{IN} = 0.0 \text{ V or } 5.5 \text{ V}$<br>$V_{OUT} = 5.5 \text{ V}$ | | | | 2, 3 | | +50.0 | | | | | | M, D, P, L, R<br><u>3</u> / | All | | 1 | | +50.0 | | | Three-state output leakage current low | lozL | OE = 5.5 V<br>For all other inputs | | All | 5.5 V | 1 | | -1.0 | μА | | | | $V_{IN} = 0.0 \text{ V or } 5.5 \text{ V}$<br>$V_{OUT} = 0.0 \text{ V}$ | | | | 2, 3 | | -50.0 | | | | | | M, D, P, L, R<br><u>3</u> / | All | | 1 | | -50.0 | | | Quiescent supply current delta, | Δl <sub>CC</sub> | For input under test $V_{IN} = V_{CC} - 2.1 \text{ V}$ | | All | 5.5 V | 1, 2, 3 | | 1.6 | mA | | TTL input levels | | For all other inputs $V_{IN} = V_{CC}$ or GND | M, D, P, L, R<br><u>3</u> / | All | | 1 | | 1.6 | | | Quiescent supply current | Icc | V <sub>IN</sub> = V <sub>CC</sub> or GND | | All | 5.5 V | 1 | | 40.0 | μΑ | | | | | | | | 2, 3 | | 750.0 | | | | | | M, D, P, L, R<br><u>3</u> / | All | | 1 | | 750.0 | | | Input capacitance | C <sub>IN</sub> | $V_{IH} = 5.0 \text{ V}, V_{IL} = 0.0 \text{ Y}$<br>f = 1 MHz, see 4.4.1c | | All | 5.0 V | 4 | | 10.0 | рF | | See footnotes at end o | f table. | | | • | | | | • | | | MICPC | STANDA | ARD<br>DRAWING | | ZE<br><b>A</b> | | | | 5962-95 | 5747 | | | | NTER COLUMBUS | - | | | N LEVEL | SH | | | | Power dissipation capacitance $\frac{5}{2}$ Functional test $\frac{6}{2}$ Propagation delay time, Dn to Qn $\frac{1}{2}$ Propagation delay try, $\frac{1}{2}$ Propagation delay time, LE to Qn $\frac{1}{2}$ | $V_{IH} = 5.0 \text{ V}, V_{IL} = f = 1 \text{ MHz}, \text{ see } 4$ $V_{IH} = 2.25 \text{ V}, V_{IL}$ | | | | | subgroups | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------|-------------------|-----|-------|-----------|-----|--------|------| | runctional test Functional test Functional test Functional test 6/ Propagation delay time, Dn to Qn the policy time, LE to Qn the policy the policy the policy time, LE to Qn the policy p | f = 1 MHz, see 4 | | | | | | Min | Max | | | Propagation delay telefit time, Dn to Qn telefit tele | V <sub>IH</sub> = 2.25 V, V <sub>II</sub> | | | All | 5.0 V | 4 | | 57.0 | pF | | Propagation delay telefit time, Dn to Qn telefit tele | V <sub>IH</sub> = 2.25 V, V <sub>II</sub> | | | | | 5, 6 | | 57.0 | | | time, Dn to Qn T/ tpHL1 T/ Propagation delay time, LE to Qn tpHL2 | | = 0.80 V | | All | 4.5 V | 7, 8 | L | Н | | | time, Dn to Qn T/ tpHL1 T/ Propagation delay time, LE to Qn tpHL2 | See 4.4.1b | M, D, P, | , L, R <u>3</u> / | All | | 7 | L | Н | | | Propagation delay t <sub>PLH2</sub> time, LE to Qn t <sub>PHL2</sub> | $C_L = 50 \text{ pF}$<br>$R_L = 500\Omega$ | • | | All | 4.5 V | 9 | 2.0 | 19.0 | ns | | Propagation delay t <sub>PLH2</sub> time, LE to Qn t <sub>PHL2</sub> | See figure 4 | | | | | 10, 11 | 2.0 | 24.0 | | | Propagation delay the time, LE to Qn the | | M, D, P, | , L, R <u>3</u> / | All | | 9 | 2.0 | 24.0 | | | time, LE to Qn 7/ | $C_L = 50 \text{ pF}$ $R_L = 500\Omega$ | | | All | 4.5 V | 9 | 2.0 | 26.0 | | | time, LE to Qn 7/ | See figure 4 | | | | | 10, 11 | 2.0 | 30.0 | | | time, LE to Qn 7/ | | M, D, P, | , L, R <u>3</u> / | All | | 9 | 2.0 | 30.0 | | | | $C_L = 50 \text{ pF}$ $R_L = 500\Omega$ | | | All | 4.5 V | 9 | 2.0 | 27.0 | ns | | | See figure 4 | | | | | 10, 11 | 2.0 | 30.0 | | | | | M, D, P, | , L, R <u>3</u> / | All | | 9 | 2.0 | 30.0 | | | | $C_L = 50 \text{ pF}$ $R_L = 500\Omega$ | | | All | 4.5 V | 9 | 2.0 | 30.0 | | | | See figure 4 | | | | | 10, 11 | 2.0 | 34.0 | | | | | M, D, P, | , L, R <u>3</u> / | All | | 9 | 2.0 | 34.0 | | | Propagation delay t <sub>PZL</sub> time, output enable, Z/ | $C_L = 50 \text{ pF}$<br>$R_L = 500\Omega$<br>See figure 4 | | | All | 4.5 V | 9 | 2.0 | 32.0 | ns | | | | | | | | 10, 11 | 2.0 | 36.0 | | | | | M, D, P, | , L, R <u>3</u> / | All | | 9 | 2.0 | 36.0 | | | t <sub>PZH</sub> <u>Z</u> / | $C_L = 50 \text{ pF}$ $R_L = 500\Omega$ | | | All | 4.5 V | 9 | 2.0 | 26.0 | | | | See figure 4 | | | | | 10, 11 | 2.0 | 29.0 | | | | | M, D, P, | , L, R <u>3</u> / | All | | 9 | 2.0 | 29.0 | | | See footnotes at end of table. | | | | | | | | | | | STAND<br>MICROCIRCUI | | | SIZ | | | | | 5962-9 | 5747 | | TARLEL | Electrical | performance | characteristics | - Continued | |----------|------------|--------------|-----------------|--------------| | IADLL I. | LIECLIICAI | Delibiliance | CHALACIELISTICS | - Continued. | | Test | Symbol | Test conditions $\underline{1}/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C unless otherwise specified | | Device<br>type | V <sub>CC</sub> | Group A<br>subgroups | Limi | ts <u>2</u> / | Unit | |----------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------|----------------|-----------------|----------------------|------|---------------|------| | | | | | | | | Min | Max | | | Propagation delay<br>time, out <u>put</u><br>disable, OE to Qn | t <sub>PLZ</sub><br>t <sub>PHZ</sub><br><u>7</u> / | $C_L = 50 \text{ pF}$ $R_L = 500\Omega$ See figure 4 | | All | 4.5 V | 9 | 2.0 | 22.0 | ns | | | | | | | | 10, 11 | 2.0 | 25.0 | | | | | | M, D, P, L, R <u>3</u> / | All | | 9 | 2.0 | 25.0 | | | Output transition time | t <sub>THL</sub> ,<br>t <sub>TLH</sub> | $C_L = 50 \text{ pF}$<br>$R_L = 500\Omega$ | | All | 4.5 V | 9 | | 12.0 | ns | | | <u>8</u> / | See figure 4 | | | | 10, 11 | | 18.0 | | | Setup time, <u>hig</u> h or low, Dn to LE | t <sub>s</sub> | $C_L = 50 \text{ pF}$ $R_L = 500\Omega$ | | All | 4.5 V | 9 | 13.0 | | ns | | | <u>8</u> / | See figure 4 | | | | 10, 11 | 20.0 | | | | Hold time, h <u>igh</u> or low, Dn to LE | t <sub>h</sub> | $C_L = 50 \text{ pF}$ $R_L = 500\Omega$ | | All | 4.5 V | Ø | 10.0 | | ns | | | <u>8</u> / | See figure 4 | | | | 10, 11 | 15.0 | | | | LE pulse width, | t <sub>w</sub> | $C_L = 50 \text{ pF}$ $R_L = 500\Omega$ | | All | 4.5 V | 9 | 16.0 | | ns | | | <u>8</u> / | See figure 4 | | | | 10, 11 | 24.0 | | | - 1/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except for the I<sub>CC</sub> and ΔI<sub>CC</sub> tests, the output terminals shall be open. When performing the I<sub>CC</sub> and ΔI<sub>CC</sub> tests, the current meter shall be placed in the circuit such that all current flows through the meter. - 2/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. - 3/ Devices supplied to this drawing meet all levels M, D, P, L, and R of irradiation. However, this device is only tested at the "R" level (see 1.5 herein). Pre and post irradiation values are identical unless otherwise specified in table I. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C. - 4/ This parameter is guaranteed, if not tested, to the limits specified in table I herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>C | SHEET 9 | DSCC FORM 2234 | | TABLE I. <u>Electrical performa</u> | nce characteristics | - Continued. | | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------|------------------| | <u>5</u> / | Power dissipation capacitance $(C_{PD})$ determines both the power consumption $(P_D)$ and current consumption $(I_S)$ . Where: $P_D = (C_{PD} + C_L) (V_{CC} \times V_{CC}) f + (I_{CC} \times V_{CC}) + (n \times d \times \Delta I_{CC} \times V_{CC})$ $I_S = (C_{PD} + C_L) V_{CC} f + I_{CC} + (n \times d \times \Delta I_{CC})$ f is the frequency of the input signal; n is the number of device inputs at TTL levels; and d is the duty cycle of the input signal. | | | | | <u>6</u> / | The test vectors used to verify the truth table shall, at a minin input to output logic patterns per function shall be guaranteed measurements, L $\leq$ 0.5 V and H $\geq$ 4.0 V. | | | | | <u>7</u> / | AC limits at VCC = 5.5 V are equal to limits at VCC = 4.5 V. | For propagation d | elay tests, all paths must be | e tested. | | <u>8</u> / | This parameter is guaranteed but not tested. This parameter affect this characteristic. | r is characterized ı | upon initial design or proces | ss changes which | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | | | DEFENSE SUPPLY CENTER COLUMBUS | - | REVISION LEVEL | SHEET | REVISION LEVEL SHEET 10 DSCC FORM 2234 APR 97 COLUMBUS, OHIO 43216-5000 | Device type | All | | | | | |--------------------|--------------------|--------------------|--------------------|--|--| | Case outlines | | R and X | | | | | Terminal<br>number | Terminal<br>Symbol | Terminal<br>number | Terminal<br>symbol | | | | 1 | OE | 11 | LE | | | | 2 | Q0 | 12 | Q4 | | | | 3 | D0 | 13 | D4 | | | | 4 | D1 | 14 | D5 | | | | 5 | Q1 | 15 | Q5 | | | | 6 | Q2 | 16 | Q6 | | | | 7 | D2 | 17 | D6 | | | | 8 | D3 | 18 | D7 | | | | 9 | Q3 | 19 | Q7 | | | | 10 | GND | 20 | V <sub>CC</sub> | | | FIGURE 1. <u>Terminal connections</u>. | | Inputs | | Outputs | |-------------|------------------|-----------------------|-----------------------| | OE | LE | Dn | Qn | | L<br>L<br>H | H<br>H<br>L<br>X | H<br>L<br>I<br>h<br>X | H<br>L<br>L<br>H<br>Z | H = High voltage level L = Low voltage level X = Irrelevant $I = Low\ voltage\ level\ one\ set-up\ time\ prior\ to\ the\ high-to-low\ latch\ enable\ transition.$ h = High voltage level one set-up time prior to the high-to-low latch enable transition. Z = High impedance. FIGURE 2. Truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 11 | DSCC FORM 2234 # NOTES: - 1. When measuring $t_{PZL}$ and $t_{PLZ}$ , S1 is closed and S2 is open. - 2. When measuring t<sub>PLH</sub>, t<sub>PHL</sub>, t<sub>PZH</sub>, and t<sub>PHZ</sub>, S1 is open and S2 is closed. - 3. $C_L = 50 \text{ pF minimum or equivalent (includes test jig and probe capacitance)}$ . - 4. $R_L = 500\Omega$ or equivalent. - 5. Input signal from pulse generator: $V_{IN} = 0.0 \text{ V}$ to 3.0 V; PRR $\leq$ 10 MHz; $t_r \leq$ 3.0 ns; $t_f \leq$ 3.0 ns; $t_r$ and $t_f$ shall be measured from 0.3 V to 2.7 V and from 2.7 V to 0.3 V, respectively. FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 14 | DSCC FORM 2234 ### 4. QUALITY ASSURANCE PROVISIONS 4.1 <u>Sampling and inspection.</u> For device classes Q, and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan, including screening (4.2), qualification (4.3), and conformance inspection (4.4). The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class T, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 and the device manufacturer's QM plan, including screening, qualification, and conformance inspection. The performance envelope and reliability information shall be as specified in the manufacturer's QM plan. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device class T, screening shall be in accordance with the device manufacturer's Quality Management (QM) plan, and shall be conducted on all devices prior to qualification and technology conformance inspection. ### 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. ## 4.2.2 Additional criteria for device classes Q, T and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B or as modified in the device manufacturer's Quality Management (QM) plan. - 4.3 Qualification inspection for device classes Q, T and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Qualification inspection for device class T shall be in accordance with the device manufacturer's Quality Management (QM) plan. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.3.1 <u>Electrostatic discharge sensitivity (ESDS) qualification inspection</u>. ESDS testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535, or as specified in the QM plan, including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for class T shall be in accordance with the device manufacturer's Quality Management (QM) plan. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-95747 | |----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>B | SHEET<br>15 | # 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. - c. C<sub>IN</sub> and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. For C<sub>IN</sub> and C<sub>PD</sub>, tests shall be sufficient to validate the limits defined in table I herein. TABLE IIA. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | N | Subgroups<br>(in accordance wit<br>IIL-PRF-38535, tabl | | |---------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------|----------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | Device<br>class T | | Interim electrical parameters (see 4.2) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | | | Final electrical parameters (see 4.2) | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>1</u> / | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>1</u> / | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>2</u> / <u>3</u> / | As specified in QM<br>plan | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11 | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11 | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11 | | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3, 7, 8, 9,<br>10, 11 | 1, 2, 3, 7, 8, 9,<br>10, 11 | 1, 2, 3, 7, 8, 9,<br>10, 11 <u>3</u> / | | | Group D end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | | - 1/ PDA applies to subgroups 1 and 7. - $\underline{2}/$ PDA applies to subgroups 1, 7, 9, and $\Delta \text{'s}.$ - 3/ Delta limits as specified in table IIB herein shall be required where specified, and the delta values shall be completed with reference to the zero hour electrical parameters (see table I). TABLE IIB. Burn-in and operating life test, Delta parameters (+25°C). | Parameters <u>1</u> / | Delta limits | |----------------------------------|--------------| | lcc | +12 μΑ | | I <sub>OL</sub> /I <sub>OH</sub> | -15% | | lozt/lozh | ±200 nA | 1/ These parameters shall be recorded before and after the required burn-in and life test to determine delta limits. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | B | 16 | DSCC FORM 2234 ### TABLE III. Irradiation test connections. | Open | Ground | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | |----------------------------|--------|------------------------------------------| | 2, 5, 6, 9, 12, 15, 16, 19 | 10 | 1, 3, 4, 7, 8, 11, 13, 14, 17, 18, 20 | NOTE: Each pin except $V_{CC}$ and GND will have a resistor of 47 k $\Omega$ ± 5% for irradiation testing. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q, T and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes M, Q and V shall be as specified in MIL-PRF-38535 and the end-point electrical parameters shall be as specified in table IIA herein. For device class T, the RHA requirements shall be in accordance with the Class T Radiation Requirements of MIL-PRF-38535. The end-point electrical parameters for class T devices shall be as specified in Table I, Group A subgroups, or as modified in the QM plan. - 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019, condition A, and as specified herein. For device class T, the total dose requirements shall be in accordance with the class T radiation requirements of MIL-PRF-38535 (see 1.5 herein). - 4.4.4.1.1 <u>Accelerated aging testing</u>. Accelerated aging testing shall be performed on all devices requiring a RHA level greater than 5k rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table I herein and shall be the pre-irradiation end-point electrical parameter limits at 25°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Dose rate induced latchup testing</u>. Dose rate induced latchup testing shall be performed in accordance with test method 1020 of MIL-STD-883 and as specified herein (see 1.5 herein). Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may effect the RHA capability of the process. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 17 | - 4.4.4.3 <u>Dose rate upset testing</u>. Dose rate upset testing shall be performed in accordance with test method 1021 of MIL-STD-883 and herein (see 1.5 herein). - a. Transient dose rate upset testing shall be performed at initial qualification and after any design or process changes which may affect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified. - b. Transient dose rate upset testing for class Q, T, and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535. - 4.4.4.4 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract SEP testing shall be required on class T and V devices (see 1.5 herein). SEP testing shall be performed on a technology process on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. The recommended test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and 60° to the normal, inclusive (i.e. 0° ≤ angle ≤ 60°). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be $\geq 100$ errors or $\geq 10^6$ ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be $\geq$ 20 micron in silicon. - e. The test temperature shall be +25°C and the maximum rated operating temperature ±10°C. - f. Bias conditions shall be defined by the manufacturer for the latchup measurements. - g. Test four devices with zero failures. - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q, T and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | B | 18 | DSCC FORM 2234 - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA , Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q, T and V</u>. Sources of supply for device classes Q, T and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 Approved sources of supply for device class M. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. - 6.7 <u>Additional information</u>. When applicable, a copy of the following additional data shall be maintained and available from the device manufacturer: - a. RHA upset levels. - b. Test conditions (SEP). - c. Number of upsets (SEP). - d. Number of transients (SEP). - e. Occurrence of latchup (SEP). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 19 | DSCC FORM 2234 ### 10. SCOPE 10.1 Scope. This appendix establishes minimum requirements for microcircuit die to be supplied under the Qualified Manufacturers List (QML) Program. QML microcircuit die meeting the requirements of MIL-PRF-38535 and the manufacturers approved QM plan for use in monolithic microcircuits, multichip modules (MCMs), hybrids, electronic modules, or devices using chip and wire designs in accordance with MIL-PRF-38534 are specified herein. Two product assurance classes consisting of military high reliability (device class Q) and space application (device Class V) are reflected in the Part or Identification Number (PIN). When available a choice of Radiation Hardiness Assurance (RHA) levels are reflected in the PIN. 10.2 PIN. The PIN shall be as shown in the following example: 10.2.1 <u>RHA designator</u>. Device classes Q and V RHA identified die shall meet the MIL-PRF-38535 specified RHA levels. A dash (-) indicates a non-RHA die. 10.2.2 Device type(s). The device type(s) shall identify the circuit function as follows: | Device type | Generic number | Circuit function | |-------------|----------------|-------------------| | 01 | HCTS373 | Radiation hardene | Radiation hardened, SOS, high speed CMOS, octal transparent latch with three-state outputs, TTL compatible inputs. 10.2.3 Device class designator. Device class Device requirements documentation Q or V Certification and qualification to the die requirements of MIL-PRF-38535. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 20 | DSCC FORM 2234 10.2.4 <u>Die Details</u>. The die details designation shall be a unique letter which designates the die's physical dimensions, bonding pad location(s) and related electrical function(s), interface materials, and other assembly related information, for each product and variant supplied to this appendix. # 10.2.4.1 <u>Die Physical dimensions</u>. Die Types Figure number 01 A-1 10.2.4.2 Die Bonding pad locations and Electrical functions. Die Types Figure number 01 A-1 10.2.4.3 Interface Materials. Die Types Figure number 01 A-1 10.2.4.4 Assembly related information. Die Types Figure number 01 A-1 - 10.3 Absolute maximum ratings. See paragraph 1.3 within the body of this drawing for details. - 10.4 Recommended operating conditions. See paragraph 1.4 within the body of this drawing for details. - 20. APPLICABLE DOCUMENTS 20.1 <u>Government specifications, standards, bulletin, and handbooks</u>. Unless otherwise specified, the following specifications, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. **SPECIFICATION** DEPARTMENT OF DEFENSE MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. **STANDARDS** DEPARTMENT OF DEFENSE MIL-STD-883 - Test Method Standard Microcircuits. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 21 | DSCC FORM 2234 ### **HANDBOOK** #### DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings. (Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity). 20.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. ### 30. REQUIREMENTS - 30.1 <u>Item Requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not effect the form, fit or function as described herein. - 30.2 <u>Design, construction and physical dimensions</u>. The design, construction and physical dimensions shall be as specified in MIL-PRF-38535 and the manufacturer's QM plan, for device classes Q and V and herein. - 30.2.1 Die Physical dimensions. The die physical dimensions shall be as specified in 10.2.4.1 and on figure A-1. - 30.2.2 <u>Die bonding pad locations and electrical functions</u>. The die bonding pad locations and electrical functions shall be as specified in 10.2.4.2 and on figure A-1. - 30.2.3 Interface materials. The interface materials for the die shall be as specified in 10.2.4.3 and on figure A-1. - 30.2.4 Assembly related information. The assembly related information shall be as specified in 10.2.4.4 and figure A-1. - 30.2.5 <u>Truth table</u>. The truth table shall be as defined within paragraph 3.2.3 of the body of this document. - 30.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be as defined within paragraph 3.2.6 of the body of this document. - 30.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in table I of the body of this document. - 30.4 <u>Electrical test requirements</u>. The wafer probe test requirements shall include functional and parametric testing sufficient to make the packaged die capable of meeting the electrical performance requirements in table I. - 30.5 <u>Marking</u>. As a minimum, each unique lot of die, loaded in single or multiple stack of carriers, for shipment to a customer, shall be identified with the wafer lot number, the certification mark, the manufacturer's identification and the PIN listed in 10.2 herein. The certification mark shall be a "QML" or "Q" as required by MIL-PRF-38535. - 30.6 <u>Certification of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 60.4 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this appendix shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and the requirements herein. - 30.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuit die delivered to this drawing. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 22 | DSCC FORM 2234 ### 40. QUALITY ASSURANCE PROVISIONS - 40.1 <u>Sampling and inspection</u>. For device classes Q and V, die sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modifications in the QM plan shall not effect the form, fit or function as described herein. - 40.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and as defined in the manufacturer's QM plan. As a minimum it shall consist of: - a) Wafer Lot acceptance for Class V product using the criteria defined within MIL-STD-883 TM 5007. - b) 100% wafer probe (see paragraph 30.4). - c) 100% internal visual inspection to the applicable class Q or V criteria defined within MIL-STD-883 TM2010 or the alternate procedures allowed within MIL-STD-883 TM5004. ### 40.3 Conformance inspection. 40.3.1 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be identified as radiation assured (see 30.5 herein). RHA levels for device classes Q and V shall be as specified in MIL-PRF-38535. End point electrical testing of packaged die shall be as specified in table IIA herein. Group E tests and conditions are as specified within paragraphs 4.4.4.1, 4.4.4.2, 4.4.4.3, and 4.4.4.4. #### 50. DIE CARRIER 50.1 <u>Die carrier requirements</u>. The requirements for the die carrier shall be in accordance with the manufacturer's QM plan or as specified in the purchase order by the acquiring activity. The die carrier shall provide adequate physical, mechanical and electrostatic protection. #### 60. NOTES - 60.1 <u>Intended use</u>. Microcircuit die conforming to this drawing are intended for use in microcircuits built in accordance with MIL-PRF-38535 or MIL-PRF-38534 for government microcircuit applications (original equipment), design applications and logistics purposes. - 60.2 <u>Comments</u>. Comments on this appendix should be directed to DSCC-VA, Columbus, Ohio, 43216-5000 or telephone (614)-692-0674. - 60.3 <u>Abbreviations, symbols and definitions</u>. The abbreviations, symbols, and definitions used herein are defined with MIL-PRF-38535 and MIL-HDBK-1331. - 60.4 <u>Sources of Supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed within QML-38535 have submitted a certificate of compliance (see 30.6 herein) to DSCC-VA and have agreed to this drawing. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 23 | DSCC FORM 2234 # FIGURE A-1 # o DIE PHYSICAL DIMENSIONS Die Size: 2680 x 2740 microns. Die Thickness: 21 +/- 2 mils. • DIE BONDING PAD LOCATIONS AND ELECTRICAL FUNCTIONS NOTE: Pad numbers reflect terminal numbers when placed in Case Outlines R, X (see Figure 1) | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95747 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>B | SHEET 24 | DSCC FORM 2234 o INTERFACE MATERIALS Top Metallization: SiAl 11.0kA +/- 1kA Backside Metallization None Glassivation Type: SiO2 Thickness 13.0kA +/- 2.6kA Substrate: Silicon on Sapphire (SOS) o ASSEMBLY RELATED INFORMATION Substrate Potential: Insulator Special assembly instructions: Bond pad #20 (VCC) first. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A 5962-95747 REVISION LEVEL B 25 DSCC FORM 2234 ### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 99-04-28 Approved sources of supply for SMD 5962-95747 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>Number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962R9574701VRC | 34371 | HCTS373DMSR | | 5962R9574701VXC | 34371 | HCTS373KMSR | | 5962R9574701V9A | 34371 | HCTS373HMSR | | 5962R9574701TRC | 34371 | HCTS373DTR | | 5962R9574701TXC | 34371 | HCTS373KTR | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE Vendor name number and address Harris Semiconductor P.O. Box 883 Melbourne, FL 32902-0883 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin. 34371