



## **Complementary Low-Threshold MOSFET Pair**

| PRODUCT SUMMARY |                     |                                            |                    |  |  |
|-----------------|---------------------|--------------------------------------------|--------------------|--|--|
|                 | V <sub>DS</sub> (V) | $R_{DS(on)}(\Omega)$                       | I <sub>D</sub> (A) |  |  |
| N-Channel       | 20                  | 0.385 at V <sub>GS</sub> = 4.5 V           | 0.70               |  |  |
| N-Channel       | 20                  | 0.630 at V <sub>GS</sub> = 2.5 V           | 0.54               |  |  |
|                 |                     | $0.600 \text{ at V}_{GS} = -4.5 \text{ V}$ | - 0.60             |  |  |
| P-Channel       | - 8                 | 0.850 at V <sub>GS</sub> = - 2.5 V         | - 0.50             |  |  |
|                 |                     | 1.200 at V <sub>GS</sub> = - 1.8 V         | - 0.42             |  |  |

#### **FEATURES**

- Halogen-free According to IEC 61249-2-21 Definition
- TrenchFET<sup>®</sup> Power MOSFET
- Compliant to RoHS Directive 2002/95/EC







Ordering Information: Si1555DL-T1-E3 (Lead (Pb)-free)

Si1555DL-T1-GE3 (Lead (Pb)-free and Halogen-free)

| <b>ABSOLUTE MAXIMUM RATINGS</b> T <sub>A</sub> = 25 °C, unless otherwise noted |                        |                                   |           |              |           |              |      |
|--------------------------------------------------------------------------------|------------------------|-----------------------------------|-----------|--------------|-----------|--------------|------|
| Parameter                                                                      |                        | Symbol                            | N-Channel |              | P-Channel |              |      |
|                                                                                |                        |                                   | 5 s       | Steady State | 5 s       | Steady State | Unit |
| Drain-Source Voltage                                                           |                        | $V_{DS}$                          | 20        |              | - 8       |              | V    |
| Gate-Source Voltage                                                            |                        | $V_{GS}$                          | ± 12      |              | ± 8       |              |      |
| 0 " 0 " 17 150 00                                                              | T <sub>A</sub> = 25 °C | l <sub>D</sub>                    | ± 0.70    | ± 0.66       | - 0.60    | - 0.57       |      |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) <sup>a</sup>                | T <sub>A</sub> = 85 °C |                                   | ± 0.50    | ± 0.48       | - 0.43    | - 0.41       |      |
| Pulsed Drain Current                                                           |                        | I <sub>DM</sub>                   | ± 1.0     |              |           |              | Α    |
| Continuous Source Current (Diode Conduction) <sup>a</sup>                      |                        | I <sub>S</sub>                    | 0.25      | 0.23         | - 0.25    | - 0.23       |      |
| M                                                                              | T <sub>A</sub> = 25 °C | P <sub>D</sub>                    | 0.30      | 0.27         | 0.30      | 0.27         | W    |
| Maximum Power Dissipation <sup>a</sup>                                         | T <sub>A</sub> = 85 °C |                                   | 0.16      | 0.14         | 0.16      | 0.14         |      |
| Operating Junction and Storage Temperature Range                               |                        | T <sub>J</sub> , T <sub>stg</sub> |           | - 55 to      | o 150     |              | °C   |

| THERMAL RESISTANCE RATINGS               |              |                   |         |         |      |  |  |
|------------------------------------------|--------------|-------------------|---------|---------|------|--|--|
| Parameter                                |              | Symbol            | Typical | Maximum | Unit |  |  |
| Manimum Innertice to Amelianta           | t ≤ 5 s      | R <sub>thJA</sub> | 360     | 415     |      |  |  |
| Maximum Junction-to-Ambient <sup>a</sup> | Steady State |                   | 400     | 460     | °C/W |  |  |
| Maximum Junction-to-Foot (Drain)         | Steady State | R <sub>thJF</sub> | 300     | 350     |      |  |  |

Note

a. Surface mounted on 1" x 1" FR4 board.

### Si1555DL

## Vishay Siliconix



| <b>SPECIFICATIONS</b> T <sub>J</sub> = 25 °C, unless otherwise noted |                     |                                                                                    |              |        |            |       |     |  |
|----------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------|--------------|--------|------------|-------|-----|--|
| Parameter                                                            | Test Conditions     |                                                                                    | Min.         | Тур.   | Max.       | Unit  |     |  |
| Static                                                               |                     |                                                                                    |              |        |            |       |     |  |
| Gate Threshold Voltage                                               | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                               | N-Ch         | 0.6    |            | 1.4   | l V |  |
| date Threshold Voltage                                               | · GS(III)           | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                              | P-Ch         | - 0.45 |            | - 1.0 |     |  |
| Gate-Body Leakage                                                    | I <sub>GSS</sub>    | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 12 \text{ V}$                                  | N-Ch         |        |            | ± 100 | nA  |  |
| Gate Body Leakage                                                    | '655                | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 8 \text{ V}$                                   | P-Ch         |        |            | ± 100 |     |  |
|                                                                      |                     | $V_{DS} = 20 \text{ V}, V_{GS} = 0 \text{ V}$                                      | N-Ch         |        |            | 1.0   |     |  |
| Zero Gate Voltage Drain Current                                      | I <sub>DSS</sub>    | V <sub>DS</sub> = -8 V, V <sub>GS</sub> = 0 V                                      |              |        |            | - 1.0 |     |  |
| Zero date voltage Brain Gurrent                                      | DSS                 | $V_{DS} = 20 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 85 ^{\circ}\text{C}$         | N-Ch         |        |            | 5.0   | μA  |  |
|                                                                      |                     | $V_{DS} = -8 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 85 ^{\circ}\text{C}$         | P-Ch         |        |            | - 5.0 |     |  |
| 0. 0. 1. 0                                                           | I                   | $V_{DS} \ge 5 \text{ V}, V_{GS} = 4.5 \text{ V}$                                   | N-Ch         | 1.0    |            |       | А   |  |
| On-State Drain Current <sup>a</sup>                                  | I <sub>D(on)</sub>  | $V_{DS} \le -5 \text{ V}, V_{GS} = -4.5 \text{ V}$                                 | P-Ch         | - 1.0  |            |       |     |  |
|                                                                      |                     | $V_{GS} = 4.5 \text{ V}, I_D = 0.66 \text{ A}$                                     | N-Ch         |        | 0.320      | 0.385 | Ω   |  |
|                                                                      | R <sub>DS(on)</sub> | V <sub>GS</sub> = - 4.5 V, I <sub>D</sub> = - 0.57 A                               | P-Ch         |        | 0.510      | 0.600 |     |  |
| Drain-Source On-State Resistance <sup>a</sup>                        |                     | V <sub>GS</sub> = 2.5 V, I <sub>D</sub> = 0.40 A                                   | N-Ch         |        | 0.560      | 0.630 |     |  |
|                                                                      |                     | V <sub>GS</sub> = - 2.5 V, I <sub>D</sub> = - 0.48 A                               | P-Ch         |        | 0.720      | 0.850 |     |  |
|                                                                      |                     | V <sub>GS</sub> = - 1.8 V, I <sub>D</sub> = - 0.20 A                               | P-Ch         |        | 1.00       | 1.200 |     |  |
| Forward Transconductance <sup>a</sup>                                | 9 <sub>fs</sub>     | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 0.66 A                                    | N-Ch         |        | 1.5        |       | 0   |  |
|                                                                      |                     | V <sub>DS</sub> = - 4 V, I <sub>D</sub> = - 0.57 A                                 | P-Ch         |        | 1.2        |       | S   |  |
|                                                                      | V <sub>SD</sub>     | I <sub>S</sub> = 0.23 A, V <sub>GS</sub> = 0 V                                     | N-Ch         |        | 0.8        | 1.2   | .,  |  |
| Diode Forward Voltage <sup>a</sup>                                   |                     | I <sub>S</sub> = - 0.23 A, V <sub>GS</sub> = 0 V                                   | P-Ch         |        | - 0.8      | - 1.2 | V   |  |
| Dynamic <sup>b</sup>                                                 | •                   |                                                                                    |              |        |            |       |     |  |
| Total Cata Charge                                                    | Qq                  |                                                                                    | N-Ch         |        | 0.8        | 1.2   |     |  |
| Total Gate Charge                                                    | €g                  | N-Channel<br>$V_{DS} = 10 \text{ V}, V_{GS} = 4.5 \text{ V}, I_D = 0.66 \text{ A}$ | P-Ch         |        | 1.5        | 2.3   |     |  |
| Gate-Source Charge                                                   | Q <sub>as</sub>     | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 4.3 V, I <sub>D</sub> = 0.00 A           | N-Ch         |        | 0.06       |       | nC  |  |
|                                                                      | Q <sub>gd</sub>     | P-Channel                                                                          | P-Ch         |        | 0.17       |       |     |  |
| Gate-Drain Charge                                                    |                     | $V_{DS} = -4 \text{ V}, V_{GS} = -4.5 \text{ V}, I_{D} = -0.57 \text{ A}$          | N-Ch         |        | 0.30       |       |     |  |
|                                                                      |                     |                                                                                    | P-Ch<br>N-Ch |        | 0.16<br>10 | 20    |     |  |
| Turn-On Delay Time                                                   | t <sub>d(on)</sub>  | N-Channel                                                                          | P-Ch         |        | 6          | 12    |     |  |
|                                                                      | t <sub>r</sub>      | $V_{DD} = 10 \text{ V}, R_L = 20 \Omega$                                           | N-Ch         |        | 16         | 30    |     |  |
| Rise Time                                                            |                     | $I_D \cong 0.5 \text{ A}, V_{GEN} = 4.5 \text{ V}, R_g = 6 \Omega$                 | P-Ch         |        | 25         | 50    |     |  |
| Time Off Delevi Time                                                 | t <sub>d(off)</sub> | -<br>P-Channel                                                                     | N-Ch         |        | 10         | 20    |     |  |
| Turn-Off Delay Time                                                  |                     | $V_{DD} = -4 \text{ V}, R_L = 8 \Omega$                                            | P-Ch         |        | 10         | 20    | ns  |  |
| Fall Time                                                            | t <sub>f</sub>      | $I_D \cong -0.5 \text{ A}, V_{GEN} = -4.5 \text{ V}, R_g = 6 \Omega$               | N-Ch         |        | 10         | 20    |     |  |
|                                                                      |                     | -                                                                                  | P-Ch         |        | 10         | 20    | 1   |  |
| Source-Drain Reverse Recovery Time                                   | t <sub>rr</sub>     | I <sub>F</sub> = 0.23 A, dl/dt = 100 A/μs                                          | N-Ch         |        | 20         | 40    |     |  |
|                                                                      | 11                  | I <sub>F</sub> = - 0.23 A, dl/dt = 100 A/μs                                        | P-Ch         |        | 20         | 40    |     |  |

#### Notes:

- a. Pulse test; pulse width  $\leq 300~\mu s,$  duty cycle  $\leq 2~\%.$
- b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.







#### N-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



## Vishay Siliconix

# VISHAY

#### N-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted







#### N-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Normalized Thermal Transient Impedance, Junction-to-Foot

#### P-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



## Vishay Siliconix

# VISHAY

#### P-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



T<sub>J</sub> - Junction Temperature (°C)

**Threshold Voltage** 

Time (s)
Single Pulse Power



#### P-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Normalized Thermal Transient Impedance, Junction-to-Ambient



Normalized Thermal Transient Impedance, Junction-to-Foot

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppq?71079">www.vishay.com/ppq?71079</a>.





#### SC-70: 6-LEADS





|                | MIL         | LIMET   | ERS  | INCHES |          |       |
|----------------|-------------|---------|------|--------|----------|-------|
| Dim            | Min         | Nom     | Max  | Min    | Nom      | Max   |
| Α              | 0.90        | -       | 1.10 | 0.035  | _        | 0.043 |
| A <sub>1</sub> | -           | -       | 0.10 | -      | -        | 0.004 |
| $A_2$          | 0.80        | -       | 1.00 | 0.031  | -        | 0.039 |
| b              | 0.15        | -       | 0.30 | 0.006  | _        | 0.012 |
| С              | 0.10        | -       | 0.25 | 0.004  | _        | 0.010 |
| D              | 1.80        | 2.00    | 2.20 | 0.071  | 0.079    | 0.087 |
| Ε              | 1.80        | 2.10    | 2.40 | 0.071  | 0.083    | 0.094 |
| E <sub>1</sub> | 1.15        | 1.25    | 1.35 | 0.045  | 0.049    | 0.053 |
| е              |             | 0.65BSC |      |        | 0.026BSC | ;     |
| e <sub>1</sub> | 1.20        | 1.30    | 1.40 | 0.047  | 0.051    | 0.055 |
| L              | 0.10        | 0.20    | 0.30 | 0.004  | 0.008    | 0.012 |
| 9              | 7°Nom 7°Nom |         |      |        |          |       |





# Dual-Channel LITTLE FOOT® SC-70 6-Pin MOSFET Recommended Pad Pattern and Thermal Performance

#### **INTRODUCTION**

This technical note discusses the pin-outs, package outlines, pad patterns, evaluation board layout, and thermal performance for dual-channel LITTLE FOOT power MOSFETs in the SC-70 package. These new Vishay Siliconix devices are intended for small-signal applications where a miniaturized package is needed and low levels of current (around 250 mA) need to be switched, either directly or by using a level shift configuration. Vishay provides these devices with a range of on-resistance specifications in 6-pin versions. The new 6-pin SC-70 package enables improved on-resistance values and enhanced thermal performance.

#### **PIN-OUT**

Figure 1 shows the pin-out description and Pin 1 identification for the dual-channel SC-70 device in the 6-pin configuration.



FIGURE 1.

For package dimensions see outline drawing SC-70 (6-Leads) (http://www.vishay.com/doc?71154)

#### **BASIC PAD PATTERNS**

See Application Note 826, Recommended Minimum Pad Patterns With Outline Drawing Access for Vishay Siliconix MOSFETs, (http://www.vishay.com/doc?72286) for the 6-pin SC-70. This basic pad pattern is sufficient for the low-power

applications for which this package is intended. For the 6-pin device, increasing the pad patterns yields a reduction in thermal resistance on the order of 20% when using a 1-inch square with full copper on both sides of the printed circuit board (PCB).

# EVALUATION BOARDS FOR THE DUAL SC70-6

The 6-pin SC-70 evaluation board (EVB) measures 0.6 inches by 0.5 inches. The copper pad traces are the same as described in the previous section, *Basic Pad Patterns*. The board allows interrogation from the outer pins to 6-pin DIP connections permitting test sockets to be used in evaluation testing.

The thermal performance of the dual SC-70 has been measured on the EVB with the results shown below. The minimum recommended footprint on the evaluation board was compared with the industry standard 1-inch square FR4 PCB with copper on both sides of the board.

#### THERMAL PERFORMANCE

# Junction-to-Foot Thermal Resistance (the Package Performance)

Thermal performance for the dual SC-70 6-pin package measured as junction-to-foot thermal resistance is 300°C/W typical, 350°C/W maximum. The "foot" is the drain lead of the device as it connects with the body. Note that these numbers are somewhat higher than other LITTLE FOOT devices due to the limited thermal performance of the Alloy 42 lead-frame compared with a standard copper lead-frame.

# Junction-to-Ambient Thermal Resistance (dependent on PCB size)

The typical  $R\theta_{JA}$  for the dual 6-pin SC-70 is 400°C/W steady state. Maximum ratings are 460°C/W for the dual. All figures based on the 1-inch square FR4 test board. The following example shows how the thermal resistance impacts power dissipation for the dual 6-pin SC-70 package at two different ambient temperatures.

Document Number: 71237

12-Dec-03

www.vishay.com

### **Vishay Siliconix**



| SC-70 (6-PIN)                                               |                                                             |  |  |  |  |  |
|-------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| Room Ambient 25 °C                                          | Elevated Ambient 60 °C                                      |  |  |  |  |  |
| $P_{D} = \frac{T_{J(max)} - T_{A}}{R\theta_{JA}}$           | $P_{D} = \frac{T_{J(max)} - T_{A}}{R\theta_{JA}}$           |  |  |  |  |  |
| $P_{D} = \frac{150^{\circ}C - 25^{\circ}C}{400^{\circ}C/W}$ | $P_{D} = \frac{150^{\circ}C - 60^{\circ}C}{400^{\circ}C/W}$ |  |  |  |  |  |
| $P_D = 312 \text{mW}$                                       | $P_D = 225 \text{ mW}$                                      |  |  |  |  |  |

NOTE: Although they are intended for low-power applications, devices in the 6-pin SC-70 will handle power dissipation in excess of 0.2 W.

#### **Testing**

To aid comparison further, Figure 2 illustrates the dual-channel SC-70 thermal performance on two different board sizes and two different pad patterns. The results display the thermal performance out to steady state. The measured steady state values of  $R\theta_{JA}$  for the dual 6-pin SC-70 are as follows:

| LITTLE FOOT SC-70 (6-PIN)                                                             |         |  |  |  |  |
|---------------------------------------------------------------------------------------|---------|--|--|--|--|
| Minimum recommended pad pattern (see Figure 2) on the EVB of 0.5 inches x 0.6 inches. | 518°C/W |  |  |  |  |
| 2) Industry standard 1" square PCB with maximum copper both sides.                    | 413°C/W |  |  |  |  |



Comparison of Dual SC70-6 on EVB and 1" FIGURE 2. Square FR4 PCB.

The results show that if the board area can be increased and maximum copper traces are added, the thermal resistance reduction is limited to 20%. This fact confirms that the power dissipation is restricted with the package size and the Alloy 42 leadframe.

#### **ASSOCIATED DOCUMENT**

Single-Channel LITTLE FOOT SC-70 6-Pin MOSFET Copper Leadframe Version, REcommended Pad Pattern and Thermal Performance, AN815, (http://www.vishay.com/doc?71334).

Document Number: 71237 www.vishay.com 12-Dec-03



#### **RECOMMENDED MINIMUM PADS FOR SC-70: 6-Lead**



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index





Vishay

#### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk and agree to fully indemnify and hold Vishay and its distributors harmless from and against any and all claims, liabilities, expenses and damages arising or resulting in connection with such use or sale, including attorneys fees, even if such claim alleges that Vishay or its distributor was negligent regarding the design or manufacture of the part. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

Document Number: 91000 www.vishay.com Revision: 11-Mar-11