| 90            | 0470                                                                              | 8 0                     | 056 | 013      | 407            |                |                                | R                                                               | EVIS | IONS                 |   |                 |       |    |          |      |      |     |    |    |
|---------------|-----------------------------------------------------------------------------------|-------------------------|-----|----------|----------------|----------------|--------------------------------|-----------------------------------------------------------------|------|----------------------|---|-----------------|-------|----|----------|------|------|-----|----|----|
| LTR           | DESCRIPTION                                                                       |                         |     |          |                |                |                                |                                                                 |      |                      |   | DATE (YR-MO-DA) |       |    | APPROVED |      |      | )   |    |    |
| А             | Add device types 04 through 06. Up boilerplate. Editorial corrections throughout. |                         |     |          |                |                |                                |                                                                 | 2    |                      | 9 | 6-12            | -30   |    | R        | ay M | onni | n   |    |    |
|               |                                                                                   |                         |     |          |                |                |                                |                                                                 |      |                      |   |                 |       |    |          |      |      |     |    |    |
| REV           |                                                                                   |                         |     |          | <del></del>    | Τ              | <u> </u>                       | I                                                               |      | <u> </u>             |   | !               |       |    |          |      |      |     |    |    |
| SHEET         |                                                                                   |                         |     |          | 1              | 一              |                                |                                                                 |      |                      |   |                 |       |    |          |      |      |     |    |    |
| REV           |                                                                                   |                         |     |          |                | T              |                                |                                                                 |      |                      |   |                 |       |    |          |      |      |     |    |    |
| SHEET         |                                                                                   |                         |     |          | <b>†</b>       |                |                                | <u> </u>                                                        |      |                      |   |                 |       |    |          |      |      |     |    |    |
| REV STATU     |                                                                                   |                         |     | RE'      | <u>-</u>       | Ь              | Α                              | Α                                                               | A    | Α                    | Α | Α               | Α     | Α  | Α        | Α    | A    | A   | Α  | A  |
| OF SHEETS     |                                                                                   |                         |     | <u> </u> | EET            |                | 1                              | 2                                                               | 3    | 4                    | 5 | 6               | 7     | 8  | 9        | 10   | 11   | 12  | 13 | 14 |
| PMIC N/A      | DDEDARED BY                                                                       |                         |     |          |                |                | DEFENSE SUPPLY CENTER COLUMBUS |                                                                 |      |                      |   |                 |       |    |          |      |      |     |    |    |
| STAN<br>MICRO | CIR                                                                               | CUI                     |     |          | CKED<br>y Moni |                |                                |                                                                 |      | COLUMBUS, OHIO 43216 |   |                 |       |    |          |      |      |     |    |    |
| THIS DRAWIN   | DRAWING  THIS DRAWING IS AVAILABLE FOR USE BY ALL  APPROVED BY D. A. DiCenzo      |                         |     |          | MIC<br>RAI     | ROC<br>M WIT   | IRCU<br>TH RE                  | JIT, DIGITAL, 1024K X 4 CMOS STATIC<br>ESET, MONOLITHIC SILICON |      |                      |   | TIC             |       |    |          |      |      |     |    |    |
|               | RTMEN<br>NCIES (                                                                  | NTS<br>OF TH            |     | DRA      |                | APPR<br>23 Aug |                                |                                                                 |      | SIZE                 |   | CAG             | E COI | DE |          | E    | )62  | 004 |    |    |
| AMSC          | N/A                                                                               | AMSC N/A REVISION LEVEL |     |          |                | 1              | 4 1                            |                                                                 |      | 67268                |   | 94h7-XX5XX      |       |    |          |      |      |     |    |    |
|               |                                                                                   |                         | A A |          |                |                |                                |                                                                 |      |                      |   |                 |       |    |          |      |      |     |    |    |

DESC FORM 193
JUL 94
<u>DISTRIBUTION STATEMENT A.</u> Approved for public release; distribution is unlimited.

5962-E058-97

# 1. SCOPE

- 1.1 Scope. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function         | Access time |
|-------------|----------------|--------------------------|-------------|
| 01          | See 6.6        | 1024 X 4 CMOS static RAM | 35 ns       |
| 02          | See 6.6        | 1024 X 4 CMOS static RAM | 25 ns       |
| 03          | See 6.6        | 1024 X 4 CMOS static RAM | 15 ns       |
| 04          | See 6.6        | 1024 X 4 CMOS static RAM | 35 ns       |
| 05          | See 6.6        | 1024 X 4 CMOS static RAM | 25 ns       |
| 06          | See 6.6        | 1024 X 4 CMOS static RAM | 15 ns       |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | <u>Package style</u>              |
|----------------|------------------------|------------------|-----------------------------------|
| Κ              | GDFP2-F24 or CDFP3-F24 | 24               | Flat pack                         |
| L              | GDIP3-T24 or CDIP4-T24 | 24               | Dual-in-line                      |
| X              | CQCC4-N28              | 28               | Rectangular leadless chip carrier |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings.

| Supply voltage to ground potential0.5 V dc to +7.0 V dc                    | С |
|----------------------------------------------------------------------------|---|
| DC voltage applied to outputs0.5 V dc to +7.0 V dc                         | С |
| DC input voltage                                                           | С |
| DC output current                                                          |   |
| Storage temperature range65°C to +150°C                                    |   |
| Maximum power dissipation (P <sub>D</sub> )                                |   |
| Lead temperature (soldering, 10 seconds)+300°C                             |   |
| Thermal resistance, junction-to-case ( $\Theta_{1C}$ ):                    |   |
| Thermal resistance, junction-to-case (Θ <sub>JC</sub> ): Cases K, L, and X |   |
| Junction temperature (T <sub>J</sub> )+150°C <u>2</u> /                    |   |

1.4 Recommended operating conditions.

| Supply voltage range (V <sub>CC</sub> )            | 4.5 V dc minimum to 5.5 V dc maximum |
|----------------------------------------------------|--------------------------------------|
| High level input voltage range (VIH)               | 2.0 V dc to 6.0 V dc                 |
| Low level input voltage range (VIL)                | 3.0 V dc to +0.8 V dc                |
| Case operating temperature range (T <sub>C</sub> ) | 55°C to +125°C                       |

1/ Must withstand the added P<sub>D</sub> due to short circuit test (e.g., I<sub>OS</sub>).
2/ Maximum junction temperature may be increased to +175°C during burn-in and steady state life.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88588 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 2    |

**DESC FORM 193A JUL 94** 

**■** 9004708 0026014 346 **■** 

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

### SPECIFICATION

**MILITARY** 

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### **STANDARDS**

### **MILITARY**

MIL-STD-883 - Test Methods and Procedures for Microelectronics.

MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines.

### **HANDBOOKS**

#### **MILITARY**

MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's).

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 <u>Truth table(s)</u>. The truth table(s) shall be as specified on figure 2.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-88588 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | A              | 3          |

DESC FORM 193A JUL 94 **--** 9004708 0026015 282 **--**

- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein). For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 Notification of change. Notification of change to DSCC-VA shall be required in accordance with MIL-PRF-38535, appendix A.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
  - 4. QUALITY ASSURANCE PROVISIONS
  - 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance.
    - d. Subgroups 7 and 8 shall include verification of the truth table.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43216-5000

SIZE

A

5962-88588

REVISION LEVEL
A

4

DESC FORM 193A JUL 94 **-** 9004708 0026016 119 **-**

| Test                                     | Symbol           | Conditions<br>-55°C ≤ T <sub>C</sub> ≤+125°C                                                            | Group A subgroups | Device<br>Type | Lin    | nits   | Uni   |
|------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------|-------------------|----------------|--------|--------|-------|
| PA                                       |                  | -55°C ≤ T <sub>C</sub> ≤+125°C<br>V <sub>CC</sub> = 4.5 V to 5.5 V<br>unless otherwise specified        |                   | ,,             | Min    | Max    |       |
| Output high voltage                      | V <sub>ОН</sub>  | $V_{CC} = 4.5 \text{ V}, I_{OH} = -4.0 \text{ mA}, V_{IL} = 0.8 \text{ V}, V_{IH} = 2.0 \text{ V}$      | 1, 2, 3           | All            | 2.4    |        | ٧     |
| Output low voltage                       | V <sub>OL</sub>  | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> = 12.0 mA,<br>V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = 2.0 V | 1, 2, 3           | All            |        | 0.4    | ٧     |
| Input load current                       | l <sub>l</sub>   | 0 V ≤ V <sub>IN</sub> ≤ 5.5 V                                                                           | 1, 2, 3           | All            |        | ±10    | μА    |
| Output current, high impedance           | loz              | GND ≤ V <sub>OUT</sub> = V <sub>CC</sub> , output disabled                                              | 1, 2, 3           | All            |        | ±50    | μА    |
| Output short-circuit output current 1/2/ | los              | V <sub>CC</sub> = 5.5 V, V <sub>OUT</sub> = 0 V                                                         | 1, 2, 3           | All            |        | -300   | mA    |
| Power supply current (dynamic)           | lcc              | WE, OE, RS = 2.0 V,<br>CS = 0.8 V, f= 1/t <sub>RC</sub><br>All other inputs cycling between             | 1, 2, 3           | 01-03          |        | 100    | mA    |
|                                          |                  | All other inputs cycling between 2.0 V and 0.8 V                                                        |                   | 04-06          |        | 120    |       |
| Input capacitance                        | C <sub>IN</sub>  | V <sub>CC</sub> = 5.0 V, f = 1.0 Mhz,<br>T <sub>A</sub> =+25°C, see 4.3.1c                              | 4                 | 01-03          |        | 5.0    | pF    |
|                                          |                  | T <sub>A</sub> =+25°C, see 4.3.1c                                                                       |                   | 04-06          |        | 7.0    |       |
| Output capacitance                       | C <sub>OUT</sub> |                                                                                                         | 4                 | 01-03          |        | 7.0    |       |
|                                          |                  |                                                                                                         |                   | 04-06          |        | 9.0    | 1     |
| Functional tests                         |                  | See 4.3.1d                                                                                              | 7, 8A, 8B         | All            | .,     |        |       |
| Read cycle time                          | t <sub>RC</sub>  | See figures 3 and 4 3/                                                                                  | 9, 10, 11         | 01,04          | 35     |        | ns    |
|                                          |                  |                                                                                                         |                   | 02,05          | 25     |        |       |
|                                          |                  |                                                                                                         |                   | 03,06          | 15     |        | 1     |
| Address valid to data valid              | t <sub>AA</sub>  |                                                                                                         | 9, 10, 11         | 01,04          |        | 35     | 1     |
|                                          |                  |                                                                                                         |                   | 02,05          |        | 25     |       |
|                                          |                  |                                                                                                         |                   | 03,06          |        | 15     | 1     |
| Data hold from address<br>change         | <sup>t</sup> OHA |                                                                                                         | 9, 10, 11         | All            | 2      |        |       |
| Chip select low to data valid            | t <sub>ACS</sub> |                                                                                                         | 9, 10,11          | 01,04          |        | 20     | 1     |
|                                          |                  |                                                                                                         |                   | 02,05          |        | 15     | 1     |
|                                          |                  |                                                                                                         |                   | 03,06          |        | 12     |       |
| Chip select low to low Z                 | tLZCS            | See figures 3 and 4 2/4/                                                                                | 9, 10, 11         | All            | 0      |        |       |
| Chip select high to high Z               | tHZCS            | See figures 3 and 4 2/4/5/                                                                              | 9, 10, 11         | 01,04          | 0      | 25     | ns    |
|                                          |                  |                                                                                                         |                   | 02,05          | 0      | 20     | 1     |
|                                          |                  |                                                                                                         |                   | 03,06          | 0      | 11     | 1     |
| See footnotes at end of table.           |                  |                                                                                                         |                   |                |        |        |       |
| STAND<br>MICROCIRCUI                     | T DRAWING        |                                                                                                         |                   |                |        | 5962-8 | 38588 |
| DEFENSE SUPPLY CI<br>COLUMBUS, OH        |                  | REVISION                                                                                                | LEVEL<br>A        | SI             | HEET 5 |        |       |

Powered by ICminer.com Electronic-Library Service CopyRight 2003

| Test                           | Symbol Conditions $-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}$ |                                            | +125°C subgroups                   |           | Device<br>Type | Limits |        | Unit     |
|--------------------------------|----------------------------------------------------------------------------------|--------------------------------------------|------------------------------------|-----------|----------------|--------|--------|----------|
| <u> </u>                       |                                                                                  | V <sub>CC</sub> = 4.5 ∨<br>unless otherwis | to 5.5 V<br>se specified           |           |                | Min    | Max    |          |
| Output enable low to data      | t <sub>DOE</sub>                                                                 | See figures 3 and                          | 4 <u>2</u> / <u>3</u> /            | 9, 10, 11 | 01,04          |        | 20     | ns       |
| valid                          |                                                                                  |                                            |                                    |           | 02,05          |        | 15     |          |
|                                |                                                                                  |                                            |                                    |           | 03,06          |        | 10     |          |
| Output enable low to low Z     | t <sub>LZOE</sub>                                                                | See figures 3 and                          | 4 <u>2</u> / <u>3</u> / <u>4</u> / | 9, 10, 11 | All            | 0      |        | ns       |
| Output enable high to high Z   | t <sub>HZOE</sub>                                                                | See figures 3 and                          | 4 <u>2</u> / <u>4</u> / <u>5</u> / | 9, 10, 11 | 01,04          | 0      | 25     | ns       |
|                                |                                                                                  |                                            |                                    |           | 02,05          | 0      | 20     |          |
|                                |                                                                                  |                                            |                                    |           | 03,06          | 0      | 9      |          |
| Write cycle time               | twc                                                                              | See figures 3 and                          | 5 <u>3</u> /                       | 9, 10, 11 | 01,04          | 35     |        | ns       |
|                                |                                                                                  |                                            |                                    |           | 02,05          | 25     |        |          |
|                                |                                                                                  |                                            |                                    |           | 03,06          | 15     |        |          |
| Chip select low to write end   | tscs                                                                             |                                            |                                    | 9, 10, 11 | 01,04          | 20     |        |          |
|                                |                                                                                  |                                            |                                    |           | 02,05          | 15     |        |          |
|                                |                                                                                  |                                            |                                    |           | 03,06          | 11     |        |          |
| Address set-up to write end    | t <sub>AW</sub>                                                                  |                                            |                                    | 9, 10, 11 | 01,04          | 30     |        |          |
|                                |                                                                                  |                                            |                                    |           | 02,05          | 20     |        |          |
|                                |                                                                                  |                                            |                                    |           | 03,06          | 13     |        |          |
| Address hold from write end    | t <sub>HA</sub>                                                                  |                                            |                                    | 9, 10, 11 | All            | 5      |        |          |
| Address set-up to write start  | t <sub>SA</sub>                                                                  |                                            |                                    | 9, 10, 11 | All            | 5      |        |          |
| Write enable pulse width       | t <sub>PWE</sub>                                                                 |                                            |                                    | 9, 10, 11 | 01,04          | 20     |        |          |
|                                |                                                                                  |                                            |                                    | İ         | 02,05          | 15     |        |          |
|                                |                                                                                  |                                            |                                    |           | 03,06          | 11     |        |          |
| Data set-up to write end       | t <sub>SD</sub>                                                                  |                                            |                                    | 9, 10, 11 | 01,04          | 20     |        |          |
|                                |                                                                                  |                                            |                                    |           | 02,05          | 15     |        |          |
|                                |                                                                                  |                                            |                                    |           | 03,06          | 11     |        |          |
| Data hold from write end       | tHD                                                                              |                                            |                                    | 9, 10, 11 | All            | 5      |        |          |
| Write enable high to low Z     | t <sub>LZWE</sub>                                                                | See figures 3 and                          | 5 <u>2</u> / <u>3</u> / <u>4</u> / | 9, 10,11  | All            | 0      |        | ns       |
| Write enable low to high Z     | t <sub>HZWE</sub>                                                                | See figures 3 and                          | 5 <u>2</u> / <u>4</u> / <u>5</u> / | 9, 10,11  | 01,04          | 0      | 25     | ns       |
|                                |                                                                                  |                                            |                                    |           | 02,05          | 0      | 20     |          |
|                                |                                                                                  | <u> </u>                                   |                                    | <u> </u>  | 03,06          | 0      | 12     | <u> </u> |
| See footnotes at end of table. |                                                                                  |                                            |                                    |           |                |        |        |          |
|                                |                                                                                  |                                            | SIZE                               |           |                | T      |        |          |
|                                |                                                                                  |                                            |                                    |           |                |        |        |          |
| STAND<br>MICROCIRCUI           |                                                                                  | 3                                          | Α                                  |           |                |        | 5962-8 | 8588     |

DESC FORM 193A JUL 94 9004708 0026018 T91 **=** 

|                                            | TABLE I.          | Electrical performance characterist                            | tics - continued  | TABLE I. <u>Electrical performance characteristics</u> - continued. |     |      |      |  |  |  |  |
|--------------------------------------------|-------------------|----------------------------------------------------------------|-------------------|---------------------------------------------------------------------|-----|------|------|--|--|--|--|
| Test                                       | Symbol            | Conditions<br>-55°C ≤ T <sub>C</sub> ≤+125°C                   | Group A subgroups | Device<br>Type                                                      | Lin | nits | Unit |  |  |  |  |
|                                            |                   | V <sub>CC</sub> = 4.5 V to 5.5 V<br>unless otherwise specified |                   |                                                                     | Min | Max  |      |  |  |  |  |
| Reset cycle time                           | t <sub>RRC</sub>  | See figures 3 and 6 3/                                         | 9, 10,11          | 01,04                                                               | 70  |      | ns   |  |  |  |  |
|                                            |                   |                                                                |                   | 02,05                                                               | 50  |      |      |  |  |  |  |
|                                            |                   | ]                                                              |                   | 03,06                                                               | 30  |      |      |  |  |  |  |
| Address valid to beginning of reset        | <sup>t</sup> SAR  |                                                                | 9, 10,11          | All                                                                 | 0   |      |      |  |  |  |  |
| Write enable high to<br>beginning of reset | t <sub>SWER</sub> |                                                                | 9, 10,11          | All                                                                 | 0   |      |      |  |  |  |  |
| Chip select low to beginning of reset      | tscsr             |                                                                | 9, 10,11          | All                                                                 | 0   |      |      |  |  |  |  |
| Reset pulse width                          | t <sub>PRS</sub>  |                                                                | 9, 10,11          | 01,04                                                               | 30  |      |      |  |  |  |  |
| ĺ                                          |                   |                                                                |                   | 02,05                                                               | 20  |      |      |  |  |  |  |
|                                            |                   | <u> </u>                                                       |                   | 03,06                                                               | 15  |      |      |  |  |  |  |
| Chip select hold after end of reset        | tHCSR             |                                                                | 9, 10,11          | All                                                                 | 0   |      |      |  |  |  |  |
| Write enable hold after end of reset       | tHWER             |                                                                | 9, 10,11          | 01,04                                                               | 40  |      |      |  |  |  |  |
| leset                                      |                   |                                                                |                   | 02,05                                                               | 30  |      |      |  |  |  |  |
|                                            |                   |                                                                |                   | 03,06                                                               | 15  |      |      |  |  |  |  |
| Address hold after end of<br>reset         | t <sub>HAR</sub>  |                                                                | 9, 10,11          | 01,04                                                               | 40  |      |      |  |  |  |  |
| 16501                                      |                   |                                                                |                   | 02,05                                                               | 30  |      |      |  |  |  |  |
|                                            |                   |                                                                |                   | 03,06                                                               | 15  |      |      |  |  |  |  |
| Reset high to output in low Z              | t <sub>LZRS</sub> | See figures 3 and 6 <u>2</u> / <u>3</u> / <u>4</u> /           | 9, 10,11          | All                                                                 | 0   |      | ns   |  |  |  |  |
| Reset high to output in high Z             | t <sub>HZRS</sub> | See figures 3 and 6 <u>2</u> / <u>4</u> / <u>5</u> /           | 9, 10,11          | 01,04                                                               | 0   | 25   | ns   |  |  |  |  |
|                                            |                   |                                                                |                   | 02,05                                                               | 0   | 20   |      |  |  |  |  |
|                                            |                   |                                                                | <u> </u>          | 03,06                                                               | 0   | 12   |      |  |  |  |  |

<sup>1/</sup> Not more than one output should be shorted at a time, and duration of short circuit shall not exceed 30 seconds.

| STANDARD<br>MICROCIRCUIT DRAWING                         | SIZE<br><b>A</b> |                     | 5962-88588 |
|----------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 7    |

**DESC FORM 193A JUL 94** 

9004708 0026019 928

<sup>2/</sup> Parameter guaranteed, if not tested.
3/ Test conditions assume signal transit Test conditions assume signal transition times of 5.0 ns or less. Timing is referenced at input and output levels of 1.5 V.

Output loading is equivalent to the specified I<sub>OL</sub>/I<sub>OH</sub> with a load capacitance of 30 pF.

4/

At any given temperature and voltage condition, t<sub>HZ</sub> is less than t<sub>LZ</sub> for any given device.

5/

Test conditions assume signal transition times of 5.0 ns or less. Transition is measured at steady state high level of -500 mV or steady state low level of +500 mV on the output and from 1.5 V level on the input with a load capacitance of 5.0 pF.

| Device types                                                                                                                                                | Ali                                   | All                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------------|
| Case outlines                                                                                                                                               | L and K                               | Х                                                 |
| Terminal number                                                                                                                                             | Termina                               | al symbol                                         |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ୍ଟ | C 34567 &C 90100000000000000000000000000000000000 |

FIGURE 1. Terminal connections.

| Inputs |    |    |    | Output         | Mode           |
|--------|----|----|----|----------------|----------------|
| CS     | WE | OE | RS | o <sub>n</sub> |                |
| Н      | Х  | Х  | Х  | High Z         | Not selected   |
| L      | Н  | Х  | L  | High Z         | Reset          |
| L      | L  | Х  | H  | High Z         | Write          |
| L      | Н  | L  | Н  | 00-03          | Read           |
| L      | Х  | Н  | Н  | High Z         | Output disable |

H = Logic 1 state L = Logic 0 state X = Don't care High Z = High impedance state

FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> |                     | 5962-88588 |
|-------------------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                                 |                  | REVISION LEVEL<br>A | SHEET<br>8 |

DESC FORM 193A JUL 94

■ 9004708 0026020 64T **■** 



| Measurement                                                                         | C <sub>L</sub> including scope<br>and jig capacitance<br>(minimum) |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| tHZCS <sup>, t</sup> HZOE <sup>, t</sup> HZRS <sup>,</sup><br>and t <sub>HZWE</sub> | C <sub>L</sub> = 5.0 pF                                            |
| All others                                                                          | C <sub>L</sub> = 30 pF                                             |

FIGURE 3. Output load circuit.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                     | 5962-88588 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>A | SHEET<br>9 |

DESC FORM 193A JUL 94

**=** 9004708 0026021 586 **=** 





# NOTES:

- 1. WE is HIGH for read cycle.
- Device is continuously selected, CS and OE = V<sub>II</sub>.
   Address valid prior to or coincident with CS transition LOW.

FIGURE 4. Read cycle timing diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-88588 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | A              | 10         |

**DESC FORM 193A JUL 94** 

**9**004708 0026022 412 **1** 



### NOTES:

- 1. The internal write time of the memory is defined by the overlap of  $\overline{\text{CS}}$  LOW and  $\overline{\text{WE}}$  LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write.
- 2. If CS goes HIGH simultaneously with WE HIGH, the output remains in a high impedence state.

FIGURE 5. Write cycle timing diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-88588 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | A              | 11         |

DESC FORM 193A JUL 94

**■** 9004708 0026023 359 **■** 



NOTE: Reset cycle is defined by the overlap of  $\overline{RS}$  and  $\overline{CS}$  for the minimum reset pulse width.

FIGURE 6. Reset cycle timing diagram.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88588      |
|-------------------------------------------------------------|------------------|---------------------|-----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET <b>12</b> |

DESC FORM 193A JUL 94 **■** 9004708 0026024 295 **■** 

# TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                  |                                                                           |
| Final electrical test parameters (method 5004)               | 1*, 2, 3, 7*, 8A, 8B, 9, 10, 11                                           |
| Group A test requirements (method 5005)                      | 1, 2, 3, 4**, 7, 8A, 8B, 9, 10, 11                                        |
| Groups C and D end-point electrical parameters (method 5005) | 2, 3, 7, 8A, 8B                                                           |

<sup>\*</sup> PDA applies to subgroup 1.

## 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.

| STANDARD<br>MICROCIRCUIT DRAWING                         | SIZE<br><b>A</b> |                     | 5962-88588  |
|----------------------------------------------------------|------------------|---------------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET<br>13 |

DESC FORM 193A JUL 94

■ 9004708 0026025 121 **■** 

<sup>\*\*</sup> See 4.3.1c.

| 6.5 <u>Comments</u> . Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674.                                                                                                                         |                  |                     |                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|-----------------|
| 6.6 <u>Approved sources of supply</u> . Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     |                 |
|                                                                                                                                                                                                                                                               |                  |                     | •               |
| STANDARD<br>MICROCIRCUIT DRAWING                                                                                                                                                                                                                              | SIZE<br><b>A</b> |                     | 5962-88588      |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000                                                                                                                                                                                                   |                  | REVISION LEVEL<br>A | SHEET <b>14</b> |
| DESC FORM 193A 9004708                                                                                                                                                                                                                                        | 005P05P 0        | 68                  |                 |

# STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN

DATE: 96-12-30

Approved sources of supply for SMD 5962-88588 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 during the next revision. MIL-HDBK-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103.

| Standard<br>microcircuit drawing<br>PIN | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>1</u> / |
|-----------------------------------------|--------------------------|-------------------------------------|
| 5962-8858801KX                          | <u>2</u> /               | CY7C150-35KMB                       |
| 5962-8858801LA                          | 65786                    | CY7C150-35DMB                       |
| 5962-8858801XX                          | <u>2</u> /               | CY7C150-35LMB                       |
| 5962-8858802KX                          | <u>2</u> /               | CY7C150-25KMB                       |
| 5962-8858802LA                          | 65786                    | CY7C150-25DMB                       |
| 5962-8858802XX                          | <u>2</u> /               | CY7C150-25LMB                       |
| 5962-8858803KX                          | <u>2</u> /               | CY7C150-15KMB                       |
| 5962-8858803LA                          | 65786                    | CY7C150-15DMB                       |
| 5962-8858803XX                          | <u>2</u> /               | CY7C150-15LMB                       |
| 5962-8858804KA                          | 75569                    | P4C150-35FMB                        |
| 5962-8858804LA                          | 75569                    | P4C150-35DMB                        |
| 5962-8858804XA                          | 75569                    | P4C150-35LMB                        |
| 5962-8858805KA                          | 75569                    | P4C150-25FMB                        |
| 5962-8858805LA                          | 75569                    | P4C150-25DMB                        |
| 5962-8858805XA                          | 75569                    | P4C150-25LMB                        |
| 5962-8858806KA                          | 75569                    | P4C150-15FMB                        |
| 5962-8858806LA                          | 75569                    | P4C150-15DMB                        |
| 5962-8858806XA                          | 75569                    | P4C150-15LMB                        |

- 1/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 2/ This part is not available from an approved source of supply.

| Vendor CAGE<br><u>number</u> | Vendor name<br>and address                                                 |
|------------------------------|----------------------------------------------------------------------------|
| 65786                        | Cypress Semiconductor<br>3901 N. First Street<br>San Jose, CA 95134-1599   |
| 75569                        | Performance Semiconductor<br>630 East Weddell Drive<br>Sunnyvale, CA 94089 |

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.

1 of 1

**9**004708 0026027 TT4 **=**