# Reprogrammable **Asynchronous CMOS** Logic Device #### **Features** - Advanced-user programmable macrocell - CMOS EPROM technology for reprogrammability - Up to 20 input terms - 10 programmable I/O macrocells - Output macrocell programmable as combinatorial or asynchronous Dtype registered output - Product-term control of register clock, reset and set and output enable - Register preload and power-up reset - Four data product terms per output macrocell - Fast - Commercial $t_{PD} = 15 \text{ ns}$ $t_{CO} = 15 \text{ ns}$ $t_{SU} = 7 \text{ ns}$ - Military/Industrial $t_{PD} = 20 \text{ ns}$ $t_{\rm CO} = 20 \, \mathrm{ns}$ $t_{SU} = 10 \text{ ns}$ - Low power - I<sub>CC</sub> max 80 mA (Commercial) - $-I_{CC}$ max = 85 mA (Military) - High reliability - Proven EPROM technology - -- 100% programming and functional testing - Windowed DIP, windowed LCC, DIP. LCC, PLCC available ### **Functional Description** The Cypress PLDC20RA10 is a high-performance, second-generation programmable logic device employing a flexible macrocell structure that allows any individual output to be configured independently as a combinatorial output or as a fully asynchronous D-type registered output. The Cypress PLDC20RA10 provides lower-power operation with superior speed performance than functionally equivalent bipolar devices through the use of high-performance 0.8-micron CMOS manufacturing technology. The PLDC20RA10 is packaged in a 24 pin 300-mil molded DIP, a 300-mil windowed cerDIP, and a 28-lead square leadless chip carrier, providing up to 20 inputs and 10 outputs. When the windowed device is exposed to UV light, the 20RA10 is crased and can then be reprogrammed. #### **Selection Guide** | Generic Part | t <sub>PD</sub> ns | | t <sub>SU</sub> ns | | t <sub>CO</sub> ns | | I <sub>CC</sub> ns | | |--------------|--------------------|---------|--------------------|---------|--------------------|---------|--------------------|---------| | Number | Comʻl | Mil/Ind | Com'l | Mil/Ind | Com'l | Mil/Ind | Com'l | Mil/Ind | | 20RA10-15 | 15 | | 7 | | 15 | | 80 | | | 20RA10-20 | 20 | 20 | 10 | 10 | 20 | 20 | 80 | 85 | | 20RA10-25 | - | 25 | | 15 | | 25 | | 85 | | 20RA10-35 | | 35 | | 20 | | 35 | | 85 | ### **Pin Configurations** #### **Macrocell Architecture** Figure 1 illustrates the architecture of the 20RA10 macrocell. The cell dedicates three product terms for fully asynchronous control of the register set, reset, and clock functions, as well as, one term for control of the output enable function. The output enable product term output is ANDed with the input from pin 13 to allow either product term or hardwired external control of the output or a combination of control from both sources. If product-term-only control is selected, it is automatically chosen for all outputs since, for this case, the external output enable pin must be tied LOW. The active polarity of each output may be programmed independently for each output cell and is subsequently fixed. Figure 2 illustrates the output enable options available. When an I/O cell is configured as an output, combinatorial-only capability may be selected by forcing the set and reset product term outputs to be HIGH under all input conditions. This is achieved by programming all input term programming cells for these two product terms. Figure 3 illustrates the available output configuration options. An additional four uncommitted product terms are provided in each output macrocell as resources for creation of user-defined logic functions. # Programmable I/O Because any of the ten I/O pins may be selected as an input, the device input configuration programmed by the user may vary from a total of nine programmable plus ten dedicated inputs (a total of nineteen inputs) and one output down to a ten-input, ten-output configuration with all ten programmable I/O cells configured as outputs. Each input pin available in a given configuration is avail- #### Note The CG7C324 is the PLDC20RA10 packaged in the JEDEC-compatible 28-pin PLCC pinout. Pin fuction and pin order is identical for both PLCC pinouts. The principal difference is in the location of the "no connect" (NC) pins. able as an input to the four control product terms and four uncommitted product terms of each programmable I/O macrocell that has been configured as an output. An I/O cell is programmed as an input by tying the output enable pin (pin 13) HIGH or by programming the output enable product term to provide a LOW, thereby disabling the output buffer, for all possible input combinations. When utilizing the I/O macrocell as an output, the input path functions as a feedback path allowing the output signal to be fed back as an input to the product term array. When the output cell is configured as a registered output, this feedback path may be used to feedback the current output state to the device inputs to provide current state control of the next output state as required for state machine implementation. #### Preload and Power-Up Reset Functional testability of programmed devices is enhanced by inclusion of register preload capability, which allows the state of each register to be set by loading each register from an external source prior to exercising the device. Testing of complex state machine designs is simplified by the ability to load an arbitrary state without cycling through long test vector sequences to reach the desired state. Recovery from illegal states can be verified by loading illegal states and observing recovery. Preload of a particular register is accomplished by impressing the desired state on the register output pin and lowering the signal level on the preload control pin (pin1) to a logic LOW level. If the specified preload set-up, hold and pulse width minimums have been observed, the desired state is loaded into the register. To insure predictable system initialization, all registers are preset to a logic LOW state upon power-up, thereby setting the active LOW outputs to a logic HIGH. Figure 1. PLDC20RA10 Macrocell Figure 2. Four Possible Output Enable Alternatives for the PLDC20RA10 Figure 3. Four Possible Macrocell Configurations for the PLDC20RA10 Static Discharge Voltage .......... (per MIL-STD-883, Method 3015) **Maximum Ratings** | Latch-Up Current | >200 mA | |--------------------|---------| | DC Program Voltage | 13.0V | # **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |-------------------------|------------------------|-----------------| | Commercial | 0°C to +75°C | 5V ± 10% | | Industrial | -40°C to +85°C | 5V ± 10% | | Military <sup>[2]</sup> | −55°C to +125°C | 5V ± 10% | # Electrical Characteristics Over the Operating Range<sup>[3]</sup> | Parameter | Description | Test | Min. | Max. | Unit | | | |------------------|---------------------------------------------|--------------------------------------------------------------------|-----------------------------|---------|------|-----|----| | V <sub>OH</sub> | Output HICH Voltuge | $V_{CC} = Min.,$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | Com'l | 2.4 | | V | | | | Output HIGH Voltage | $v_{IN} = v_{IH} \text{ or } v_{IL}$ | $I_{OH} = -2 \text{ mA}$ | Mil/Ind | 1 | | | | $V_{OL}$ | Output LOW Voltage | $V_{CC} = Min.,$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | | | 0.5 | V | | | V <sub>IH</sub> | Input HIGH Level | Guaranteed Input Logic | 2.0 | | V | | | | $V_{IL}$ | Input LOW Level | Guaranteed Input Logical LOW Voltage for All Inputs <sup>[4]</sup> | | | | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $V_{SS} \le V_{IN} \le V_{CC}, V_{CC} \approx Max$ | | | | +10 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $V_{CC} = Max., V_{SS} \le V_{CC}$ | $V_{\rm UT} \le V_{\rm CC}$ | | -40 | +40 | μА | | I <sub>SC</sub> | Output Short Circuit Current <sup>[5]</sup> | $V_{CC} = Max., V_{OUT} = 0.5V^{[6]}$ | | | | -90 | mA | | $I_{CC1}$ | Standby Power Supply Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = GND Outputs Open Com'l | | | | 75 | mA | | | | | | Mil/Ind | | 80 | mA | | I <sub>CC2</sub> | Power Supply Current at | V <sub>CC</sub> = Max., Outputs Disabled (In High Z Com'l | | | | 80 | mA | | Frequency[5] | | State) Device Operating af f <sub>MAX</sub> | | | | 85 | mA | ### Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|--------------------------------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 2.0 \text{ V } (\omega \text{ f} = 1 \text{ MHz})$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 2.0 \text{ V } (a) \text{ f} = 1 \text{ MHz}$ | 10 | pF | #### Notes: - 2. TA is the "instant on" case temperature. - See the last page of this specification for Group A subgroup testing information. - 4. These are absolute values with respect to devicee ground and all overshoots due to system or tester noise are included. - Tested initially and after any design or process changes that may affect these parameters. - Not more than one output should be tested at a time. Duration of the short circuit should not be more than one second. V<sub>OUT</sub> = 0.5 V has been chosen to avoid test problems caused by tester ground degradation | Parameter | V <sub>th</sub> | Output Waveform—Measurement Level | |---------------------|------------------|----------------------------------------------| | t <sub>PXZ(-)</sub> | 1.5V | V <sub>OH</sub> 0.5V V <sub>X</sub> RA10-18 | | t <sub>PXZ(+)</sub> | 2.6V | V <sub>OL</sub> 0.5V V <sub>X</sub> | | t <sub>PZX(+)</sub> | V <sub>thc</sub> | V <sub>X</sub> 0.5V V <sub>OH</sub> | | t <sub>PZX(-)</sub> | V <sub>thc</sub> | V <sub>X</sub> 0.5V V <sub>OL</sub> RA10-21 | | t <sub>ER(-)</sub> | 1.5V | V <sub>OH</sub> 0.5V | | t <sub>ER(+)</sub> | 2.6V | V <sub>OL</sub> 0.5V V <sub>X</sub> | | t <sub>EA(+)</sub> | V <sub>thc</sub> | V <sub>X</sub> 0.5V V <sub>OH</sub> | | t <sub>EA(~)</sub> | V <sub>the</sub> | V <sub>X</sub> 0.5V V <sub>OL.</sub> BA10.25 | # Switching Characteristics Over the Operating Range [3, 7, 8] | | | | Comm | ercial | | Military/Industrial | | | | | | | |------------------|--------------------------------------------------------|------|------|--------|------|---------------------|------|------|------|------|------|------| | | | _ | 15 | _ | 20 | -20 | | -25 | | -35 | | 1 | | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | tPD | Input or Feedback to<br>Non-Registered Output | | 15 | | 20 | | 20 | | 25 | | 35 | ns | | t <sub>EA</sub> | Input to Output Enable | | 15 | | 20 | | 20 | | 30 | | 35 | ns | | t <sub>ER</sub> | Input to Output<br>Disable | | 15 | | 20 | | 20 | | 30 | | 35 | ns | | tpZX | Pin 13 to Output<br>Enable | | 12 | | 15 | | 15 | | 20 | | 25 | ns | | tPXZ | Pin 13 to Output<br>Disable | | 12 | | 15 | | 15 | | 20 | | 25 | ns | | t <sub>CO</sub> | Clock to Output | | 15 | | 20 | | 20 | | 25 | | 35 | ns | | t <sub>SU</sub> | Input or Feedback<br>Set-Up Time | 7 | | 10 | | 10 | | 15 | | 20 | | ns | | t <sub>H</sub> | Hold Time | 3 | | 5 | | 3 | | 5 | | 5 | | ns | | lр | Clock Period<br>(t <sub>SU</sub> + t <sub>CO)</sub> | 22 | | 30 | | 30 | | 40 | | 55 | | ns | | t <sub>WH</sub> | Clock Width HIGH[5] | 10 | | 13 | | 12 | | 18 | | 25 | | ns | | t <sub>WL</sub> | Clock Width LOW[5] | 10 | | 13 | | 12 | | 18 | | 25 | | ns | | f <sub>MAX</sub> | Maximum Frequency (1/t <sub>P</sub> )[5] | 45.5 | | 33.3 | | 33.3 | | 25.0 | | 18.1 | | MHz | | t <sub>S</sub> | Input of Asynchronous<br>Set to Registered<br>Output | | 15 | | 20 | | 20 | | 25 | | 40 | ns | | t <sub>R</sub> | Input of Asynchronous<br>Reset to Registered<br>Output | | 15 | | 20 | | 20 | | 25 | | 40 | ns | | t <sub>ARW</sub> | Asynchronous Reset<br>Width <sup>[5]</sup> | 15 | | 20 | | 20 | | 25 | | 25 | | ns | | 1 <sub>ASW</sub> | Asynchronous Set<br>Width <sup>[5]</sup> | 15 | | 20 | | 20 | | 25 | | 25 | | ns | | t <sub>AR</sub> | Asynchronous Set/<br>Reset Recovery Time | 10 | | 12 | | 12 | | 15 | | 20 | | ns | | twp | Preload Pulse Width | 15 | | 15 | | 15 | | 15 | | 15 | | ns | | t <sub>SUP</sub> | Preload Set-Up Time | 15 | | 15 | | 15 | | 15 | | 15 | | ns | | t <sub>HP</sub> | Preload Hold Time | 15 | | 15 | | 15 | | 15 | | 15 | | ns | HIGH output or $V_{OL}$ +0.5V for an enabled LOW output. Please see part (c) of AC Test Loads and Waveforms for waveforms and measurement reference levels. Notes: 7. Part (a) of AC Test Loads was used for all parameters except t<sub>EA</sub>, t<sub>ER</sub>, t<sub>PZX</sub> and t<sub>PXZ</sub>, which use part (b). The parameters $t_{ER}$ and $t_{PXZ}$ are measured as the delay from the input disable logic threshold transition to $V_{OH}=0.5~V$ for an enabled # **Switching Waveform** # **Preload Switching Waveform** # **Asynchronous Reset** RA10-28 # **Asynchronous Set** RA10-29 # **Functional Logic Diagram** RA10-30 | Orgerii | Ordering Information | | | | | | | | |------------------|----------------------|-------------------------|----------------------|------------------|-----------------|---------------------------------------|--------------------|--| | I <sub>CC2</sub> | tpp<br>(ns) | t <sub>SU</sub><br>(ns) | t <sub>CO</sub> (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | | | 80 | 15 | 7 | 15 | PLDC20RA10-15HC | H64 | 28-Pin Windowed Leaded Chip Carrier | Commercial | | | | · | | | PLDC20RA10-15JC | J64 | 28-Lead Plastic Leaded Chip Carrier | | | | | | ' | 1 | PLDC20RA10-15PC | P13 | 24-Lead (300-Mil) Molded DIP | | | | | | | ļ | PLDC20RA10-15WC | W14 | 24-Lead (300-Mil) Windowed CerDIP | | | | | | l ' | 1 | CG7C324-A15HC | H64 | 28-Pin Windowed Leaded Chip Carrier | | | | | | | | CG7C324-A15JC | J64 | 28-Lead Plastic Leaded Chip Carrier | | | | 80 | 20 | 10 | 20 | PLDC20RA10-20HC | H64 | 28-Pin Windowed Leaded Chip Carrier | Commercial | | | | | | | PLDC20RA10-20JC | J64 | 28-Lead Plastic Leaded Chip Carrier | | | | | | ] | 1 | PLDC20RA10-20PC | P13 | 24-Lead (300-Mil) Molded DIP | | | | | | | | PLDC20RA10-20WC | W14 | 24-Lead (300-Mil) Windowed CerDIP | | | | | | | | CG7C324-A20HC | H64 | 28-Pin Windowed Leaded Chip Carrier | | | | | | | | CG7C324-A20JC | J64 | 28-Lead Plastic Leaded Chip Carrier | | | | 85 | 20 | 10 | 20 | PLDC20RA10-20DI | D14 | 24-Lcad (300-Mil) CerDIP | Industrial | | | | | | | PLDC20RA10-20JI | J64 | 28-Lead Plastic Leaded Chip Carrier | | | | | | 1 | | PLDC20RA10-20PI | P13 | 24-Lead (300-Mil) Molded DIP | | | | | | | | PLDC20RA10-20WI | W14 | 24-Lead (300-Mil) Windowed CerDIP | | | | | | | ] | PLDC20RA10-20DMB | D14 | 24-Lead (300-Mil) CerDIP | Military | | | | | | | PLDC20RA10~20HMB | H64 | 28-Pin Windowed Leaded Chip Carrier | | | | | l | 1 | | PLDC20RA10-20LMB | L64 | 28-Square Leadless Chip Carrier | | | | | | | | PLDC20RA10-2QMB | Q64 | 28-Pin Windowed Leadless Chip Carrier | | | | | 1 | | | PLDC20RA10-20WMB | W14 | 24-Lead (300-Mil) Windowed CerDIP | | | | 85 | 25 | 15 | 25 | PLDC20RA10-25DI | D14 | 24-Lead (300-Mil) CerDIP | Industrial | | | | | | | PLDC20RA10-25JI | J64 | 28-Lead Plastic Leaded Chip Carrier | | | | | | | | PLDC20RA10-25PI | P13 | 24-Lead (300-Mil) Molded DIP | | | | | | | | PLDC20RA10-25W1 | W14 | 24-Lead (300-Mil) Windowed CerDIP | | | | | | | | PLDC20RA10-25DMB | D14 | 24-Lead (300-Mil) CerDIP | Military | | | | Ì | | | PLDC20RA10-25HMB | H64 | 28-Pin Windowed Leaded Chip Carrier | | | | | | | | PLDC20RA10-25LMB | L64 | 28-Square Leadless Chip Carrier | 1 | | | | | | | PLDC20RA10-25QMB | Q64 | 28-Pin Windowed Leadless Chip Carrier | 1 | | | | | | | PLDC20RA10-25WMB | W14 | 24-Lead (300-Mil) Windowed CerDIP | 1 | | | 85 | 35 | 20 | 35 | PLDC20RA10-35DI | D14 | 24-Lead (300-Mil) CerDIP | Industrial | | | | | | | PLDC20RA10-3JI | J64 | 28-Lead Plastic Leaded Chip Carrier | | | | l ' | ] | | | PLDC20RA10-35PI | P13 | 24-Lead (300-Mil) Molded DIP | 1 | | | | | | | PLDC20RA10-35WI | W14 | 24-Lead (300-Mil) Windowed CerDIP | 1 | | | | | | | PLDC20RA10-35DMB | D14 | 24-Lead (300-Mil) CerDIP | Military | | | | Ī | | | PLDC20RA10-35HMB | H64 | 28-Pin Windowed Leaded Chip Carrier | 1 | | | | | | | PLDC20RA10-35LMB | L64 | 28-Square Leadless Chip Carrier | 1 | | | | | | | PLDC20RA10-35QMB | Q64 | 28-Pin Windowed Leadless Chip Carrier | 1 | | | | | | | PLDC20RA10-35WMB | W14 | 24-Lead (300-Mil) Windowed CerDIP | 1 | | # MILITARY SPECIFICATIONS Group A Subgroup Testing # **DC Characteristics** | Parameter | Subgroups | |------------------|-----------| | V <sub>OH</sub> | 1, 2, 3 | | V <sub>OL</sub> | 1, 2, 3 | | V <sub>III</sub> | 1, 2, 3 | | $V_{\rm IL}$ | 1, 2, 3 | | I <sub>IX</sub> | 1, 2, 3 | | I <sub>OZ</sub> | 1, 2, 3 | | $I_{CC}$ | 1, 2, 3 | # **Switching Characteristics** | Parameter | Subgroups | |------------------|-----------| | tpp | 9, 10, 11 | | t <sub>PZX</sub> | 9, 10, 11 | | t <sub>CO</sub> | 9, 10, 11 | | t <sub>SU</sub> | 9, 10, 11 | | t <sub>H</sub> | 9, 10, 11 | Document #: 38-00073-E