

#### **New Product**

## 150-mA Low Noise, Low Dropout Regulator

#### **APPLICATIONS**

- Cellular Phones, Wireless Handsets
- PDAs
- MP3 Players
- Digital Cameras
- Pagers
- Wireless Modem
- Noise-Sensitive Electronic Systems

#### **DESCRIPTION**

The SiP21106 150 mA BiCMOS low noise LDO voltage regulators are the perfect choice for low voltage low power applications. An ultra low ground current in addition to a low dropout voltage of 135 mV (at 150 mA load) helps to extend battery life and makes these ICs attractive for battery operated power systems and portable electronics. The SiP21108 does not require external noise bypass capacitor and the output voltage can be adjusted with an external resistor divider.

Systems requiring a quiet voltage source, such as RF applications, will benefit from the SiP21106's low output noise. These regulators allow stable operation with very small ceramic output capacitors, reducing required board space and component cost. The SiP21106/SiP21108 series are designed to maintain regulation while delivering 330 mA peak current to satisfy systems that have a high surge current upon turnon

An active pull-down circuit is built into the SiP21106/ SiP21108 to improve the output transient response and regulation. In shutdown mode, the output voltage is automatically discharged to ground by a 100  $\Omega$  N-Channel MOSFET.

The SiP21106/SiP21108 are available in a super thin lead (Pb)-free TSC75-6L package for operation over the industrial operation range (- 40 °C to 85 °C).

#### **FEATURES**

- TSC75-6L Package (1.6 x 1.6 x 0.6 mm)
- 1.0 % Output Voltage Accuracy at 25 °C
- Low Dropout Voltage: 135 mV at 150 mA
- SiP21106 Low Noise: 60 μV<sub>(rms)</sub> (10 Hz to 100 kHz Bandwidth) with 10 nF in full load range



- with 10 nF in full load range
  35 µA (typical) Ground Current at 1 mA Load
- 1 µA Maximum Shutdown Current at 85 °C
- Output Auto Discharge at Shutdown Mode
- Built-in Short Circuit (330 mA typical) and Thermal Protection
- SiP21108 Adjustable Output Voltage Option
- 40 °C to + 125 °C Junction Temperature Range for Operation
- Uses Low ESR Ceramic Capacitors
- Fixed 1.3 V to 5 V with 50 mV Steps

#### TYPICAL APPLICATION CIRCUIT

TSC75-6L Package



TSC75-6L Package





| ABSOLUTE MAXIMUM RATINGS                                   |                                |      |  |  |  |
|------------------------------------------------------------|--------------------------------|------|--|--|--|
| Parameter                                                  | Limit                          | Unit |  |  |  |
| Input Voltage, V <sub>IN</sub> to GND                      | - 0.3 to 6                     | V    |  |  |  |
| V <sub>EN</sub> (See Detailed Description)                 | - 0.3 to 6                     | V    |  |  |  |
| Output Current (I <sub>OUT</sub> )                         | Short Circuit Protected        |      |  |  |  |
| Output Voltage (V <sub>OUT</sub> )                         | - 0.3 to V <sub>IN</sub> + 0.3 | V    |  |  |  |
| Package Power Dissipation (P <sub>D</sub> ) <sup>a</sup>   | 420                            | mW   |  |  |  |
| Package Thermal Resistance (θ <sub>JA</sub> ) <sup>b</sup> | 131                            | °C/W |  |  |  |
| Maximum Junction Temperature, T <sub>J(max)</sub>          | 125                            |      |  |  |  |
| Storage Temperature, T <sub>STG</sub>                      | - 65 to 150                    | °C   |  |  |  |
| Lead Temperature, T <sub>L</sub> <sup>c</sup>              | 260                            | - 30 |  |  |  |

#### Notes:

- a. Derate 7.6 mW/°C above  $T_A = 70$  °C.
- b. Device mounted with all leads soldered or welded to PC board.
- c. Soldering for 5 sec.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING RANGE                  |            |      |  |  |  |
|----------------------------------------------|------------|------|--|--|--|
| Parameter                                    | Limit      | Unit |  |  |  |
| Input Voltage, V <sub>IN</sub>               | 2.2 to 5.5 | V    |  |  |  |
| Operating Ambient Temperature T <sub>A</sub> | - 40 to 85 | °C   |  |  |  |

| SPECIFICATIONS                     |                  |                                                                                                                                                                                                                   |                   |                  |       |                  |              |
|------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|-------|------------------|--------------|
| Parameter Symbol                   |                  | Test Conditions Unless Specified $V_{IN} = V_{OUT(nom)} + 1.0 \text{ V} = V_{EN}$ $I_{OUT} = 1 \text{ mA, } C_{IN} = 1  \mu\text{F, } C_{OUT} = 1  \mu\text{F}$ $-40 \text{ °C} < T_{A} < 85 \text{ °C for full}$ | Temp <sup>a</sup> | Min <sup>b</sup> | Турс  | Max <sup>b</sup> | Unit         |
|                                    | -                |                                                                                                                                                                                                                   | _                 | ı                |       | ı                |              |
| Input Voltage Range                | V <sub>IN</sub>  |                                                                                                                                                                                                                   | Full              | 2.2              |       | 5.5              | V            |
| Output Voltage Accuracy            | V <sub>OUT</sub> | I <sub>OUT</sub> = 1 mA                                                                                                                                                                                           | Room              | - 1.0            |       | 1.0              | %            |
|                                    | *001             | 1001 = 1 1117                                                                                                                                                                                                     | Full              | - 2.5            |       | 2.5              | 70           |
| Line Regulation                    |                  | All others                                                                                                                                                                                                        |                   | - 0.2            | 0.006 | 0.2              | %/V          |
| Line Regulation                    |                  | For 4.6 V to 5.0 V                                                                                                                                                                                                | Full              | - 0.4            |       | 0.4              | /o/ <b>V</b> |
|                                    |                  | I <sub>OUT</sub> = 50 mA                                                                                                                                                                                          | Room              |                  | 45    |                  | mV           |
|                                    |                  |                                                                                                                                                                                                                   | Full              |                  | 55    |                  |              |
| Dropout Voltage <sup>d, g</sup>    | V                | 1.00 4                                                                                                                                                                                                            | Room              |                  | 90    |                  |              |
| $(V_{OUT(nom)} \ge 2.4 \text{ V})$ | $V_{DO}$         | I <sub>OUT</sub> = 100 mA                                                                                                                                                                                         | Full              |                  | 106   |                  |              |
|                                    |                  | I <sub>OUT</sub> = 150 mA                                                                                                                                                                                         | Room              |                  | 135   | 180              |              |
|                                    |                  |                                                                                                                                                                                                                   | Full              |                  | 160   | 240              |              |
| Ground Pin Current <sup>e</sup>    |                  |                                                                                                                                                                                                                   | Room              |                  | 35    | 75               |              |
|                                    | I <sub>GND</sub> | I <sub>OUT</sub> = 1 mA                                                                                                                                                                                           | Full              |                  | 38    | 85               |              |
|                                    |                  |                                                                                                                                                                                                                   | Room              |                  | 38    |                  | μA           |
|                                    | J 5.1.5          | I <sub>OUT</sub> = 100 mA                                                                                                                                                                                         | Full              |                  | 39    |                  | 1            |
|                                    |                  | I <sub>OUT</sub> = 150 mA                                                                                                                                                                                         | Room              |                  | 41    | 75               |              |





| SPECIFICATIONS                             |                                                                |                                                                                                                                                                                                                              |                                                                                           |                          |                  |       |                  |          |
|--------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------|------------------|-------|------------------|----------|
| Parameter                                  | Symbol                                                         | Test Conditions Unless Specified $V_{IN} = V_{OUT(nom)} + 1.0 \text{ V}$ $I_{OUT} = 1 \text{ mA, } C_{IN} = 1  \mu\text{F, } C_{OUT} = 1  \mu\text{F}$ $-40 ^{\circ}\text{C} < T_{A} < 85 ^{\circ}\text{C} \text{ for full}$ |                                                                                           | <b>Temp</b> <sup>a</sup> | Min <sup>b</sup> | Турс  | Max <sup>b</sup> | Unit     |
|                                            |                                                                |                                                                                                                                                                                                                              |                                                                                           |                          |                  |       |                  |          |
| Output Noise Voltage <sup>f</sup><br>(RMS) | e <sub>N</sub>                                                 | $V_{OUT(nom)} = 2.8 \text{ V, BW} = 10 \text{ Hz to } 100 \text{ kHz,}$<br>1 mA < $I_{OUT}$ < 150 mA,<br>$C_{BP} = 0.01 \mu F$                                                                                               |                                                                                           | Room                     |                  | 60    |                  | μV       |
| (TIMO)                                     |                                                                | V <sub>OUT(nom)</sub> = 2.8 V, BW = 10<br>1 mA < I <sub>OUT</sub> < 15                                                                                                                                                       | V <sub>OUT(nom)</sub> = 2.8 V, BW = 10 Hz to 100 kHz,<br>1 mA < I <sub>OUT</sub> < 150 mA |                          |                  | 350   |                  | μV       |
|                                            |                                                                |                                                                                                                                                                                                                              | f = 1 kHz                                                                                 | Room                     |                  | 70    |                  |          |
| Ripple Rejection                           | PSRR                                                           | I <sub>OUT</sub> = 150 mA                                                                                                                                                                                                    | f = 10 kHz                                                                                | Room                     |                  | 55    |                  | dB       |
|                                            |                                                                |                                                                                                                                                                                                                              | f = 100 kHz                                                                               | Room                     |                  | 25    |                  |          |
| Load Regulation                            | V <sub>OUT</sub> ≥ 2.5 V,<br>l <sub>OUT</sub> : 1 mA to 150 mA |                                                                                                                                                                                                                              | /,<br>0 mA                                                                                | Room                     |                  | 0.003 | 0.006            | <u> </u> |
| Load Negulation                            | LDIT                                                           | V <sub>OUT</sub> < 2.5 V,<br>I <sub>OUT</sub> : 1 mA to 150 mA                                                                                                                                                               |                                                                                           | Room                     |                  | 0.005 | 0.009            | %/mA     |
| Auto Discharge Resistance                  | R <sub>DIS</sub>                                               | V <sub>OUT</sub> = 2 V                                                                                                                                                                                                       |                                                                                           | Room                     |                  | 100   |                  | Ω        |
| Thermal Shutdown Junction Temperature      | T <sub>J(S/D)</sub>                                            |                                                                                                                                                                                                                              |                                                                                           | Room                     |                  | 160   |                  | °C       |
| Thermal Hysteresis                         | T <sub>HYST</sub>                                              |                                                                                                                                                                                                                              |                                                                                           | Room                     |                  | 20    |                  |          |
| Output Current Limit                       | I <sub>O_LIMIT</sub>                                           | V <sub>OUT</sub> = 0 V                                                                                                                                                                                                       |                                                                                           | Room                     | 170              | 330   | 600              | mA       |
| Shutdown Supply Current                    | I <sub>CC(off)</sub>                                           | V <sub>EN</sub> = 0 V                                                                                                                                                                                                        |                                                                                           | Room                     |                  | 0.02  | 1                | μΑ       |
| EN Dia Ingga Vallaga                       | $V_{ENH}$                                                      | High = Regulator ON (Rising)  Low = Regulator OFF (Falling)                                                                                                                                                                  |                                                                                           | Full                     | 1.2              |       | 5.5              | V        |
| EN Pin Input Voltage                       | V <sub>ENL</sub>                                               |                                                                                                                                                                                                                              |                                                                                           | Full                     |                  |       | 0.4              | , v      |
| V <sub>EN</sub> Pin Input Current          | I <sub>EN</sub>                                                |                                                                                                                                                                                                                              |                                                                                           | Room                     |                  | 0.009 |                  | μΑ       |
| Output Voltage Turn-On Time                | t <sub>on</sub>                                                | EN to V <sub>OUT</sub> delay; I <sub>OUT</sub> = 1 mA                                                                                                                                                                        |                                                                                           |                          |                  | 70    |                  | μS       |
| Adjustable Voltage Section (SiP21          | 108 Version only                                               | )                                                                                                                                                                                                                            |                                                                                           |                          |                  |       |                  |          |
| Feedback Voltage                           | $V_{Adj}$                                                      |                                                                                                                                                                                                                              |                                                                                           |                          | 1.188            | 1.2   | 1.212            | V        |
|                                            | Auj                                                            |                                                                                                                                                                                                                              |                                                                                           | Full                     | 1.170            |       | 1.230            |          |

#### Notes:

- a. Room = 25 °C, Full = 40 to 85 °C.
- b. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum.
- c. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
- d. Dropout voltage is defined as the input-to-output differential voltage at which the output voltage drops 2 % below its nominal I value with constant load. For outputs = 2.2 V, dropout voltage is not applicable due to 2.2 V minimum input voltage requirement.
- e. Ground current is specified for normal operation as well as "drop-out" operation.
- f. Output noise is proportional to output voltage. Use formula  $e_N = 60 \mu V (rms)^* V_{OUT} / 2.8 V$ .
- g.  $V_{OUT(nom)}$  is  $V_{OUT}$  when measured with a 1 V differential to  $V_{IN}$ .

# VISHAY.

#### **TIMING WAVEFORMS**



#### **PIN CONFIGURATION**



Figure 2.

| PIN DESCRIPTION |                  |                                                                                                                                                                                                                                                                                             |  |  |  |
|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Number      | Name             | Function                                                                                                                                                                                                                                                                                    |  |  |  |
| 1               | EN               | By applying less than 0.4 V to this pin, the device will be turned off. Connect this pin to $V_{\rm IN}$ if unused. Do not leave floating.                                                                                                                                                  |  |  |  |
| 2               | GND              | Ground pin. For better thermal capability, directly connected to large ground plane.                                                                                                                                                                                                        |  |  |  |
| 3               | V <sub>IN</sub>  | Input supply pin. Bypass this pin with a 1-µF ceramic or tantalum capacitor to groun                                                                                                                                                                                                        |  |  |  |
| 4               | V <sub>OUT</sub> | Output voltage. Connect C <sub>OUT</sub> between this pin and ground.                                                                                                                                                                                                                       |  |  |  |
| 5               | NC               | No Connection.                                                                                                                                                                                                                                                                              |  |  |  |
| 6               | BP/Adj           | <ul> <li>- BP (SiP21106): Noise bypass pin. For low noise applications, a 10 nF ceramic capacitor should be connected from this pin to ground.</li> <li>- Adj (SiP21108): Adjust input pin. Connect feedback resistors to program the output voltage for trim value of 1.2005 V.</li> </ul> |  |  |  |

| ORDERING INFORMATION |         |            |                   |          |  |  |  |
|----------------------|---------|------------|-------------------|----------|--|--|--|
| Part Number          | Marking | Voltage    | Temperature Range | Package  |  |  |  |
| SiP21108DVP-T1-E3    | AA      | Adjustable |                   |          |  |  |  |
| SiP21106DVP-18-T1-E3 | BG      | 1.8        |                   |          |  |  |  |
| SiP21106DVP-28-T1-E3 | BT      | 2.8        | - 40 °C to 85 °C  | TSC75-6L |  |  |  |
| SiP21106DVP-33-T1-E3 | BY      | 3.3        |                   |          |  |  |  |
| SiP21106DVP-46-T1-E3 | CM      | 4.6        |                   |          |  |  |  |

Note:

Other fixed output voltage options are available. Please contact your Vishay sales representative or distributor for details.



#### **TYPICAL CHARACTERISTICS**





**Output Voltage Accuracy vs. Temperature** 







**Dropout Voltage vs. Output Voltage** 



**Dropout Voltage vs. Temperature** 



Ground Current vs. Temperature

# VISHAY

#### **TYPICAL CHARACTERISTICS**



**Ground Current vs. Output Current** 



Ground Current vs. Input Voltage at 25 °C



2.820 SiP21106: 2.8 V  $V_{IN} = 3.8 \text{ V}$ 2.800  $I_{OUT} = 1 \text{ mA}$  $V_{OUT}(V)$ 2.780  $I_{OUT} = 50 \text{ mA}$ 2.760  $I_{OUT} = 150 \text{ mA}$ 2.740 - 15 10 85 35 60 - 40 Temperature (°C)

**Output Voltage Accuracy vs. Load Current** 





#### **TYPICAL OPERATING WAVEFORMS**



# VISHAY.

#### TYPICAL OPERATING WAVEFORMS









20 μS/DIV Output Voltage Power-Down

20 μS/DIV Output Voltage Start-Up

#### **TYPICAL WAVEFORMS**







#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 3.

#### **DETAILED DESCRIPTION**

As shown in the block diagram, the circuit consists of a bandgap reference, error amplifier, P-Channel pass transistor and internal feedback resistor voltage divider, which is used to monitor the output voltage.

A constant 1.2 V bandgap reference voltage is applied to the inverting input of the error amplifier. The error amplifier compares this reference with the feedback voltage on its non-inverting input and amplifies the difference. If the feedback voltage is lower than the reference voltage, the pass-transistor gate is pulled low. This increases the MOSFET's gate to source voltage and allows more current to pass through the transistor to the output which increases the output voltage. Conversely, if the feedback voltage is higher than the reference voltage, the pass transistor gate is pulled high, decreasing the gate-to-source voltage, thereby allowing less current to pass to the output and causing it to drop.

An external 10 nF bypass capacitor connected to the BP pin of SiP21106 reduces noise at the output.

#### **Internal P-Channel Pass Transistor**

A 0.9  $\Omega$  (typical) P-Channel MOSFET is used as the pass transistor for the SiP21106/SiP21108 part series. The MOSFET transistor offers many advantages over the more, formerly, common PNP pass transistor designs, which ultimately result in longer battery lifetime. The main disadvantage of PNP pass transistors is that they require a certain base current to stay on, which significantly increases under heavy load conditions. In addition, during dropout, when the pass tranthe PNP saturates. regulators considerable current. In contrast, P-Channel MOS-FETS require virtually zero-base drive and do not suffer from the stated problems. These savings in base drive current translate to lower quiescent current which is typical around 30 µA as shown in the Typical Characteristics



#### **Output Voltage Selection**

The SiP21106 has fixed voltage outputs that are preset to voltages from 1.8 V to 4.6 V (see Ordering Information).



Figure 4.

The SiP21108 has a user-adjustable output that can be set through the resistor feedback network consisting of  $R_1$  and  $R_2$ .  $R_2$  range of 100K to 400K is recommended to be consistent with ground current specification.  $R_1$  can then be determined by the following equation:

$$R_1 = R_2 x \left( \frac{V_{OUT}}{V_{ref}} - 1 \right)$$

Where  $V_{ref}$  is typically 1.2005 V. Use 1 % or better resistors for better output voltage accuracy (see Figure 4).

#### **Current Limit**

The SiP21106/SiP21108 include a current limit block which monitors the current passing through the pass transistor through a current mirror and controls the gate voltage of the MOSFET, limiting the output current to 330 mA (typical). This current limit feature allows for the output to be shorted to ground for an indefinite amount of time without damaging the device.

#### **Thermal-Overload Protection**

The thermal overload protection limits the total power dissipation and protects the device from being damaged. When the junction temperature exceeds  $T_J = 150~^{\circ}\text{C}$ , the device turns the P-Channel pass transistor off allowing the device to cool down. Once the temperature drops by about 20  $^{\circ}\text{C}$ , the thermal sensor turns the pass transistor on again and resumes normal operation. Consequently, a continuous thermal overload condition will result in a pulsed output. It is generally recommended to not exceed the junction temperature rating of 125  $^{\circ}\text{C}$  for continuous operation.



#### Noise Reduction in SiP21106

For the SiP21106, an external 10 nF bypass capacitor at BP pin is used to create a low pass filter for noise reduction. The startup time is fast, since a power-on circuit pre-charges the bypass capacitor. After the power-up sequence the pre-charge circuit is switched to standby mode in order to save current. It is therefore not recommended to use larger bypass capacitor values than 50 nF. When the circuit is used without a capacitor, stable operation is guaranteed.

#### Shutdown and Auto-Dischage/No-Discharge

Bringing the EN voltage low will place the part in shutdown mode where the device output enters a high-impedance state and the quiescent current is reduced to below 1  $\mu$ A, reducing the drain on the battery in standby mode and increasing standby time. Connect EN pin to input for normal operation. The output has an internal pull down to discharge the output to ground when the EN pin is low. The internal pull down is a 100  $\Omega$  typical resistor, which can discharge a 1  $\mu$ F in less than 1 mS. Refer to *Typical Operating Waveforms* for turn-off waveforms.

#### **APPLICATION INFORMATION**

# Input/Output Capacitor Selection and Regulator Stability

It is recommended that a low ESR 1 µF capacitor be used on the SiP21106/SiP21108 input. A larger input capacitance with lower ESR would improve noise rejection and line-transient response. A larger input bypass capacitor may be required in applications involving long inductive traces between the source and LDO. The circuit is stable with only a small output capacitor equal to 6 nF/mA ( $\approx$  1  $\mu$ F at 150 mA) of load. Since the bandwidth of the error amplifier is around 1 - 3 MHz and the dominant pole is at the output node, the capacitor should be capacitive in this range, i.e., for 150 mA load current, an ESR < 0.4  $\Omega$  is necessary. Parasitic inductance of about 10 nH can be tolerated. Applying a larger output capacitor would increase power supply rejection and improve load-transient response. Some ceramic dielectrics such as the Z5U and Y5V exhibit large capacitance and ESR variation over temperature. If such capacitors are used, a 2.2 µF or larger value may be needed to ensure stability over the industrial temperature range. If using higher quality ceramic capacitors, such as those with X7R and Y7R dielectrics, a 1  $\mu$ F capacitor will be sufficient at all operating temperatures.

#### **Operating Region and Power Dissipation**

An important consideration when designing power supplies is the maximum allowable power dissipation of a part. The maximum power dissipation in any application is dependant on the maximum junction temperature,  $T_{J(max)}=125~^{\circ}C$ , the ambient temperature,  $T_{A}$ , and the junction-to-ambient thermal resistance for the package, which is the summation of  $\theta_{J\text{-}C}$ , the thermal resistance of the package, and  $\theta_{C\text{-}A}$ , the thermal resistance through the PC board and copper traces. Power dissipation may be formulaically expressed as:

$$P_{(max)} = \frac{T_{J (max)} - T_{A}}{\theta_{J-C} + \theta_{C-A}}$$

The GND pin of the SiP21106/SiP21108 acts as both the electrical connection to GND as well as a path for channeling away heat. Connect this pin to a GND plane to maximize heat dissipation. Once maximum powChanneler dissipation is calculated using the equation above, the maximum allowable output current for any input/output potential can be calculated as

$$I_{OUT(max)} = \frac{P_{(max)}}{V_{IN} - V_{OUT}}$$

#### **PCB Layout**

The component placement around the LDO should be done carefully to achieve good dynamic line and load response. The input and noise capacitor should be kept close to the LDO. The rise in junction temperature depends on how efficiently the heat is carried away from junction-to-ambient. The junction-to-lead thermal impedance is a characteristic of the package and is fixed. The thermal impedance between lead-to-ambient can be reduced by increasing the copper area on PCB. Increase the input, output and ground trace area to reduce the junction-to-ambient thermal impedance.

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?74442">http://www.vishay.com/ppg?74442</a>.

## **Legal Disclaimer Notice**



Vishay

### **Notice**

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.

www.vishay.com Revision: 08-Apr-05