

# PCI 6152 (HB1-SE) PCI-to-PCI Bridge Data Book



# PCI 6152 (HB1-SE) PCI-to-PCI Bridge Data Book

Version 2.0

May 2003

 Website:
 http://www.plxtech.com

 Technical Support:
 http://www.plxtech.com/support

 Phone:
 408 774-9060

 800 759-3735
 Fax:
 408 774-2169

© 2003 PLX Technology, Inc. All rights reserved.

PLX Technology, Inc. retains the right to make changes to this product at any time, without notice. Products may have minor variations to this publication, known as errata. PLX assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of PLX products.

PLX Technology and the PLX logo are registered trademarks of PLX Technology, Inc. Other brands and names are property of their respective owners.

## These devices are not designed, intended, authorized, or warranted to be suitable for use in medical, life-support applications, devices or systems or other critical applications.

PLX Part Number: PCI 6152-CC33BC; Former HiNT Part Number: HB1-SE33B PLX Part Number: PCI 6152-CC33PC; Former HiNT Part Number: HB1-SE33P PLX Part Number: PCI 6152-CC66BC; Former HiNT Part Number: HB1-SE66

Order Number: 6152-SIL-DB-P1-2.0

Printed in the USA, May 2003

## PCI 6152 PCI-to-PCI Bridge

The PLX PCI 6152 is a family of three very low power 32-bit PCI-to-PCI bridges: PCI 6152 33BC, PCI 6152 33PC and PCI 6152 66PC. PCI 6152 66PC is capable of running at 66 MHz PCI Bus and PCI 6152 33BC and PCI 6152 33PC runs at 33 MHz. All parts are specially designed for applications that require high performance 32-bit PCI bus expansion. Add-in card designers can use PCI 6152 to expand PCI connection capacity beyond the limitation of a single PCI device. Designers can use PCI 6152 to build multi-device PCI cards such as RAID controllers and other multimedia applications.

| Part numbers a | nd Description: |
|----------------|-----------------|
|----------------|-----------------|

| Part Number   | Description                                             | Package Type     |
|---------------|---------------------------------------------------------|------------------|
| PCI 6152 33BC | 33 MHz, 32-bit PCI interface                            | 160-pin Tiny BGA |
| PCI 6152 66PC | 66 MHz, 32-bit PCI interface                            | 160-pin Tiny BGA |
|               | (AGP 2x port compatible)                                |                  |
| PCI 6152 33PC | Intel 21152 pin compatible 33 MHz, 32-bit PCI interface | 160-pin PQFP     |

- PCI Local Bus Specification Rev. 2.2 with VPD support
- PCI 6152 66BC is 66 MHz capable and PCI 6152 33BC and 33PC run at 33 MHz
- Synchronous primary and secondary PCI bus operation
- Compact PCI Hot Swap Friendly support with Ejector connection
- High performance, no retry penalty flow with uninterrupted 0 wait state burst up to 1K bytes
- Provides 4 Dwords buffering for posted write transactions and 4 Dwords for prefetchable read transactions each direction
- PCI Mobile Design Guide Rev. 1.1
- Power Management D3 Cold Wakeup capable
- Concurrent primary and secondary port operation supports traffic isolation
- Provides programmable arbitration support for 4 bus masters on secondary interface
- 5 Buffered secondary PCI clock outputs
- 4 GPIO pins
- Enhanced address decoding
  - Support 32-bit I/O address range
  - Support 64-bit memory- address range
  - ISA aware mode for legacy support in the first 64KB of I/O address range
  - VGA addressing and VGA palette snooping support
- Supports 3.3V PCI with 5V tolerant I/O



## History

| Revision | Date     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.1      | 3/27/01  | Corrected register C4h, bit 4,5 description. Default should be 2 clocks delay.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 1.2      | 4/9/01   | Updated Company Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1.3      | 4/24/01  | Corrected description of register 28h and 2Ch register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1.4      | 4/30/01  | Updated Revision ID description at register 8h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1.5      | 7/12/01  | Enhanced EEPROM Section description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 2.0      | 05/28/03 | <ul> <li>This release reflects PLX part numbering.</li> <li>Changed "SRST_L to "S_RST_L", 3 places, in Register 3Eh</li> <li>Changed Register 82h, bits 11-15 description</li> <li>Changed Dual Address Cycle (1101) values from "N" to "Y" in Table 8-1</li> <li>Globally changed LDEV, LDEV#, and DEVSEL to DEVSEL_L</li> <li>Changed Case 1 and 3 descriptions in Section 8.6</li> <li>Removed secondary clock information from bullet 2 and S_RST# bullets (4<sup>th</sup> and 6<sup>th</sup>) from Section 13.2</li> <li>Updated Master on primary and secondary response in Section 14</li> <li>Removed synchronous design information from Section 16</li> </ul> |  |

## Contents

|                                                                                                                                                                                                                         | TORY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 6                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 1                                                                                                                                                                                                                       | REGISTER INDEX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 11                                                                                                           |
| 1                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                              |
| <u>2</u>                                                                                                                                                                                                                | INTRODUCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | . 12                                                                                                         |
|                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                              |
| <u>3</u>                                                                                                                                                                                                                | ORDERING INFORMATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 12                                                                                                         |
| 4                                                                                                                                                                                                                       | PIN DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | . 13                                                                                                         |
| -                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                              |
| <u>5</u>                                                                                                                                                                                                                | SIGNAL DEFINITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 14                                                                                                         |
| <u>5.1</u>                                                                                                                                                                                                              | PRIMARY BUS INTERFACE SIGNALS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                              |
| <u>5.2</u>                                                                                                                                                                                                              | SECONDARY BUS INTERFACE SIGNALS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                              |
| <u>5.3</u>                                                                                                                                                                                                              | CLOCK SIGNALS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                              |
| <u>5.4</u>                                                                                                                                                                                                              | RESET SIGNALS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                              |
| <u>5.5</u>                                                                                                                                                                                                              | HOT SWAP SIGNALS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                              |
| <u>5.6</u>                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                              |
| <u>5.7</u>                                                                                                                                                                                                              | Power Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 18                                                                                                         |
| <u>6</u>                                                                                                                                                                                                                | PIN ASSIGNMENT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 19                                                                                                         |
|                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00                                                                                                           |
| <u>6.1</u>                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                              |
| _                                                                                                                                                                                                                       | Pin Assignment Sorted by Location           2.1.2         Pin Assignment Sorted by Signal Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                              |
| <u>0</u>                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                              |
| <u>7</u>                                                                                                                                                                                                                | CONFIGURATION REGISTERS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | . 24                                                                                                         |
| 7.1                                                                                                                                                                                                                     | CONFIGURATION SPACE MAP – TRANSPARENT MODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | .24                                                                                                          |
| 7.2                                                                                                                                                                                                                     | CONFIGURATION REGISTER DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | . 26                                                                                                         |
| <u>8</u>                                                                                                                                                                                                                | PCI BUS OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 45                                                                                                         |
|                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                              |
|                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 15                                                                                                           |
| 8.1<br>8.2                                                                                                                                                                                                              | TYPES OF TRANSACTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                              |
| 8.2                                                                                                                                                                                                                     | ADDRESS PHASE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 46                                                                                                         |
| <u>8.2</u><br>8.3                                                                                                                                                                                                       | Address Phase<br>Device Select (DEVSEL_L) Generation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 46<br>. 46                                                                                                 |
| <u>8.2</u><br><u>8.3</u><br><u>8.4</u>                                                                                                                                                                                  | ADDRESS PHASE<br>DEVICE SELECT (DEVSEL_L) GENERATION<br>DATA PHASE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | . 46<br>. 46<br>. 46                                                                                         |
| 8.2<br>8.3<br>8.4<br>8.5                                                                                                                                                                                                | Address Phase<br>Device Select (DEVSEL_L) Generation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 46<br>. 46<br>. 46<br>. 47                                                                                 |
| <u>8.2</u><br><u>8.3</u><br><u>8.4</u>                                                                                                                                                                                  | ADDRESS PHASE<br>DEVICE SELECT (DEVSEL_L) GENERATION<br>DATA PHASE<br>WRITE TRANSACTIONS<br>READ TRANSACTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 46<br>46<br>46<br>47<br>47                                                                                   |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.6<br>8.7                                                                                                                                                                           | ADDRESS PHASE<br>DEVICE SELECT (DEVSEL_L) GENERATION<br>DATA PHASE<br>WRITE TRANSACTIONS<br>READ TRANSACTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 46<br>. 46<br>. 46<br>. 47<br>. 47<br>. 48                                                                 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.6<br>8.7<br>8.7                                                                                                                                                                    | ADDRESS PHASE<br>DEVICE SELECT (DEVSEL_L) GENERATION<br>DATA PHASE<br>WRITE TRANSACTIONS<br>READ TRANSACTIONS<br>CONFIGURATION TRANSACTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | . 46<br>. 46<br>. 47<br>. 47<br>. 47<br>. 48<br>. 48                                                         |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.6<br>8.7<br>8.7<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                                                                                    | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1         Type 0 Access to PCI 6152                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 46<br>. 46<br>. 47<br>. 47<br>. 48<br>. 48<br>. 48                                                         |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.7<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                                                                                           | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1       Type 0 Access to PCI 6152         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 46<br>. 46<br>. 47<br>. 47<br>. 47<br>. 48<br>. 48<br>. 49<br>. 51<br>. 52                                 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.6<br>8.7<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                                                                                 | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1       Type 0 Access to PCI 6152         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles         TRANSACTION TERMINATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 46<br>. 46<br>. 47<br>. 47<br>. 48<br>. 48<br>. 48<br>. 49<br>. 51<br>. 52<br>. 53                         |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.7<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                                                                                           | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1       Type 0 Access to PCI 6152         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles         TRANSACTION TERMINATION         2.8.1       Master Termination Initiated by PCI 6152                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | . 46<br>. 46<br>. 47<br>. 47<br>. 48<br>. 49<br>. 51<br>. 52<br>. 53<br>. 53                                 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                                                                                        | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1       Type 0 Access to PCI 6152         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles         TRANSACTION TERMINATION         2.8.1       Master Termination Initiated by PCI 6152         3.8.2       Master Abort Received by PCI 6152                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 46<br>. 46<br>. 47<br>. 47<br>. 47<br>. 48<br>. 48<br>. 49<br>. 51<br>. 52<br>. 53<br>. 53<br>. 54         |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8<br>8.6<br>8.7<br>8<br>8.8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                                                                        | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1       Type 0 Access to PCI 6152         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles         TRANSACTION TERMINATION         2.8.1       Master Termination Initiated by PCI 6152         2.8.2       Master Abort Received by PCI 6152         2.8.3       Target Termination Received by PCI 6152                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 46<br>. 46<br>. 47<br>. 47<br>. 47<br>. 47<br>. 47<br>. 47<br>. 47<br>. 47                                 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8<br>8.6<br>8.7<br>8<br>8.8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                                                                        | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1       Type 0 Access to PCI 6152         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles         TRANSACTION TERMINATION         2.8.1       Master Termination Initiated by PCI 6152         3.8.2       Master Abort Received by PCI 6152                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 46<br>. 46<br>. 47<br>. 47<br>. 47<br>. 47<br>. 47<br>. 47<br>. 47<br>. 47                                 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8<br>8.6<br>8.7<br>8<br>8.8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8                                                                        | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1       Type 0 Access to PCI 6152         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles         TRANSACTION TERMINATION         2.8.1       Master Termination Initiated by PCI 6152         2.8.2       Master Abort Received by PCI 6152         2.8.3       Target Termination Received by PCI 6152                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 46<br>. 46<br>. 47<br>. 47<br>. 48<br>. 47<br>. 48<br>. 47<br>. 51<br>. 52<br>. 53<br>. 53<br>. 54<br>. 57 |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.6<br>8.7<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8<br>8<br>8.8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8 | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS         2.7.1       Type 0 Access to PCI 6152         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles         TRANSACTION TERMINATION         2.8.1       Master Termination Initiated by PCI 6152         3.3       Target Termination Received by PCI 6152         3.4       Target Termination Initiated by PCI 6152         3.4       Target Termination Initiated by PCI 6152                                                                                                                                                                                                                                                                                                                                                                                                                                                     | . 46<br>. 46<br>. 47<br>. 47<br>. 48<br>. 49<br>. 51<br>. 52<br>. 53<br>. 53<br>. 54<br>. 57<br>. 58         |
| 8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.6<br>8.7<br>8.6<br>8.7<br>8.6<br>8.7<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8<br>8.8                                                                         | ADDRESS PHASE         DEVICE SELECT (DEVSEL L) GENERATION         DATA PHASE         WRITE TRANSACTIONS         READ TRANSACTIONS         CONFIGURATION TRANSACTIONS.         2.7.1       Type 0 Access to PCI 6152.         2.7.2       Type 1 to Type 0 Translation         2.7.3       Type 1 to Type 1 Forwarding         2.7.4       Special Cycles.         TRANSACTION TERMINATION         2.8.1       Master Termination Initiated by PCI 6152         3.8.2       Master Termination Received by PCI 6152         3.8.3       Target Termination Initiated by PCI 6152         3.8.4       Target Termination Initiated by PCI 6152 | . 46<br>. 46<br>. 47<br>. 47<br>. 48<br>. 47<br>. 51<br>. 52<br>. 53<br>. 53<br>. 54<br>. 57<br>. 58<br>. 58 |

| <u>9.2</u>          |                                                                    |            |
|---------------------|--------------------------------------------------------------------|------------|
| <u>9.3</u>          | MEMORY ADDRESS DECODING                                            |            |
| <u>9.3</u>          | 1 <u>Memory-Mapped I/O Base and Limit Address Registers</u>        | . 61       |
| 10                  | PCI BUS ARBITRATION                                                | . 62       |
|                     | PRIMARY PCI BUS ARBITRATION                                        |            |
| <u>10.1</u><br>10.2 | SECONDARY PCI BUS ARBITRATION                                      |            |
| 10.2                |                                                                    |            |
| <u>11</u>           | TRANSACTION DELAY                                                  | . 63       |
| 12                  | ERROR HANDLING                                                     | 6/         |
|                     |                                                                    |            |
| <u>12.1</u>         | ADDRESS PARITY ERRORS                                              |            |
| 12.2                | DATA PARITY ERRORS                                                 |            |
| <u>12.</u><br>12.   |                                                                    | . 65<br>65 |
| <u>12.4</u>         | DATA PARITY ERROR REPORTING SUMMARY                                |            |
| 12.4                | SYSTEM ERROR (SERR#) REPORTING                                     |            |
|                     |                                                                    |            |
| <u>13</u>           | RESET                                                              |            |
| <u>13.1</u>         | PRIMARY INTERFACE RESET                                            |            |
| <u>13.2</u>         | SECONDARY INTERFACE RESET                                          | . 70       |
| 14                  | BRIDGE BEHAVIOR                                                    | .71        |
|                     | ABNORMAL TERMINATION (INITIATED BY BRIDGE MASTER)                  | 70         |
| <u>14.1</u><br>14.  |                                                                    | . 12<br>72 |
| <u>14.</u><br>14.   |                                                                    |            |
| 14.2                | Configuration Type #1 to type #0 Conversion                        |            |
| 14.3                | CONFIGURATION TYPE #1 TO TYPE #1 BY-PASSING                        |            |
| 14.4                | TYPE-0 CONFIGURATION CYCLE FILTER MODE                             |            |
| 14.5                | DECODING                                                           |            |
| 14.6                | SECONDARY MASTER                                                   |            |
| <u>14.7</u>         | PCI CLOCK RUN FEATURE                                              | . 74       |
| 15                  | CLOCKS                                                             | .75        |
|                     | PRIMARY AND SECONDARY CLOCK INPUTS                                 |            |
| <u>15.1</u><br>15.2 | PRIMARY AND SECONDARY CLOCK INPUTS                                 |            |
|                     |                                                                    |            |
| <u>16</u>           | 66-MHZ OPERATION                                                   | . 76       |
| 17                  | MISCELLANEOUS OPTIONS                                              | 77         |
|                     |                                                                    |            |
| <u>17.1</u>         |                                                                    | . 77       |
| <u>17.</u>          | Auto Mode EEPROM Access           1.2         EEPROM Mode at Reset |            |
| <u>17.</u><br>17.   |                                                                    |            |
| 17.                 |                                                                    |            |
| 17.2                | <u>GENERAL PURPOSE I/O INTERFACE</u>                               |            |
| 17.3                | VITAL PRODUCT DATA                                                 |            |
|                     | PCI POWER MANAGEMENT                                               |            |
| <u>18</u>           |                                                                    | . 0 1      |
| <u>19</u>           | HOT SWAP                                                           | . 82       |
|                     |                                                                    |            |
| <u>19.1</u><br>19.2 | HOT SWAP INSERTION                                                 |            |
| 13.2                | HOT OWAF LATRACTION                                                | . 02       |

| <u>20</u>  | PACKAGE SPECIFICATIONS                                                       | 83  |
|------------|------------------------------------------------------------------------------|-----|
| 20.1       | 160-PIN TINY BGA                                                             |     |
| 20.2       | 160-PIN STANDARD PQFP                                                        |     |
| 21         | ELECTRICAL SPECIFICATIONS                                                    | 87  |
| 21.1       | MAXIMUM RATINGS                                                              | 87  |
| 21.2       | FUNCTIONAL OPERATING RANGE                                                   |     |
| 21.3       | DC ELECTRICAL CHARACTERISTICS                                                |     |
| 21.4       | PCI CLOCK SIGNAL AC PARAMETER MEASUREMENTS.                                  |     |
|            | 4.1 33 MHz PCI Clock Signal AC parameters                                    |     |
|            | 4.2 66 MHz PCI Clock Signal AC parameters                                    |     |
|            | PCI SIGNAL TIMING SPECIFICATION                                              |     |
| <u>21.</u> | 5.1 <u>33 MHz PCI Signal Timing</u>                                          |     |
| <u>21.</u> | 5.2 <u>66 MHz PCI Signal Timing</u>                                          | 91  |
|            | ENDIX A: PCI 6152 33PC PART DESCRIPTION                                      | 92  |
| PCI 6      | 152 33PC 160 PIN PINOUT                                                      |     |
| -          | Assignment Sorted by Location                                                |     |
|            | Assignment Sorted by Signal Name                                             |     |
|            | 152 33PC vs 21152 PINOUT COMPARISON                                          |     |
| APPE       | ENDIX B : SAMPLE SCHEMATICS                                                  | 98  |
| APPE       | ENDIX C: APPLICATION NOTES                                                   | 104 |
| PCI 6      | 152 66BC APPLICATION NOTE 1: CONNECTING PCI 6152 66BC TO THE AGP INTERFACE   |     |
|            | DUCTION                                                                      |     |
| -          | AL APPLICATIONS                                                              |     |
| -          | CONSIDERATION                                                                |     |
| APPE       | ENDIX D: TIMING DIAGRAMS                                                     | 105 |
| FIGUF      | RE 1 : PRIMARY TO SECONDARY TYPE 1 TO TYPE 0 CONFIGURATION CYCLE CONVERSION. | 105 |
|            | RE 2 : PRIMARY TO SECONDARY TYPE 1 TO TYPE 1 CONFIGURATION CYCLE PASSING     |     |
|            | RE 3 : SECONDARY TO PRIMARY MEMORY READ LINE TRANSACTION                     |     |
|            | RE 4 : PRIMARY TO SECONDARY MEMORY READ TRANSACTION.                         |     |
|            | RE 5 : SECONDARY TO PRIMARY MEMORY READ TRANSACTION.                         | 109 |
| FIGUE      | RE 6 : PRIMARY TO SECONDARY MEMORY WRITE TRANSACTION FOLLOWED                |     |
| Figure     | BY SECONDARY TO PRIMARY MEMORY WRITE TRANSACTION.                            |     |
| FIGUE      | RE 7 : SECONDARY TO PRIMARY MEMORY WRITE TRANSACTION.                        |     |

## 1 Register Index

| Arbiter Control Register                 |            |
|------------------------------------------|------------|
| Bridge Control Register                  | 32         |
| Cache Line Size Register                 | 29         |
| Capability Identifier                    | 36, 37, 38 |
| Chip Control Register                    |            |
| Class Code Register                      | 29         |
| Clkrun Register                          | 35         |
| Data Register                            |            |
| Device ID Register                       | 26         |
| ECP Pointer                              | 31         |
| EEPROM Address                           | 43         |
| EEPROM Control                           | 43         |
| EEPROM Data                              | 43         |
| GPIO Control Register                    | 42         |
| Header Type Register                     | 29         |
| Hot Swap Register                        | 38         |
| Hot Swap Switch                          |            |
| I/O Base Address Upper 16 Bits Register  |            |
| I/O Base Register                        | 29         |
| I/O Limit Address Upper 16 Bits Register | 31         |
| I/O Limit Register                       | 29         |
| Internal Arbiter Control Register        | 41         |
| Interrupt Pin Register                   |            |
| Memory Base Register                     |            |
| Memory Limit Register                    |            |
|                                          |            |

| Miscellaneous Control Register                   | 40, 41       |
|--------------------------------------------------|--------------|
| Next Item Pointer                                | . 36, 37, 38 |
| PCI 6152 Test Register                           | 44           |
| PMCSR Bridge Support                             |              |
| Power Management Capabilities                    |              |
| Power Management Control/ Status                 |              |
| Prefetchable Memory Base Register                | 31           |
| Prefetchable Memory Base Register Upper 32 Bits  | 31           |
| Prefetchable Memory Limit Register               | 31           |
| Prefetchable Memory Limit Register Upper 32 Bits | 31           |
| Primary Bus Number Register                      | 29           |
| Primary Command Register                         | 26           |
| Primary Latency Timer Register                   | 29           |
| Primary Status Register                          |              |
| Revision ID Register                             | 29           |
| Secondary Bus Number Register                    | 29           |
| Secondary Clock Control Register                 | 34           |
| Secondary Latency Timer                          | 29           |
| Secondary Status Register                        | 30           |
| Subordinate Bus Number Register                  | 29           |
| Subsystem ID                                     | 44           |
| Subsystem Vendor ID                              | 44           |
| Vendor ID Register                               | 26           |
| VPD Data Register                                | 39           |
| VPD Register                                     | 39           |

### 2 Introduction

This document describes the implementation and functionality of PLX's 32-bit, 66/33 MHz PCI 6152 PCI-to-PCI Bridge chip. The specification includes required function and limitations.

PCI 6152 has the following features:

- PCI Local Bus Specification Revision 2.2 features including VPD
- Support delayed transactions for PCI configuration, I/O and memory read commands
- Provides memory write data buffering in both directions
- Provides concurrent primary and secondary bus operation to isolate traffic
- · Provides separate arbitration support for individual secondary port
  - Programmable 2-level arbiter
- Enhanced address decoding
  - 32-bit I/O and memory address decoding
- Supports PCI transaction forwarding for
  - Type 1 to Type 0 downstream only configuration commands
  - Type 1 to Type 1 configuration commands
  - Type 1 configuration write to special cycle
- Three-stating of I/O during power up and power down
- Supports 3.3V, 5V tolerant signaling

### 3 Ordering Information

The following parts are available:

| Part Number       | Description                  | Package Type     |
|-------------------|------------------------------|------------------|
| PCI 6152-CC33BC   | 33 MHz, 32-bit PCI interface | 160-pin Tiny BGA |
| PCI 6152-CC66BC   | 66 MHz, 32-bit PCI interface | 160-pin Tiny BGA |
|                   | (AGP 2x port compatible)     |                  |
| PCI 6152-CC33PC * | 33 MHz, 32-bit PCI interface | 160-pin PQFP     |

Mechanical specifications for each package type can be found in the appendix.

\* Refer to Appendix A for detailed information about this part.

### 4 Pin Diagram



## 5 Signal Definition

## Signal Types

| <u>eignaí i ypee</u> |                                                                                                                                                                                      |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PI                   | PCI Input (5V tolerant, I/O VDD=3.3V)                                                                                                                                                |
| PTS                  | PCI Three-state bidirectional(5V tolerant, I/O VDD=3.3V)                                                                                                                             |
| PO                   | PCI Output                                                                                                                                                                           |
| PSTS                 | PCI Sustained three-state Output. (Active LOW signal which must be driven inactive for<br>one cycle before being three-stated to ensure HIGH performance on a shared signal<br>line) |
| OD                   | Output which either drives LOW (active state) or is three-stated                                                                                                                     |
| 1                    | CMOS Input                                                                                                                                                                           |
| 0                    | CMOS Output                                                                                                                                                                          |
| Ю                    | CMOS Bidirect                                                                                                                                                                        |

## 5.1 Primary Bus Interface Signals

| Name       | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P_AD[31:0] | PTS  | <b>Primary address/data:</b> Multiplexed address and data bus. Address is indicated by P_FRAME_L assertion. Write data is stable and valid when P_IRDY_L is asserted and read data is stable and valid when P_TRDY_L is asserted. Data is transferred on rising clock edges when both P_IRDY_L and P_TRDY_L are asserted. During bus idle, PCI 6152 drives P_AD to a valid logic level when P_GNT_L is asserted.                                                                                                                                                                                                                                                                                          |
| P_CBE[3:0] | PTS  | <b>Primary command/byte enables:</b> Multiplexed command field and byte enable field. During address phase, the initiator drives the transaction type on these pins. After that the initiator drives the byte enables during data phases. During bus idle, PCI 6152 drives P_CBE[3:0] to a valid logic level when P_GNT_L is asserted.                                                                                                                                                                                                                                                                                                                                                                    |
| P_PAR      | PTS  | <b>Primary Parity:</b> Parity is even across P_AD[31:0], P_CBE[3:0], and P_PAR (i.e. an even number of '1's). P_PAR is an input and is valid and stable one cycle after the address phase (indicated by assertion of P_FRAME_L) for address parity. For write data phases, P_PAR is an input and is valid one clock after P_IRDY_L is asserted. For read data phase, P_PAR is an output and is valid one clock after P_IRDY_L is asserted. For read data phase, P_PAR is an output and is valid one clock after P_TRDY_L is asserted. Signal P_PAR is three-stated one cycle after the PAD lines are three-stated. During bus idle, PCI 6152 drives PPAR to a valid logic level when P_GNT_L is asserted. |
| P_FRAME_L  | PSTS | <b>Primary FRAME:</b> Driven by the initiator of a transaction to indicate the beginning and duration of an access. The deassertion of P_FRAME_L indicates the final data phase requested by the initiator. Before being three-stated, it is driven to a deasserted state for one cycle.                                                                                                                                                                                                                                                                                                                                                                                                                  |

| P_IRDY_L   | PSTS | <b>Primary IRDY:</b> Driven by the initiator of a transaction to indicate its ability to complete the current data phase on the primary side. Once asserted in a data phase, it is not deasserted until end of the data phase. Before being three-stated, it is driven to a deasserted state for one cycle.                             |  |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| P_TRDY_L   | PSTS | <b>Primary TRDY:</b> Driven by the target of a transaction to indicate its ability to complete the current data phase on the primary side. Once asserted in a data phase, it is not deasserted until end of the data phase. Before being three-stated, it is driven to a deasserted state for one cycle.                                |  |
| P_DEVSEL_L | PSTS | <b>Primary Device Select:</b> Asserted by the target indicating that the device is accepting the transaction. As a master, PCI 6152 waits for the assertion of this signal within 5 cycles of P_FRAME_L assertion; otherwise, terminate with master abort. Before being three-stated, it is driven to a deasserted state for one cycle. |  |
| P_STOP_L   | PSTS | <b>Primary STOP:</b> Asserted by the target indicating that the target is requesting the initiator to stop the current transaction. Before being three-stated, it is driven to a deasserted state for one cycle.                                                                                                                        |  |
| P_IDSEL    | PI   | <b>Primary ID Select.</b> Used as chip select line for Type 0 configuration access to PCI 6152 configuration space.                                                                                                                                                                                                                     |  |
| P_PERR_L   | PSTS | <b>Primary Parity Error:</b> Asserted when a data parity error is detected for data received on the primary interface. Before being three-stated, it is driven to a deasserted state for one cycle.                                                                                                                                     |  |
| P_SERR_L   | OD   | <b>Primary System Error:</b> Can be driven LOW by any device to indicate a system error condition, PCI 6152 drives this pin on                                                                                                                                                                                                          |  |
|            |      | Address parity error                                                                                                                                                                                                                                                                                                                    |  |
|            |      | Posted write data parity error on target bus                                                                                                                                                                                                                                                                                            |  |
|            |      | Secondary bus S_SERR_L asserted                                                                                                                                                                                                                                                                                                         |  |
|            |      | Master abort during posted write transaction                                                                                                                                                                                                                                                                                            |  |
|            |      | Target abort during posted write transaction                                                                                                                                                                                                                                                                                            |  |
|            |      | Posted write transaction discarded                                                                                                                                                                                                                                                                                                      |  |
|            |      | Delayed write request discarded                                                                                                                                                                                                                                                                                                         |  |
|            |      | Delayed read request discarded                                                                                                                                                                                                                                                                                                          |  |
|            |      | Delayed transaction master timeout                                                                                                                                                                                                                                                                                                      |  |
|            |      | This signal is pulled up through an external resistor.                                                                                                                                                                                                                                                                                  |  |
| P_REQ_L    | PTS  | <b>Primary Request:</b> This is asserted by PCI 6152 to indicate that it wants to start a transaction on the primary bus. PCI 6152 deasserts this pin for at least 2 PCI clock cycles before asserting it again.                                                                                                                        |  |
| P_GNT_L    | PI   | <b>Primary Grant:</b> When asserted, PCI 6152 can access the primary bus.<br>During idle and P_GNT_L asserted, PCI 6152 will drive P_AD, P_CBE<br>and P_PAR to valid logic level.                                                                                                                                                       |  |

## 5.2 Secondary Bus Interface Signals

| Name       | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S_AD[31:0] | PTS  | <b>Secondary Address/Data:</b> Multiplexed address and data bus. Address is indicated by S_FRAME_L assertion. Write data is stable and valid when S_IRDY_L is asserted and read data is stable and valid when S_TRDY_L is asserted. Data is transferred on rising clock edges when both S_IRDY_L and S_TRDY_L are asserted. During bus idle, PCI 6152 drives S_AD to a valid logic level when the S_GNT_L is asserted                                                                                                                                                                                                         |
| S_CBE[3:0] | PTS  | <b>Secondary Command/Byte Enables:</b> Multiplexed command field and byte enable field. During the address phase, the initiator drives the transaction type on these pins. After that the initiator drives the byte enables during data phases. During bus idle, PCI 6152 drives S_CBE[3:0] to a valid logic level when the internal grant is asserted.                                                                                                                                                                                                                                                                       |
| S_PAR      | PTS  | <b>Secondary Parity:</b> Parity is even across S_AD[31:0], S_CBE[3:0], and S_PAR (i.e. an even number of '1's). S_PAR is an input and is valid and stable one cycle after the address phase (indicated by assertion of S_FRAME_L) for address parity. For write data phases, S_PAR is an input and is valid one clock after S_IRDY_L is asserted. For read data phase, S_PAR is an output and is valid one clock after S_IRDY_L is asserted. Signal S_PAR is three-stated one cycle after the S_AD lines are three-stated. During bus idle, PCI 6152 drives S_PAR to a valid logic level when the internal grant is asserted. |
| S_FRAME_L  | PSTS | <b>Secondary FRAME:</b> Driven by the initiator of a transaction to indicate the beginning and duration of an access. The deassertion of S_FRAME_L indicates the final data phase requested by the initiator. Before being three-stated, it is driven to a deasserted state for one cycle                                                                                                                                                                                                                                                                                                                                     |
| S_IRDY_L   | PSTS | <b>Secondary IRDY:</b> Driven by the initiator of a transaction to indicate its ability to complete the current data phase on the primary side. Once asserted in a data phase, it is not deasserted until end of the data phase. Before being three-stated, it is driven to a deasserted state for one cycle.                                                                                                                                                                                                                                                                                                                 |
| S_TRDY_L   | PSTS | <b>Secondary TRDY:</b> Driven by the target of a transaction to indicate its ability to complete the current data phase on the primary side. Once asserted in a data phase, it is not deasserted until end of the data phase. Before being three-stated, it is driven to a deasserted state for one cycle.                                                                                                                                                                                                                                                                                                                    |
| S_DEVSEL_L | PSTS | <b>Secondary Device Select:</b> Asserted by the target indicating that the device is accepting the transaction. As a master, PCI 6152 waits for the assertion of this signal within 5 cycles of S_FRAME_L assertion; otherwise, terminate with master abort. Before being three-stated, it is driven to a deasserted state for one cycle.                                                                                                                                                                                                                                                                                     |
| S_STOP_L   | PSTS | <b>Secondary STOP:</b> Asserted by the target indicating that the target is requesting the initiator to stop the current transaction. Before being three-stated, it is driven to a deasserted state for one cycle.                                                                                                                                                                                                                                                                                                                                                                                                            |
| S_PERR_L   | PSTS | <b>Secondary Parity Error:</b> Asserted when a data parity error is detected for data received on the primary interface. Before being three-stated, it is driven to a deasserted state for one cycle.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| S_SERR_L   | PI   | <b>Secondary System Error:</b> Can be driven LOW by any device to indicate a system error condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| S_REQ_L[3:0] | PI | <b>Secondary Requests:</b> This is asserted by external device to indicate that it wants to start a transaction on the Secondary bus. They are external pulled up through resistors to VDD.                                                                              |
|--------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S_GNT_L[3:0] | PO | <b>Secondary Grant:</b> PCI 6152 asserts this pin to access the secondary bus. PCI 6152 deasserts this pin for at least 2 PCI clock cycles before asserting it again. During idle and S_GNT_L asserted, PCI 6152 will drive S_AD, S_CBE and S_PAR to valid logic levels. |

### 5.3 Clock Signals

| Name          | Туре | Description                                                                              |
|---------------|------|------------------------------------------------------------------------------------------|
| P_CLK         | Ι    | <b>Primary CLK input:</b> Provides timing for all transaction on primary interface.      |
| S_CLK         | I    | Secondary CLK input: Provides timing for all transaction on secondary interface.         |
| S_CLKOUT[4:0] | 0    | <b>Secondary CLK output:</b> Provides secondary clocks phase synchronous with the P_CLK. |

## 5.4 Reset Signals

| Name    | Туре | Description                                                                                                                       |  |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| P_RST_L | I    | <b>Primary Reset:</b> When P_RST_L is active, outputs and should be asynchronously three-stated and P_SERR_L and P_GNT_L floated. |  |
| S_RST_L | PO   | Secondary Reset: Asserted when any of the following conditions is met:                                                            |  |
|         |      | 1. Signal P_RST_L is asserted.                                                                                                    |  |
|         |      | 2. The secondary reset bit in the bridge control register in configuration space is set.                                          |  |
|         |      | When asserted, all control signals are three-stated and zeros are driven on S_AD, S_CBE and S_PAR.                                |  |

## 5.5 Hot Swap Signals

|        | <u>g</u> |                                                                                                                                                                            |
|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name   | Туре     | Description                                                                                                                                                                |
| ENUM_L | 0        | Hot Swap Interrupt: An open drain bussed signal to signal a change in status for the chip. Leave floating if not used.                                                     |
| EJECT  | I        | Hot Swap Eject: Indicates the status of software connection process. If pin is used to detect the insertion of Hot Swap devices. Pin should be tied to ground if not used. |
| L_STAT | IO       | <b>Hot Swap LED:</b> Indicates the status of software connection process.<br>Signal should be pulled down to ground if not used.                                           |

## 5.6 Miscellaneous Signals

| Name       | Туре | Description                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| P_CLKRUN_L | I/OD | <b>Primary CLKRUN:</b> Used by the central resource to stop the PCI clock or to slow it down. If not used, this pin should be connected to ground to signify that PCLK is always running.                                                                                                                                                                          |  |  |  |  |
| S_CLKRUN_L | I/O  | Secondary CLKRUN: Drive high to stop or slow down secondary PCI clock, driven by secondary PCI device to keep clock running. If secondary PCI devices do not support CLKRUN#, this pin needs to be pulled low by a 3000hm resistor.                                                                                                                                |  |  |  |  |
| BPCC_EN    | 1    | <b>Bus/power clock control management pin.</b> When signal is tied high and the PCI 6152 is placed in the D3hot power state, the PCI 6152 places the secondary bus in the B2 power state. The PCI 6152 disables the secondary clocks and drives them to 0. When tied low, placing the PCI 6152 in the D3hot power state has no effect on the secondary bus clocks. |  |  |  |  |
| GPIO[3:0]  | PTS  | <b>General Purpose Input Output pins.</b> These 4 general purpose signals are programmable as either input-only or bi-directional signals by writing the GPIO output enable control register                                                                                                                                                                       |  |  |  |  |
| EEPCLK     | 0    | <b>EEPROM Clock.</b> This pin is the clock signal to the EEPROM interface used during autoload and for VPD functions.                                                                                                                                                                                                                                              |  |  |  |  |
| EEPDATA    | I/O  | <b>EEPROM Serial Data.</b> This pin is serial data interface to the EEPROM.                                                                                                                                                                                                                                                                                        |  |  |  |  |
| PVIO       | I    | <b>Primary Interface I/O Voltage</b> This signal must be tied to either 3.3V or 5V, depending on the signaling voltage of the primary interface.                                                                                                                                                                                                                   |  |  |  |  |
| SVIO       | I    | <b>Secondary Interface I/O Voltage</b> This signal must be tied to either 3.3V or 5V, depending on the signaling voltage of the secondray interface.                                                                                                                                                                                                               |  |  |  |  |
| GOZ_L      | I    | <b>Diagnostic three-state control.</b> This signal, when asserted, three-states all bidirectional and three-statable output pins. This pin must be pulled high or connected to VDD for normal operation.                                                                                                                                                           |  |  |  |  |
| NAND_O     | 0    | <b>Nand tree diagnostic output</b> . This signal is dedicated to the diagnostic Nand tree. The GOZ_L signal should be asserted when the Nand tree mechanism is used.                                                                                                                                                                                               |  |  |  |  |

## 5.7 Power Signals

| Name | Туре | Description |
|------|------|-------------|
| VDD  |      | +3.3V       |
| VSS  |      | Ground      |

## 6 Pin Assignment

|   | 1            | 2             | 3              | 4            | 5          | 6            | 7           | 8          | 9           | 10          | 11         | 12           | 13           | 14             |
|---|--------------|---------------|----------------|--------------|------------|--------------|-------------|------------|-------------|-------------|------------|--------------|--------------|----------------|
|   |              |               |                |              |            |              |             |            |             |             |            |              |              |                |
| A | BPCCE        | SCBE1_L<br>O  | SAD15<br>O     | SAD13<br>O   | SAD10<br>O | SCBE0_L<br>O | SAD5<br>O   | SAD4<br>O  | SAD1<br>O   | PAD1<br>O   | PAD3<br>O  | PAD6<br>O    | CBE0_L<br>O  | PCLKRUN_L<br>O |
| В | SPAR<br>O    | vss<br>O      | SCLKRUN_L<br>O | ENUM_L<br>O  | SAD11<br>O | SAD8<br>O    | SAD6<br>O   | SAD3<br>O  | SAD0<br>O   | L_STAT<br>O | PAD4<br>O  | PAD7<br>O    | vss<br>O     | PAD8<br>O      |
| С | SPERR_L<br>O | SSERR_L<br>O  | vss<br>O       | SAD14<br>O   | SAD12<br>O | SAD9<br>O    | SAD7<br>O   | SAD2<br>O  | PAD0<br>O   | PAD2<br>O   | PAD5<br>O  | vss<br>O     | PAD9<br>O    | EJECT<br>O     |
| D | STRDY_L<br>O | SDEVSEL_<br>O | L SSTOP_L<br>O | vss<br>O     | vss<br>O   | VDD<br>O     | VDD<br>O    | VDD<br>O   | VDD<br>O    | vss<br>O    | vss<br>O   | PAD10<br>O   | PAD11<br>O   | PAD12<br>O     |
| E | EEPD<br>O    | SFRAME_<br>O  | L SIRDY_L<br>O | VSS          |            |              |             |            |             |             | vss<br>O   | PAD13<br>O   | PAD14<br>O   | PAD15<br>O     |
| F | SAD17<br>O   | SAD16<br>O    | SCBE2_L<br>O   | VDD<br>O     |            |              |             |            |             |             | VDD<br>O   | PCBE1_L<br>O | ppar<br>O    | PSERR_L<br>O   |
| G | SAD20<br>O   | SAD19<br>O    | SAD18<br>O     | VDD<br>O     |            |              |             |            |             |             | VDD<br>O   | PPERR_L<br>O | EEPCLK<br>O  | PSTOP_L<br>O   |
| н | SAD21        | SAD22<br>O    | SAD23<br>O     | VDD<br>O     |            |              |             |            |             |             | VDD<br>O   | PIRDY_L<br>O | PTRDY_L<br>O | PDEVSEL_L      |
| J | SCBE3_L<br>O | SAD24<br>O    | SAD25<br>O     | VDD<br>O     |            |              |             |            |             |             | VDD<br>O   | PAD16<br>O   | CBE2_L<br>O  | PFRAME_L       |
| к | SAD26        | GPIO0<br>O    | SAD27<br>O     | vss<br>O     |            |              |             |            |             |             | vss<br>O   | PAD19<br>O   | PAD18<br>O   | PAD17<br>O     |
| L | SAD28<br>O   | SAD29<br>O    | SAD30          | vss<br>O     | vss<br>O   | VDD<br>O     | VDD<br>O    | VDD<br>O   | VDD<br>O    | vss<br>O    | vss<br>O   | PAD22<br>O   | PAD21<br>O   | PAD20<br>O     |
| М | SAD31<br>O   | SREQ0_L       | vss<br>O       | SGNT2_L<br>O | SCLK<br>O  | SCLK1<br>O   | SCLK4<br>O  | PCLK       | PREQ_L<br>O | PAD29<br>O  | PAD26<br>O | vss<br>O     | GPI03<br>O   | PAD23<br>O     |
| N | SREQ1_L<br>O | vss<br>O      | SGNT0_L<br>O   | SGNT3_L<br>O | svio<br>O  | SCLK2<br>O   | NAND_0<br>O | GPI01<br>O | PGNT_L<br>O | PAD30       | PAD27<br>O | PAD24        | vss<br>O     | PIDSEL<br>O    |
| Р | SREQ2_L<br>O | SREQ3_L<br>O  | SGNT1_L<br>O   | SRST_L<br>O  | SCLK0<br>O | SCLK3<br>O   | GOZ_L<br>O  | RST_L<br>O | PVIO<br>O   | PAD31       | PAD28<br>O | PAD25<br>O   | GP102<br>O   | CBE3_L<br>O    |
|   |              |               |                |              |            |              |             |            |             |             |            |              |              |                |

## PCI 6152 Top View

## 6.1 PCI 6152 Pinout Tables

## 6.1.1 Pin Assignment Sorted by Location

| Location   | Pin Name   | Туре |
|------------|------------|------|
| A01        | BPCCE      |      |
| A02        | S_CBE_L[1] | TS   |
| A03        | S_AD[15]   | TS   |
| A04        | S_AD[13]   | TS   |
| A05        | S_AD[10]   | TS   |
| A06        | S_CBE_L[0] | TS   |
| A07        | S_AD[05]   | TS   |
| A08        | S_AD[04]   | TS   |
| A09        | S_AD[01]   | TS   |
| A10        | P_AD[01]   | TS   |
| A11        | P_AD[03]   | TS   |
| A12        | P_AD[06]   | TS   |
| A12        | P_CBE_L[0] | TS   |
| A14        | P_CLKRUN_L | TS   |
| B01        | S PAR      | TS   |
| B01<br>B02 | VSS        | P    |
| B03        | S CLKRUN L | TS   |
|            |            |      |
| B04        | ENUM_L     | TS   |
| B05        | S_AD[11]   | TS   |
| B06        | S_AD[08]   | TS   |
| B07        | S_AD[06]   | TS   |
| B08        | S_AD[03]   | TS   |
| B09        | S_AD[00]   | TS   |
| B10        | L_STAT     | TS   |
| B11        | P_AD[04]   | TS   |
| B12        | P_AD[07]   | TS   |
| B13        | VSS        | Р    |
| B14        | P_AD[08]   | TS   |
| C01        | S_PERR_L   | TS   |
| C02        | S_SERR_L   | 1    |
| C03        | VSS        | Р    |
| C04        | S_AD[14]   | TS   |
| C05        | S_AD[12]   | TS   |
| C06        | S_AD[09]   | TS   |
| C07        | S_AD[07]   | TS   |
| C08        | S_AD[02]   | TS   |
| C09        | P_AD[00]   | TS   |
| C10        | P_AD[02]   | TS   |
| C11        | P_AD[05]   | TS   |
| C12        | VSS        | Р    |
| C13        | P_AD[09]   | TS   |
| C14        | EJECT      | 1    |
| D01        | S_TRDY_L   | STS  |
| D02        | S_DEVSEL_L | STS  |
| D03        | S_STOP_L   | STS  |
| D04        | VSS        | P    |
| • •        |            | l -  |

| Doc        | 1/00                 | D      |
|------------|----------------------|--------|
| D05        | VSS                  | P      |
| D06        | VDD                  | Р      |
| D07        | VDD                  | Р      |
| D08        | VDD                  | Р      |
| D09        | VDD                  | Р      |
| D10        | VSS                  | Р      |
| D11        | VSS                  | Р      |
| D12        | P_AD[10]             | TS     |
| D13        | P_AD[11]             | TS     |
| D14        | P_AD[12]             | TS     |
| E01        | EEPD                 | I/O    |
| E02        | S_FRAME_L            | STS    |
| E03        | S_IRDY_L             | STS    |
| E04        | VSS                  | Р      |
| E11        | VSS                  | Р      |
| E12        | P_AD[13]             | TS     |
| E13        | P_AD[14]             | TS     |
| E14        | P_AD[15]             | TS     |
| F01        | S_AD[17]             | TS     |
| F02        | S_AD[16]             | TS     |
| F03        | S_CBE_L[2]           | TS     |
| F04        | VDD                  | P      |
| F11        | VDD                  | P<br>P |
| F12        | P_CBE_L[1]           | TS     |
| F13        | P_PAR                | TS     |
| F14        | P_SERR_L             | OD     |
| G01        | S_AD[20]             | TS     |
| G02        | S_AD[19]             | TS     |
| G02<br>G03 | S_AD[19]<br>S_AD[18] | TS     |
| G03<br>G04 | VDD                  | P      |
|            | VDD                  | P      |
| G11        |                      |        |
| G12        | P_PERR_L             | STS    |
| G13        | EEPCLK               | 0      |
| G14        | P_STOP_L             | STS    |
| H01        | S_AD[21]             | TS     |
| H02        | S_AD[22]             | TS     |
| H03        | S_AD[23]             | TS     |
| H04        | VDD                  | Р      |
| H11        | VDD                  | Р      |
| H12        | P_IRDY_L             | STS    |
| H13        | P_TRDY_L             | STS    |
| H14        | P_DEVSEL_L           | STS    |
| J01        | S_CBE_L[3]           | TS     |
| J02        | S_AD[24]             | TS     |
| J03        | S_AD[25]             | TS     |
| J04        | VDD                  | Р      |
| J11        | VDD                  | Р      |

PCI 6152 Data Book v2.0 © 2003 PLX Technology, Inc. All rights reserved.

| J12 | P_AD[16]   | TS  |
|-----|------------|-----|
| J13 | P_CBE_L[2] | STS |
| J14 | P_FRAME_L  | STS |
| K01 | S_AD[26]   | TS  |
| K02 | GPIO[0]    | TS  |
| K03 | S_AD[27]   | TS  |
| K04 | VSS        | Р   |
| K11 | VSS        | Р   |
| K12 | P_AD[19]   | TS  |
| K13 | P_AD[18]   | TS  |
| K14 | P_AD[17]   | TS  |
| L01 | S_AD[28]   | TS  |
| L02 | S_AD[29]   | TS  |
| L03 | S_AD[30]   | TS  |
| L04 | VSS        | Р   |
| L05 | VSS        | Р   |
| L06 | VDD        | Р   |
| L07 | VDD        | Р   |
| L08 | VDD        | Р   |
| L09 | VDD        | Р   |
| L10 | VSS        | Р   |
| L11 | VSS        | Р   |
| L12 | P_AD[22]   | TS  |
| L13 | P_AD[21]   | TS  |
| L14 | P_AD[20]   | TS  |
| M01 | S_AD[31]   | TS  |
| M02 | S_REQ_L[0] | 1   |
| M03 | VSS        | Р   |
| M04 | S_GNT_L[2] | 0   |
| M05 | S_CLK      | 1   |
| M06 | S_CLK_O[1] | 0   |
| M07 | S_CLK_O[4] | 0   |
| M08 | P_CLK      |     |
| M09 | P_REQ_L    | 0   |
|     |            |     |

| M10 | P_AD[29]       | TS  |
|-----|----------------|-----|
| M11 | P_AD[26]       | TS  |
| M12 | VSS            | Р   |
| M13 | GPIO[3]        | I/O |
| M14 | P_AD[23]       | TS  |
| N01 | S_REQ_L[1]     | 1   |
| N02 | VSS            | Р   |
| N03 | S_GNT_L[0]     | 0   |
| N04 | S_GNT_L[3]     | 0   |
| N05 | S_VIO          | 1   |
| N06 | S_CLK_O[2]     | 0   |
| N07 | NAND OUT       | 0   |
| N08 | GPIO[1]        | I/O |
| N09 | P_GNT_L        | 1   |
| N10 | P_AD[30]       | TS  |
| N11 | P_AD[27]       | TS  |
| N12 | P_AD[24]       | TS  |
| N13 | VSS            | Р   |
| N14 | P_IDSEL        | Ι   |
| P01 | S_REQ_L[2]     | 1   |
| P02 | S_REQ_L[3]     | 1   |
| P03 | S_GNT_L[1]     | 0   |
| P04 | S_RST_L        | 0   |
| P05 | S_CLK_O[0]     | 0   |
| P06 | S_CLK_0[3]     | 0   |
| P07 | GOZ L          | 1   |
| P08 | RST_L          | 1   |
| P09 | RST_L<br>P_VIO | 1   |
| P10 | P_AD[31]       | TS  |
| P11 | P_AD[28]       | TS  |
| P12 | P_AD[25]       | TS  |
| P13 | GPIO[2]        | I/O |
| P14 | P_CBE_L[3]     | TS  |

| Location | Pin Name   | Туре |
|----------|------------|------|
| A01      | BPCCE      | 1    |
| G13      | EEPCLK     | 0    |
| E01      | EEPD       | I/O  |
| C14      | EJECT      | 1    |
| B04      | ENUM_L     | TS   |
| P07      | GOZ_L      | 1    |
| K02      | GPIO[0]    | TS   |
| N08      | GPIO[1]    | I/O  |
| P13      | GPIO[2]    | I/O  |
| M13      | GPIO[3]    | I/O  |
| B10      | L_STAT     | TS   |
| N07      | NAND_OUT   | 0    |
| C09      | P_AD[00]   | TS   |
| A10      | P_AD[01]   | TS   |
| C10      | P_AD[02]   | TS   |
| A11      | P_AD[03]   | TS   |
| B11      | P_AD[04]   | TS   |
| C11      | P_AD[05]   | TS   |
| A12      | P_AD[06]   | TS   |
| B12      | P_AD[07]   | TS   |
| B14      | P_AD[08]   | TS   |
| C13      | P_AD[09]   | TS   |
| D12      | P_AD[10]   | TS   |
| D13      | P_AD[11]   | TS   |
| D14      | P_AD[12]   | TS   |
| E12      | P_AD[13]   | TS   |
| E13      | P_AD[14]   | TS   |
| E14      | P_AD[15]   | TS   |
| J12      | P_AD[16]   | TS   |
| K14      | P_AD[17]   | TS   |
| K13      | P_AD[18]   | TS   |
| K12      | P_AD[19]   | TS   |
| L14      | P_AD[20]   | TS   |
| L13      | P_AD[21]   | TS   |
| L12      | P_AD[22]   | TS   |
| M14      | P_AD[23]   | TS   |
| N12      | P_AD[24]   | TS   |
| P12      | P_AD[25]   | TS   |
| M11      | P_AD[26]   | TS   |
| N11      | P_AD[27]   | TS   |
| P11      | P_AD[28]   | TS   |
| M10      | P_AD[29]   | TS   |
| N10      | P_AD[30]   | TS   |
| P10      | P_AD[31]   | TS   |
| A13      | P_CBE_L[0] | TS   |
| F12      | P_CBE_L[1] | TS   |
| J13      | P_CBE_L[2] | STS  |
| P14      | P_CBE_L[3] | TS   |
| M08      | P_CLK      | 1    |

| A14 | P_CLKRUN_L      | TS  |
|-----|-----------------|-----|
| H14 | P DEVSEL L      | STS |
| J14 | P FRAME L       | STS |
| N09 | P GNT L         |     |
| N14 | P_IDSEL         | 1   |
| H12 | P_IRDY_L        | STS |
| F13 | P_PAR           | TS  |
| G12 | P_PERR_L        | STS |
| M09 | P_REQ_L         | 0   |
| F14 | P SERR L        | OD  |
| G14 | P_STOP_L        | STS |
| H13 | P_TRDY_L        | STS |
| P09 | P VIO           | 1   |
| P08 | RST L           | 1   |
| B09 | S_AD[00]        | TS  |
| A09 | S_AD[01]        | TS  |
| C08 | S_AD[02]        | TS  |
| B08 | S_AD[03]        | TS  |
| A08 | S_AD[04]        | TS  |
| A07 | S_AD[05]        | TS  |
| B07 | S_AD[06]        | TS  |
| C07 | S_AD[07]        | TS  |
| B06 | S_AD[08]        | TS  |
| C06 | S_AD[09]        | TS  |
| A05 | S_AD[10]        | TS  |
| B05 | S_AD[11]        | TS  |
| C05 | S_AD[12]        | TS  |
| A04 | S_AD[13]        | TS  |
| C04 | S_AD[14]        | TS  |
| A03 | S_AD[15]        | TS  |
| F02 | S_AD[16]        | TS  |
| F01 | S_AD[17]        | TS  |
| G03 | S_AD[18]        | TS  |
| G02 | S_AD[19]        | TS  |
| G01 | S_AD[20]        | TS  |
| H01 | S_AD[21]        | TS  |
| H02 | S_AD[22]        | TS  |
| H03 | S_AD[23]        | TS  |
| J02 | S_AD[24]        | TS  |
| J03 | S_AD[25]        | TS  |
| K01 | S_AD[26]        | TS  |
| K03 | S_AD[27]        | TS  |
| L01 | S_AD[28]        | TS  |
| L02 | S_AD[29]        | TS  |
| L03 | S_AD[30]        | TS  |
| M01 | S_AD[31]        | TS  |
| A06 | S_CBE_L[0]      | TS  |
| A02 | S_CBE_L[1]      | TS  |
| F03 | S_CBE_L[2]      | TS  |
| J01 | S_CBE_L[3]      | TS  |
|     | · · · _ = L - J | -   |

## 6.1.2 Pin Assignment Sorted by Signal Name

PCI 6152 Data Book v2.0 © 2003 PLX Technology, Inc. All rights reserved.

| M05         S_CLK         I           P05         S_CLK_O[0]         O           M06         S_CLK_O[1]         O           N06         S_CLK_O[2]         O           P06         S_CLK_O[3]         O           M07         S_CLK_O[4]         O           B03         S_CLKRUN_L         TS           D02         S_DEVSEL_L         STS           E02         S_FRAME_L         STS           N03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M06         S_CLK_O[1]         O           N06         S_CLK_O[2]         O           P06         S_CLK_O[3]         O           M07         S_CLK_O[4]         O           B03         S_CLKRUN_L         TS           D02         S_DEVSEL_L         STS           E02         S_FRAME_L         STS           N03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                             |
| N06         S_CLK_O[2]         O           P06         S_CLK_O[3]         O           M07         S_CLK_O[4]         O           B03         S_CLKRUN_L         TS           D02         S_DEVSEL_L         STS           E02         S_FRAME_L         STS           N03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                        |
| P06         S_CLK_O[3]         O           M07         S_CLK_O[4]         O           B03         S_CLKRUN_L         TS           D02         S_DEVSEL_L         STS           E02         S_FRAME_L         STS           E03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                   |
| M07         S_CLK_O[4]         O           B03         S_CLKRUN_L         TS           D02         S_DEVSEL_L         STS           E02         S_FRAME_L         STS           N03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P01         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                              |
| B03         S_CLKRUN_L         TS           D02         S_DEVSEL_L         STS           E02         S_FRAME_L         STS           N03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P01         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                         |
| D02         S_DEVSEL_L         STS           E02         S_FRAME_L         STS           N03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                     |
| E02         S_FRAME_L         STS           N03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           M04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                  |
| N03         S_GNT_L[0]         O           P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| P03         S_GNT_L[1]         O           M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[1]         I           P01         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[1]         I           P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| M04         S_GNT_L[2]         O           N04         S_GNT_L[3]         O           E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[1]         I           P01         S_REQ_L[2]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[1]         I           P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| E03         S_IRDY_L         STS           B01         S_PAR         TS           C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[1]         I           P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| C01         S_PERR_L         TS           M02         S_REQ_L[0]         I           N01         S_REQ_L[1]         I           P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| M02         S_REQ_L[0]         I           N01         S_REQ_L[1]         I           P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| N01         S_REQ_L[1]         I           P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| P01         S_REQ_L[2]         I           P02         S_REQ_L[3]         I           P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| P04         S_RST_L         O           C02         S_SERR_L         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| C02 S_SERR_L I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D03 S_STOP_L STS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| D01 S_TRDY_L STS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| N05 S_VIO I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D06 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| D07 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| D08 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| D09 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| F04 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| F11 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| G04 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| G11 | VDD | Р |
|-----|-----|---|
| H04 | VDD | Р |
| H11 | VDD | Р |
| J04 | VDD | Р |
| J11 | VDD | Р |
| L06 | VDD | Р |
| L07 | VDD | Р |
| L08 | VDD | Р |
| L09 | VDD | Р |
| B02 | VSS | Р |
| B13 | VSS | Р |
| C03 | VSS | Р |
| C12 | VSS | Р |
| D04 | VSS | Р |
| D05 | VSS | Р |
| D10 | VSS | Р |
| D11 | VSS | Р |
| E04 | VSS | Р |
| E11 | VSS | Р |
| K04 | VSS | Р |
| K11 | VSS | Р |
| L04 | VSS | Р |
| L05 | VSS | Р |
| L10 | VSS | Р |
| L11 | VSS | Р |
| M03 | VSS | Р |
| M12 | VSS | Р |
| N02 | VSS | Р |
| N13 | VSS | Р |

## 7 Configuration Registers

## 7.1 Configuration Space Map – Transparent Mode

| 31-24                      | 23-16                     | 15-8                     | 7-0                   | Address   |
|----------------------------|---------------------------|--------------------------|-----------------------|-----------|
| Device ID                  |                           | Vendor ID                |                       | 00h       |
| Primary                    | Status                    | Primary Command          |                       | 04h       |
|                            | Class Code                |                          | Revision ID           | 08h       |
| Reserved                   | Header Type               | Primary Latency<br>Timer | Cache Line Size       | 0Ch       |
|                            | Rese                      | erved                    |                       | 10h – 17h |
| Secondary Latency<br>Timer | Subordinate Bus<br>Number | Secondary Bus<br>Number  | Primary Bus<br>Number | 18h       |
| Secondar                   | y Status                  | I/O Limit                | I/O Base              | 1Ch       |
| Memory                     | y Limit                   | Memor                    | y Base                | 20h       |
| Prefetchable I             | Memory Limit              | Prefetchable             | Memory Base           | 24h       |
|                            | Prefetchable Memory       | Base Upper 32 Bits       |                       | 28h       |
|                            | Prefetchable Memory       | y Limit Upper 32 Bits    |                       | 2Ch       |
| I/O Limit Up               | per 16 Bits               | I/O Base Up              | 30h                   |           |
|                            | Reserved                  | ECP Pointer              |                       | 34h       |
|                            | Rese                      | erved                    | 38h                   |           |
| Bridge (                   | Control                   | Interrupt Pin            | Interrupt Line        | 3Ch       |
| Arbiter                    | Control                   | Chip C                   | Control               | 40h       |
|                            | Rese                      | erved                    |                       | 44h-67h   |
| Rese                       | rved                      | Secondary Clock Control  |                       | 68h       |
| Clkrun                     |                           | Reserved                 |                       |           |
|                            | Rese                      | erved                    |                       |           |
| Power Managem              | ent Capabilities          | Next Item Ptr = 90       | Capability ID = 01    | 80h       |
| Data PMCSR Bridge Support  |                           | Power Mana               | gement CSR            | 84h       |
|                            | Rese                      | erved                    |                       | 88-8Fh    |
| Reserved                   | HSCSR = 00                | Next Item Ptr = A0       | Capability ID = 06    | 90h       |
|                            | Reserved                  |                          | Hot Swap switch       | 94hh      |
|                            | Rese                      | erved                    |                       | 98h-9Fh   |
| VPD Regis                  | ter = 0000                | Next Item Ptr = 00       | Capability ID = 03    | A0h       |
|                            | VPD Data Regis            | ter = 0000_0000          |                       | A4h       |

|                                  | Reserved               |                          |                          |     |  |  |
|----------------------------------|------------------------|--------------------------|--------------------------|-----|--|--|
| Arbiter Control                  | Reserved               | Miscellaneous<br>Control | Reserved                 | C0h |  |  |
| Reserved                         | GPIO C                 | Control                  | Miscellaneous<br>Control | C4h |  |  |
| EEPROI                           | M Data                 | EEPROM Address           | EEPROM control           | C8h |  |  |
|                                  | Test Register Reserved |                          |                          |     |  |  |
|                                  | Reserved               |                          |                          |     |  |  |
| Subsystem ID Subsystem Vendor ID |                        |                          | Vendor ID                | F0h |  |  |
|                                  | F4h-FFh                |                          |                          |     |  |  |

## 7.2 Configuration Register Description

#### Vendor ID Register (Read Only) - Offset 0h Defaults to 3388(h).

#### Device ID Register (Read Only) - Offset 2h

Defaults to 0021(h).

(Note: R/W - Read/Write, R/O - Read Only, R/WC - Read/ Write 1 to clear)

| Bit | Function                                 | Туре | Description                                                                                                                      |
|-----|------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------|
| 0   | I/O Space<br>Enable                      | R/W  | Controls the bridge's response to I/O accesses on the primary interface.                                                         |
|     |                                          |      | 0=ignore I/O transaction                                                                                                         |
|     |                                          |      | 1=enable response to I/O transaction                                                                                             |
|     |                                          |      | Reset to 0.                                                                                                                      |
| 1   | Memory<br>Space Enable                   | R/W  | Controls the bridge's response to memory accesses on the primary interface.                                                      |
|     |                                          |      | 0=ignore all memory transaction                                                                                                  |
|     |                                          |      | 1=enable response to memory transaction                                                                                          |
|     |                                          |      | Reset to 0.                                                                                                                      |
| 2   | Bus Master<br>Enable                     | R/W  | Controls the bridge's ability to operate as a master on the primary interface.                                                   |
|     |                                          |      | 0=do not initiate transaction on the primary interface and disable response to memory or I/O transactions on secondary interface |
|     |                                          |      | 1=enable the bridge to operate as a master on the primary interface                                                              |
|     |                                          |      | Reset to 0.                                                                                                                      |
| 3   | Special Cycle<br>Enable                  | R/O  | No special cycle implementation ( <b>set to '0'</b> ).                                                                           |
| 4   | Memory Write<br>and Invalidate<br>Enable | R/O  | Memory write and invalidate not supported (set to '0').                                                                          |
| 5   | VGA Palette                              | R/W  | Controls the bridge's response to VGA compatible palette accesses.                                                               |
|     | Snoop Enable                             |      | 0=ignore VGA palette accesses on the primary interface                                                                           |
|     |                                          |      | 1=enable response to VGA palette writes on the primary interface (I/O address AD[9:0]=3C6h, 3C8h and 3C9h)                       |
|     |                                          |      | Reset to 0.                                                                                                                      |

#### Primary Command Register (Read/Write) - Offset 4h

| 6     | Parity Error<br>Enable      | R/W | Controls the bridge's response to parity errors.<br><b>0=ignore any parity errors</b><br>1=normal parity checking performed<br>Reset to 0.                                                                                              |
|-------|-----------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Wait Cycle<br>Control       | R/O | PCI 6152 performs address / data stepping (set to '1').                                                                                                                                                                                 |
| 8     | P_SERR_L<br>Enable          | R/W | Controls the enable for the P_SERR_L pin.<br><b>0=disable the P_SERR_L driver</b><br>1=enable the P_SERR_L driver<br>Reset to 0.                                                                                                        |
| 9     | Fast Back to<br>Back Enable | R/W | Controls the bridge's ability to generate fast back-to-back<br>transactions to <b>different</b> devices on the primary interface.<br><b>0=no fast back to back transaction</b><br>1=enable fast back to back transaction<br>Reset to 0. |
| 10-15 | Reserved                    | R/O | Reserved. Reset to 0.                                                                                                                                                                                                                   |

| Bit  | Function                      | Туре | Description                                                                                                                                                             |
|------|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-3  | Reserved                      | R/O  | Reserved (set to '0's).                                                                                                                                                 |
| 4    | ECP                           | R/O  | Enhanced Capabilities port. Reads as 1 to indicate PCI 6152 supports an enhanced capabilities list.                                                                     |
| 5    | 66 MHz                        | R/O  | 66 MHz Capable : Indicates if primary interface can run at 66 MHz.<br>This bit is set to '0' for PCI 6152 33BC and set to '1' for PCI 615266.                           |
| 6    | UDF                           | R/O  | No User-Definable Features (set to '0').                                                                                                                                |
| 7    | Fast Back to<br>Back Capable  | R/O  | Fast back-to-back write capable on primary side (set to '1').                                                                                                           |
| 8    | Data Parity<br>Error Detected | R/WC | <ul> <li>It is set when the following conditions are met:</li> <li>1. P_PERR_L is asserted</li> <li>2. Bit 6 of Command Register is set</li> <li>Reset to 0.</li> </ul> |
| 9-10 | DEVSEL_L<br>timing            | R/O  | DEVSEL_L timing (default to '01') to indicate medium timing .                                                                                                           |
| 11   | Signaled<br>Target Abort      | R/WC | Should be set (by a target device) whenever a Target Abort cycle occurs. Reset to 0.                                                                                    |
| 12   | Received<br>Target Abort      | R/WC | Set to '1' (by a master device) when transactions are terminated with Target Abort. Reset to 0.                                                                         |
| 13   | Received<br>Master Abort      | R/WC | Set to '1' (by a master) when transactions are terminated with Master Abort. Reset to 0.                                                                                |
| 14   | Signaled<br>System Error      | R/WC | Should be set whenever P_SERR_L is asserted. Reset to 0.                                                                                                                |
| 15   | Detected<br>Parity Error      | R/WC | Should be set whenever a parity error is detected regardless of the state of the bit 6 of command register. Reset to 0.                                                 |

Primary Status Register(Read/Write) – Offset 6h

#### Revision ID Register (Read Only) – Offset 8h

Defaults to 12h for Rev B, 13h for Rev BA. This value may vary as new revisions are introduced.

#### Class Code Register (Read Only) – Offset 9h

Defaults to 060400h.

#### Cache Line Size Register (Read/Write) – Offset 0Ch

This register is used when terminating memory write and invalidate transactions and when prefetching.

Only cache line sizes (in units of 32-bits words) which are power of two are valid (only one bit can be set in this register). Reset to 0.

#### Primary Latency Timer Register (Read/Write) – Offset 0Dh

This register sets the value for Master Latency Timer which starts counting when the master asserts FRAME\_L. Reset to 0.

#### Header Type Register (Read Only) – Offset 0Eh

Hardwired to 01h.

#### Primary Bus Number Register (Read/Write) – Offset 18h

Programmed with the number of the PCI bus to which the primary bridge interface is connected. This value is set with configuration software. Reset to 0.

#### Secondary Bus Number Register (Read/Write) – Offset 19h

Programmed with the number of the PCI bus to which the secondary bridge interface is connected. This value is set with configuration software. Reset to 0.

#### Subordinate Bus Number Register (Read/Write) – Offset 1Ah

Programmed with the number of the PCI bus with the highest number that is subordinate to the bridge. This value is set with configuration software. Reset to 0.

#### Secondary Latency Timer (Read/Write) – Offset 1Bh

This register is programmed in units of PCI bus clocks. Reset to 0. The latency timer checks for master accesses on the secondary side that remain unclaimed by any target.

#### I/O Base Register (Read/Write) – Offset 1Ch

This register defines the bottom address of the I/O address range for the bridge. The upper four bits define the bottom address range used by the chip to determine when to forward I/O transactions from one interface to the other. These 4 bits correspond to address bits <15:12> and are writeable. The upper 16 bits corresponding to address bits <31:16> are defined in the I/O base address upper 16 bits register. The address bits <11:0> are assumed to be 000h. The lower four bits (3:0) of this register set to '0001' (read-only) to indicate 32-bit I/O addressing. Reset to 0.

#### I/O Limit Register (Read/Write) – Offset 1Dh

This register defines the top address of the I/O address range for the bridge. The upper four bits define the top address range used by the chip to determine when to forward I/O transactions from one interface to the other. These 4 bits correspond to address bits <15:12> and are writeable. The upper 16 bits corresponding to address bits <31:16> are defined in the I/O limit address upper 16 bits register. The address bits <11:0> are assumed to be FFFh. The lower four bits (3:0) of this register set to '0001' (read-only) to indicate 32-bit I/O addressing. Reset to 0.

| Bit  | Function                     | Туре | Description                                                                                                 |
|------|------------------------------|------|-------------------------------------------------------------------------------------------------------------|
| 0-4  | reserved                     | R/O  | Reserved (set to '0's).                                                                                     |
| 5    | 66 MHz                       | R/O  | 66 MHz Capable : Indicates if primary interface can run at 66 MHz.                                          |
|      |                              |      | This bit is set to '0' for PCI 6152 33BC and set to '1' for PCI 6152 66BC.                                  |
| 6    | UDF                          | R/O  | No User-Definable Features (set to '0').                                                                    |
| 7    | Fast Back to<br>Back Capable | R/O  | Fast back-to-back write capable on secondary port (set to '1').                                             |
| 8    | Data Parity                  | R/WC | It is set when the following conditions are met:                                                            |
|      | Error Detected               |      | 1. SPERR_L is asserted                                                                                      |
|      |                              |      | 2. Bit 6 of Command Register is set                                                                         |
|      |                              |      | Reset to 0.                                                                                                 |
| 9-10 | DEVSEL_L<br>timing           | R/O  | Medium DEVSEL_L timing (set to '01')                                                                        |
| 11   | Signaled<br>Target Abort     | R/WC | Should be set (by a target device) whenever a Target Abort cycle occurs. Should be '0' after reset.         |
|      |                              |      | Reset to 0.                                                                                                 |
| 12   | Received<br>Target Abort     | R/WC | Set to '1' (by a master device) when transactions are terminated with Target Abort.                         |
|      |                              |      | Reset to 0.                                                                                                 |
| 13   | Received<br>Master Abort     | R/WC | Set to '1' (by a master) when transactions are terminated with Master Abort.                                |
|      |                              |      | Reset to 0.                                                                                                 |
| 14   | Received<br>System Error     | R/WC | Should be set whenever SSERR_L is detected. Should be a '0 after reset.                                     |
|      |                              |      | Reset to 0.                                                                                                 |
| 15   | Detected<br>Parity Error     | R/WC | Should be set whenever a parity error is detected regardless of the state of the bit 6 of command register. |
|      |                              |      | Reset to 0.                                                                                                 |

### Secondary Status Register (Read/Write) – Offset 1Eh

#### Memory Base Register (Read/Write) - Offset 20h

This register defines the base address of the memory-mapped address range for forwarding the cycle through the bridge. The upper twelve bits corresponding to address bits <31:20> are writeable. The lower 20 address bits (19:0) are assumed to be 00000h. The 12 bits are reset to 0. The lower 4 bits are read only and set to 0.

#### Memory Limit Register (Read/Write) – Offset 22h

This register defines the upper limit address of the memory-mapped address range for forwarding the cycle through the bridge. The upper twelve bits corresponding to address bits <31:20> are writeable. The 12 bits are reset to 0. The lower 4 bits are read only and are set to 0. The lower 20 address bits (19:0) are assumed to be FFFFFh. Reset to 0.

#### Prefetchable Memory Base Register (Read/Write) - Offset 24h

This register defines the base address of the prefetchable memory-mapped address range for forwarding the cycle through the bridge. The upper twelve bits corresponding to address bits <31:20> are writeable. The 12 bits are reset to 0. The lower 4 bits are read only and are set to 0. The lower 20 address bits (19:0) are assumed to be 00000h. Reset to 0.

#### Prefetchable Memory Limit Register (Read/Write) – Offset 26h

This register defines the upper limit address of the memory-mapped address range for forwarding the cycle through the bridge. The upper twelve bits correspond to address bits <31:20> are writeable. The 12 bits are reset to 0. The lower 4 bits are read only and are set to 0. The lower 20 address bits (19:0) are assumed to be FFFFFh. Reset to 0.

#### Prefetchable Memory Base Register Upper 32 Bits (Read/Write) – Offset 28h

This register defines the upper 32 bit <63:32> memory base address of the prefetchable memory-mapped address for forwarding the cycle through the bridge. Reset to 0.

#### Prefetchable Memory Limit Register Upper 32 Bits (Read/Write) – Offset 2Ch

This register defines the upper 32 bit <63:32> memory limit address of the prefetchable memory-mapped address for forwarding the cycle through the bridge. Reset to 0.

#### I/O Base Address Upper 16 Bits Register (Read/Write) – Offset 30h

This register defines the upper 16 bits of a 32-bit base I/O address range used for forwarding the cycle through the bridge. Reset to 0.

#### I/O Limit Address Upper 16 Bits Register (Read/Write) – Offset 32h

This register defines the upper 16 bits of a 32-bit limit I/O address range used for forwarding the cycle through the bridge. Reset to 0.

| Bit | Function    | Туре | Description                                                                                                                     |
|-----|-------------|------|---------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | ECP Pointer | R/O  | Enhanced capabilities port offset pointer. This register reads as 80h to indicate the offset of the power management registers. |

#### ECP Pointer (Read/Only) - Offset 34h

Interrupt Pin Register (Read Only) – Offset 3Dh Reads as 0 to indicate that PCI 6152 does not use any interrupt pin.

| Bit | Function                 | Туре | Description                                                                                                                                                                                                                                                                                                               |
|-----|--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Parity Error<br>Response | R/W  | Controls the bridge's response to parity errors on the secondary interface.                                                                                                                                                                                                                                               |
|     | Enable                   |      | 0=ignore address and data parity errors on the secondary interface                                                                                                                                                                                                                                                        |
|     |                          |      | 1=enable parity error reporting and detection on the secondary interface                                                                                                                                                                                                                                                  |
|     |                          |      | Reset to 0.                                                                                                                                                                                                                                                                                                               |
| 1   | S_SERR_L                 | R/W  | Controls the forwarding of S_SERR_L to the primary interface.                                                                                                                                                                                                                                                             |
|     | Enable                   |      | 0=disable the forwarding S_SERR_L to primary                                                                                                                                                                                                                                                                              |
|     |                          |      | 1=enable the forwarding of S_SERR_L to primary                                                                                                                                                                                                                                                                            |
|     |                          |      | Reset to 0.                                                                                                                                                                                                                                                                                                               |
| 2   | ISA Enable               | R/W  | Controls the bridge's response to ISA I/O addresses, which is limited to the first 64K.                                                                                                                                                                                                                                   |
|     |                          |      | 0=forward all I/O addresses in the range defined by the I/O Base and I/O Limit registers                                                                                                                                                                                                                                  |
|     |                          |      | 1=block forwarding of ISA I/O addresses in the range defined by the I/O Base and I/O Limit registers that are in the first 64K of I/O space that address the last 768 bytes in each 1Kbytes block. Secondary I/O transactions are forwarded upstream if the address falls within the last 768 bytes in each 1Kbytes block |
|     |                          |      | Reset to 0.                                                                                                                                                                                                                                                                                                               |
| 3   | VGA Enable               | R/W  | Controls the bridge's response to VGA compatible addresses.                                                                                                                                                                                                                                                               |
|     |                          |      | 0=do not forward VGA compatible memory and I/O addresses from primary to secondary                                                                                                                                                                                                                                        |
|     |                          |      | 1=forward VGA compatible memory and I/O address from primary to secondary regardless of other settings                                                                                                                                                                                                                    |
|     |                          |      | Reset to 0.                                                                                                                                                                                                                                                                                                               |
| 4   | Reserved                 | R/O  | Reserved (set to 0).                                                                                                                                                                                                                                                                                                      |

### Bridge Control Register (Read/Write) – Offset 3Eh

| 5     | Master Abort<br>Mode        | R/W | Controls the bridge behavior in responding to master aborts on secondary interface                                               |
|-------|-----------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------|
|       |                             |     | 0=do not report master aborts (return ffff_ffffh on reads and discards data on writes)                                           |
|       |                             |     | 1=report master aborts by signaling target abort if possible by the assertion of P_SERR_L if enabled                             |
|       |                             |     | Reset to 0.                                                                                                                      |
|       |                             |     | Note: During lock cycles, PCI 6152 ignores this bit, and always completes the cycle as a target abort.                           |
| 6     | Secondary<br>Interface      | ace | Forces the assertion of S_RST_L signal pin on the secondary interface.                                                           |
|       | Reset                       |     | 0=do not force the assertion of S_RST_L pin                                                                                      |
|       |                             |     | 1=force the assertion of S_RST_L pin                                                                                             |
|       |                             |     | Reset to 0.                                                                                                                      |
| 7     | Fast Back to<br>Back Enable | R/W | Controls the bridge's ability to generate fast back-to-back transactions to <b>different</b> devices on the secondary interface. |
|       |                             |     | 0=no fast back to back transaction                                                                                               |
|       |                             |     | 1=enable fast back to back transaction                                                                                           |
|       |                             |     | Reset to 0.                                                                                                                      |
| 8-11  | Reserved                    | R/W | Can be used as a software register                                                                                               |
| 15-12 | Reserved                    | R/O | Reserved (set to '0's).                                                                                                          |

### Chip Control Register (Read/Write) – Offset 40h

|     | chip control negister (nead/whte) – chiset 40h |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----|------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit | Function                                       | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 3-0 | Reserved                                       | R/O  | Reserved (Set to 0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 4   | Secondary<br>bus prefetch<br>disable           | R/W  | Controls PCI 6152's ability to prefetch during upstream memory read transactions. When 0 the chip prefetches and does not forward byte enable bits during memory read transactions. When 1, PCI 6152 requests only one Dword from the target during memory read transactions and forwards read enable bits. PCI 6152 returns a target disconnect to the requesting master on the first data transfer. Memory read line and memory read multiple transactions are still prefetchable. Reset to 0. |  |
| 7-6 | Reserved                                       | R/O  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

| Bit   | Function             | Туре | Description                                                                                                                                                                                              |
|-------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-0   | Arbiter Control      | R/W  | Each bit controls whether a secondary bus master is assigned to the high priority group or the low priority group. Bits [3:0] correspond to request inputs S_REQ_L[3:0], respectively. Reset value is 0. |
| 6-4   | Reserved             | R/O  | Reserved                                                                                                                                                                                                 |
| 8-7   | Reserved             | R/W  | Can be used as software register                                                                                                                                                                         |
| 9     | PCI 6152<br>priority | R/W  | Defines whether the secondary port of PCI 6152 is in high priority group or the low priority group                                                                                                       |
|       |                      |      | 0=low priority group                                                                                                                                                                                     |
|       |                      |      | 1=high priority group.                                                                                                                                                                                   |
|       |                      |      | Reset to 1.                                                                                                                                                                                              |
| 15:10 | Reserved             | R/O  | Reserved (set to '0's)                                                                                                                                                                                   |

## Arbiter Control Register (Read/Write) – Offset 42h

## Secondary Clock Control Register (Read/Write) – Offset 68h

| Bit  | Function           | Туре | Description                                    |
|------|--------------------|------|------------------------------------------------|
| 1:0  | Clock 0<br>Disable | R/W  | If either bit is 0, S_CLKOUT[0] is enabled.    |
|      |                    |      | When both bits are 1, S_CLKOUT[0] is disabled. |
| 3:2  | Clock 1<br>Disable | R/W  | If either bit is 0, S_CLKO[1] is enabled.      |
|      | Disable            |      | When both bits are 1, S_CLKO[1] is disabled.   |
| 5:4  | Clock 2            | R/W  | If either bit is 0, S_CLKO[2] is enabled.      |
|      | Disable            |      | When both bits are 1, S_CLKO[2] is disabled.   |
| 7:6  | Clock 3<br>Disable | R/W  | If either bit is 0, S_CLKO[3] is enabled.      |
|      |                    |      | When both bits are 1, S_CLKO[3] is disabled.   |
| 8    | Clock 4            | R/W  | If 0, S_CLKO[3] is enabled.                    |
|      | Disable            |      | Otherwise, it is disabled.                     |
| 15:9 | Reserved           | R/O  | Reserved                                       |

| Bit | Register (Read       | Type    | Description                                                                                                        |
|-----|----------------------|---------|--------------------------------------------------------------------------------------------------------------------|
|     |                      |         |                                                                                                                    |
| 0   | Secondary            | R/O     | Secondary clock stop status                                                                                        |
|     | Clock Stop<br>Status |         | 0 = Secondary clock not stopped                                                                                    |
|     |                      |         | 1 = Secondary clock stopped                                                                                        |
|     |                      |         | Defaults to 0                                                                                                      |
| 1   | Secondary            | -       | Secondary clkrun protocol enable                                                                                   |
|     | Clkrun Enable        |         | 0 = disable                                                                                                        |
|     |                      |         | 1 = enable                                                                                                         |
|     |                      |         | Defaults to 0                                                                                                      |
| 2   | Primary Clock        | R/W     | Primary clock stop                                                                                                 |
|     | Stop                 |         | 0 = allow primary clock to stop if secondary clock is stopped                                                      |
|     |                      |         | 1 = always keep primary clock running                                                                              |
|     |                      |         | Defaults to 0                                                                                                      |
| 3   | Primary              | R/W     | Primary clkrun protocol enable                                                                                     |
|     | Clkrun Enable        |         | 0 = disable                                                                                                        |
|     |                      |         | 1 = enable                                                                                                         |
|     |                      |         | Defaults to 0                                                                                                      |
| 4   | Clkrun Mode          | ode R/W | Clkrun mode                                                                                                        |
|     |                      |         | 0 = Stop the secondary clock only on request from the primary bus                                                  |
|     |                      |         | 1 = Stop the secondary clock whenever the secondary bus is idle<br>and there are no requests from the primary bus. |
|     |                      |         | Defaults to 0                                                                                                      |

## Clkrun Register (Read/Write) - Offset 6Fh

#### Hot Swap and Power Management Registers

#### Capability Identifier (R/O) - Offset 80h

This register is set to 01h to indicate power management interface registers.

### Next Item Pointer (R/O) - Offset 81h

Set to 90h. This field provides an offset into the function's PCI Configuration Space pointing to the location of next item in the function's capability list. In PCI 6152, this points to the Hot Swap registers.

| Bit   | Function                  | Туре | Description                                                                                                                           |
|-------|---------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0-2   | Version                   | R/O  | This register is set to 001b, indicating that this function complies with Rev 1.0 of the PCI Power Management Interface Specification |
| 3     | PME Clock                 | R/O  | This bit is a '0', indicating that PCI 6152 does not support PME# signaling.                                                          |
| 4     | Auxiliary<br>Power Source | R/O  | This bit is set to '0' since PCI 6152 does not support PME# signaling                                                                 |
| 5     | DSI                       | R/O  | Device Specific Initialization . Returns '0' indicating that PCI 6152 does not need special initialization                            |
| 6-8   | Reserved                  | R/O  | Reserved                                                                                                                              |
| 9     | D1 Support                | R/O  | Returns '1' indicating that PCI 6152 supports the D1 device power state                                                               |
| 10    | D2 Support                | R/O  | Returns '1' indicating that PCI 6152 supports the D2 device power state                                                               |
| 11-15 | PME Support               | R/O  | Set to "F602" in Revision BA.                                                                                                         |
|       |                           |      | Set to "7E02" in Revision CC.                                                                                                         |

#### Power Management Capabilities(R/O) – Offset 82h

| Bit   | Function    | Туре | Description                                                                                                                                                                                                                                                                                                                                                 |
|-------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-1   | Power State | R/W  | This 2-bit field is used both to determine the current power state of a function and to set the function into a new power state. The definition of the field values is given below.<br>00b - D0<br>01b - D1 : valid only if D1 capable bit is 1<br>10b - D2 : valid only if D2 capable bit is 1<br>11b - D3hot : if BCPPE is 1, SCLK output will be stopped |
| 2-7   | Reserved    | R/O  | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| 8     | PME Enable  | R/O  | This bit is set to '0' since PCI 6152 does not support PME# signaling                                                                                                                                                                                                                                                                                       |
| 9-12  | Data Select | R/W  | This 4-bit field is used to select which data is to be reported through the Data registers and Data Scale field                                                                                                                                                                                                                                             |
| 13-14 | Data Scale  | R/O  | This 2-bit field indicates the scaling factor to be used when interpreting<br>the value of the Data register. The value and meaning of this field will<br>vary depending on which data value has been selected by the Data<br>Select field                                                                                                                  |
| 15    | PME Status  | R/O  | This bit is set to '0' since PCI 6152 does not support PME# signaling                                                                                                                                                                                                                                                                                       |

### Power Management Control/ Status(R/W) – Offset 84h

### PMCSR Bridge Support(R/W) – Offset 86h

|     | i moon bhage oupport(i w m) |      |                                                                                                                                        |
|-----|-----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Function                    | Туре | Description                                                                                                                            |
| 0-5 | Reserved                    | R/O  | Reserved                                                                                                                               |
| 6   | B2/B3 Support<br>for D3hot  | R/O  | This bit returns a '1' when read indicating that when PCI 6152 is programmed to D3hot state the secondary bus's clock is stopped.      |
| 7   | Bus Power<br>Control Enable | R/O  | Returns '1' indicating that the power management state of the secondary bus follows that of PCI 6152 with one exception , D3hot state. |

### Data Register(R/W) – Offset 87h

| Bit | Function      | Туре | Description                                                                                                                                                                                                             |
|-----|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-7 | Data Register | R/O  | This register is used to report the state dependent data requested by<br>the Data Select field. The value of this register is scaled by the value<br>reported by the Data Scale field. This register is EEPROM loadable |

### Capability Identifier (R/O) - Offset 90h

This register is set to 06h to indicate Hot Swap interface registers.

#### Next Item Pointer (R/O) - Offset 91h

Set to A0h. This field provides an offset into the function's PCI Configuration Space pointing to the location of next item in the function's capability list. In PCI 6152, this points to the Vital Product Data (VPD) registers.

| Bit | Function            | Туре | Description                                                                                                              |
|-----|---------------------|------|--------------------------------------------------------------------------------------------------------------------------|
| 0   | Reserved            | R/O  | Reserved                                                                                                                 |
| 1   | ENUM# Mask          | R/W  | Enables or disables ENUM# assertion                                                                                      |
|     | Status              |      | 0 = enable ENUM# signal                                                                                                  |
|     |                     |      | 1 = mask off ENUM# signal                                                                                                |
| 2   | Reserved            | R/O  | Reserved                                                                                                                 |
| 3   | LED status          | R/W  | Indicates if LED is on or off. Writing a '1' to this bit drives the LSTAT signal high. Writing a '0' drives the pin low. |
|     |                     |      | 0 = LED is off                                                                                                           |
|     |                     |      | 1 = LED is on                                                                                                            |
| 4-5 | Reserved            | R/O  | Reserved                                                                                                                 |
| 6   | Extraction<br>State | W1TC | Indicates assertion of ENUM# due to the device being extracted. Writing a '1' to this bit clears the status.             |
|     |                     |      | 0 = ENUM# is set to '1'                                                                                                  |
|     |                     |      | 1 = ENUM# is asserted low                                                                                                |
| 7   | Insertion State     | W1TC | Indicates assertion of ENUM# due to the device being inserted. Writing a '1' to thisbit clears the status                |
|     |                     |      | 0 = ENUM# is set to '1'                                                                                                  |
|     |                     |      | 1 = ENUM# is asserted low                                                                                                |

# Hot Swap Register(R/W) – Offset 92h

## Hot Swap Switch (R/W) – Offset 94h

| Bit | Function                         | Туре | Description                                                                                                                                                                                            |
|-----|----------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Hot Swap<br>extraction<br>switch | R/O  | <b>Hot Swap extraction switch :</b> Software switch used to signal extraction of board. If set, board is in inserted state. Writing a '0' to this bit will signal the pending extraction of the board. |
| 1-7 | Reserved                         | R/O  | Reserved                                                                                                                                                                                               |

## Capability Identifier (R/O) - Offset A0h

This register is set to 03h to indicate VPD registers.

# Next Item Pointer (R/O) - Offset A1h

Set to 00h. End of Capability list.

| Bit  | Function         | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-0  | Reserved         | R/O  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7-2  | VPD Address      | R/W  | VPD Address: Contains Dword address that will be used when generating a read or write cycle to the VPD table.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 14-8 | Reserved         | R/O  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15   | VPD<br>Operation | R/W  | <ul> <li>VPD operation: Writing a '0' to this bit generates a read cycle from the EEPROM at the VPD address specified in bits 7-2 of this register. This bit will remain at a logic '0' value until EEPROM cycle is finished, then it be set to '1'. Data for reads is available at register 9ch</li> <li>Writing a '1' to this bit generates a write cycle to the EEPROM at the VPD address specified in bits 7-2 of this register. This bit will remain at a logic '1' value until EEPROM cycle is finished, then it optimized to '1'.</li> </ul> |

# VPD Register (R/W) – Offset A2h

# VPD Data Register (R/W) – Offset A4h

| Bit  | Function | Туре | Description                                                                                                                                                                                                                                                                                                                                                       |
|------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | VPD Data | R/W  | <b>VPD Data</b> (EEPROM data[addr + 0x40]) - The least significant byte of this register corresponds to the byte of VPD at the address specified by the VPD Address register. The data read from or written to this register uses the normal PCI byte transfer capabilities. Reads to this register will return the last data read from or written to the EEPROM. |

| Bit | Function                                       | Туре | Description                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | ISA IO                                         | R/W  | <ul> <li>This bit enables several I/O addresses to be located behind PCI 6152. If set, the following I/O addresses belong to the secondary bus.</li> <li>0207h - 0200h : Game port</li> <li>038bh - 0388h : FM</li> <li>0233h - 0220h: Audio</li> <li>0331h - 0330h: MIDI</li> </ul>                                                                                                     |
| 1   | Memory Read<br>Line control                    | R/W  | If 1, PCI 6152 will always stop prefetch on cacheline boundaries on memory read line transactions.                                                                                                                                                                                                                                                                                       |
| 2   | Read BE<br>control                             | R/W  | If 1, PCI 6152 will force all byte enables to be active during read burst cycles.                                                                                                                                                                                                                                                                                                        |
| 3   | Reserved                                       | R/W  | Reserved.                                                                                                                                                                                                                                                                                                                                                                                |
| 4   | Low priority<br>group fixed<br>arbitration     | R/W  | If 1, the low priority group uses the fixed priority arbitration scheme, otherwise a rotating priority arbitration scheme is used                                                                                                                                                                                                                                                        |
| 5   | Low priority<br>group<br>arbitration<br>order  | R/W  | This bit is only valid when the low priority arbitration group is set to a fixed arbitration scheme. If 1, priority decreases in ascending numbers of the master, for example master #4 will have higher priority than master #3. If 0, the reverse is true. This order is relative to the master with the highest priority for this group, as specified in bits 7-4 of this register.   |
| 6   | High priority<br>group fixed<br>arbitration    | R/W  | If 1, the high priority group uses the fixed priority arbitration scheme, otherwise a rotating priority arbitration scheme is used                                                                                                                                                                                                                                                       |
| 7   | High priority<br>group<br>arbitration<br>order | R/W  | This bit is only valid when the high priority arbitration group is set to a fixed arbitration scheme. If 1, priority decreases in ascending numbers of the master, for example master #4 will have higher priority than master #3. If 0, the reverse is true. This order is relative to the master with the highest priority for this group, as specified in bits 11-8 of this register. |

# Miscellaneous Control Register (R/W) – Offset C1h

| Bit | Function                                                | Туре | Description                                                                                                                                                                                                                                                          |
|-----|---------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-3 | Highest<br>priority master<br>in low priority<br>group  | R/W  | Controls which master in the low priority group has the highest<br>priority. It is valid only if the group uses the fixed arbitration scheme.<br>0000 : master#0 has highest priority<br>0001 :<br><br>1001 : PCI 6152 has highest priority<br>1010-1111 : Reserved  |
| 4-7 | Highest<br>priority master<br>in high priority<br>group | R/W  | Controls which master in the high priority group has the highest<br>priority. It is valid only if the group uses the fixed arbitration scheme.<br>0000 : master#0 has highest priority<br>0001 :<br><br>1001 : PCI 6152 has highest priority<br>1010-1111 : Reserved |

## Internal Arbiter Control Register - Offset C3h

### Miscellaneous Control Register (R/W) – Offset C4h

| Bit | Function                                        | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-2 | Reserved                                        | R/O  | Reserved                                                                                                                                                                                                                                                                                                                                                                                               |
| 3   | SGNT_L<br>deassertion                           | R/W  | If 1, PCI 6152 deasserts SGNT_L 1 clock after PGNT_L is deasserted, else, SGNT_L is deasserted at the same time as PGNT_L. This bit defaults to 1 in Rev B and Rev BA parts.                                                                                                                                                                                                                           |
| 4   | Secondary to<br>Primary<br>transaction<br>delay | R/W  | Specify delay for transactions going from secondary to primary PCI<br>interface<br>0 = delay Secondary bus to Primary bus transfer by 2 PCLK<br>1 = delay Secondary bus to Primary bus transfer by 1 PCLKs                                                                                                                                                                                             |
| 5   | Primary to<br>Secondary<br>transaction<br>delay | R/W  | Specify delay for transactions going from primary to secondary PCI<br>interface<br>0 = delay Primary bus to Secondary bus transfer by 2 PCLK<br>1 = delay Primary bus to Secondary bus transfer by 1 PCLKs                                                                                                                                                                                             |
| 6   | Retry<br>Secondary<br>Master                    | R/W  | If 0, and if PCI 6152 has been granted access to the primary bus, and a secondary master initiates a cycle to access the primary bus while it is still busy, PCI 6152 will wait for the primary bus to be idle instead of immediately retrying the secondary master.<br>If 1, PCI 6152 will immediately retry the secondary master if granted access to the primary bus while the primary bus is busy. |
| 7   | Back to Back<br>Cycle Enable                    | R/W  | This bit enables back to back cycles on the primary interface, if bit 9 of the primary command register is also enabled.                                                                                                                                                                                                                                                                               |

| GPIO C | GPIO Control Register (R/W) – Offset C5h |      |                                                                        |  |  |
|--------|------------------------------------------|------|------------------------------------------------------------------------|--|--|
| Bit    | Function                                 | Туре | Description                                                            |  |  |
| 0      | GPIO0 Input                              | R/O  | Contains the state of the GPIO0 pin                                    |  |  |
| 1      | GPIO0 Output<br>Enable                   | R/W  | If 1, GPIO0 is configured as output. If 0, GPIO0 is an input pin       |  |  |
| 2      | GPIO0 Output<br>Register                 | R/W  | Value written here will be output to GPIO0 pin if configured as output |  |  |
| 3      | Reserved                                 | R/O  | Reserved                                                               |  |  |
| 4      | GPIO1 Input                              | R/O  | Contains the state of the GPIO1 pin                                    |  |  |
| 5      | GPIO1 Output<br>Enable                   | R/W  | If 1, GPIO1 is configured as output. If 0, GPIO1 is an input pin       |  |  |
| 6      | GPIO1 Output<br>Register                 | R/W  | Value written here will be output to GPIO1 pin if configured as output |  |  |
| 7      | Reserved                                 | R/O  | Reserved                                                               |  |  |
| 8      | GPIO2 Input                              | R/O  | Contains the state of the GPIO2 pin                                    |  |  |
| 9      | GPIO2 Output<br>Enable                   | R/W  | If 1, GPIO2 is configured as output. If 0, GPIO2 is an input pin       |  |  |
| 10     | GPIO2 Output<br>Register                 | R/W  | Value written here will be output to GPIO2 pin if configured as output |  |  |
| 11     | Reserved                                 | R/O  | Reserved                                                               |  |  |
| 12     | GPIO3 Input                              | R/O  | Contains the state of the GPIO3 pin                                    |  |  |
| 13     | GPIO3 Output<br>Enable                   | R/W  | If 1, GPIO3 is configured as output. If 0, GPIO3 is an input pin       |  |  |
| 14     | GPIO3 Output<br>Register                 | R/W  | Value written here will be output to GPIO3 pin if configured as output |  |  |
| 15     | Reserved                                 | R/O  | Reserved                                                               |  |  |

# GPIO Control Register (R/W) – Offset C5h

| Bit | Function                         | Туре | Description                                                                                                                                                                                                             |
|-----|----------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Start                            | R/W  | Starts the EEPROM read or write cycle.                                                                                                                                                                                  |
| 1   | EEPROM<br>command                | R/W  | Controls the command sent to the EEPROM<br>1 : write<br>0 : read                                                                                                                                                        |
| 2   | EEPROM<br>Error                  | R/O  | This bit is set to 1 if EEPROM ack was not received during EEPROM cycle.                                                                                                                                                |
| 3   | EEPROM<br>autoload<br>successful | R/O  | This bit is set to 1 if EEPROM autoload occurred succesfully after reset, and some configuration registers were loaded with values programmed in the EEPROM. If zero, EEPROM autoload was unsuccessful or was disabled. |
| 5-4 | Reserved                         | R/O  | Reserved. Returns '0' when read.                                                                                                                                                                                        |
| 7-6 | EEPROM<br>clock rate             | R/W  | Controls frequency of EEPROM clock. EEPROM clock is derived<br>from the primary PCI clock.<br>00 = Reserved                                                                                                             |
|     |                                  |      | 01 = PCLK/256 (Used for 33 MHz PCI)                                                                                                                                                                                     |
|     |                                  |      | 10 = PCLK/128                                                                                                                                                                                                           |
|     |                                  |      | 11 = PCLK (test mode)                                                                                                                                                                                                   |
|     |                                  |      | defaults to 01                                                                                                                                                                                                          |

# **EEPROM Control - Offset C8**

#### EEPROM Address - Offset C9h

| Bit | Function          | Туре | Description                    |  |
|-----|-------------------|------|--------------------------------|--|
| 0   | Reserved          | R/O  | Reserved                       |  |
| 7-1 | EEPROM<br>address | R/W  | Word address for EEPROM cycle. |  |

# **EEPROM Data - Offset CAh**

| Bit  | Function       | Туре | Description                                                                                                                                     |
|------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | EEPROM<br>Data | R/W  | Contains data to be written to the EEPROM. During reads, this register contains data received from the EEPROM after a read cycle has completed. |

#### PCI 6152 Test Register - Offset CDh

| Bit | Function | Туре | Description |
|-----|----------|------|-------------|
| 3-7 | Reserved | R/O  | Reserved    |

#### PCI 6152 Test Register - Offset CEh

| Bit | Function | Туре | Description |
|-----|----------|------|-------------|
| 3-7 | Reserved | R/O  | Reserved    |

#### PCI 6152 Test Register - Offset CFh

| Bit | Function                      | Туре | Description                     |
|-----|-------------------------------|------|---------------------------------|
| 0   | EEPROM<br>Autoload<br>control | R/W  | If 1, disables EEPROM autoload  |
| 1   | Fast EEPROM<br>Autoload       | R/W  | If 1, speeds up EEPROM autoload |
| 2   | EEPROM<br>autoload<br>status  | R/O  | Status of EEPROM autoload       |
| 3-7 | Reserved                      | R/O  | Reserved                        |

### Subsystem Vendor ID (Read Only)- Offset F0h

This register is a nonstandard implementation of the Subsystem Vendor ID register. It is EEPROM loadable. Defaults to 3388h

### Subsystem ID (Read Only) - Offset F2h

This register is a nonstandard implementation of the Subsystem ID register. It is EEPROM loadable. Defaults to 0021h

# 8 PCI Bus Operation

This chapter presents detailed information about PCI transactions PCI 6152 responds to and transactions initiated by the PCI 6152.

PCI 6152 provides a simple, but complete PCI-to-PCI bridge capability, allowing PCI master and slave on its either side. It passes control and data between primary and secondary bus to guarantee complete visibility from either side. PCI 6152 is designed to behave like an intelligent buffer.

PCI 6152 achieves its zero wait state bridging function by controlling the direction of control and data. It divides control and data into 3 signal groups; the FRAME#/IRDY#/CBE#, DEVSEL\_L/TRDY#/STOP#, and AD signal groups.

Direction of FRAME#/IRDY#/CBE# is determined by P\_GNT#. If P\_GNT# is asserted at the time FRAME# is active, direction of DEVSEL\_L/TRDY#/STOP# is determined by address decode, as described in the address decode section. Direction of AD[31:0] is determined by the combination of address decode and location of slave.

# 8.1 Types of Transactions

This section provides a summary of PCI transactions performed by PCI 6152. Table 8–1 lists the command code and name of each PCI transaction. The Master and Target columns indicate support for each transaction when PCI 6152 initiates transactions as a master, on the primary bus and on the secondary bus, and when PCI 6152 responds to transactions as a target, on the primary bus and on the secondary bus.

| Type c | f Transaction               | Initiates as I | Vaster    | Responds a | Responds as Target |  |
|--------|-----------------------------|----------------|-----------|------------|--------------------|--|
|        |                             | Primary        | Secondary | Primary    | Secondary          |  |
| 0000   | Interrupt acknowledge       | N              | N         | N          | N                  |  |
| 0001   | Special cycle               | Υ              | Y         | N          | N                  |  |
| 0010   | I/O read                    | Υ              | Y         | Υ          | Y                  |  |
| 0011   | I/O write                   | Y              | Y         | Y          | Y                  |  |
| 0100   | Reserved                    | N              | N         | N          | N                  |  |
| 0101   | Reserved                    | N              | N         | N          | N                  |  |
| 0110   | Memory read                 | Y              | Y         | Υ          | Y                  |  |
| 0111   | Memory write                | Υ              | Y         | Υ          | Y                  |  |
| 1000   | Reserved                    | N              | N         | N          | N                  |  |
| 1001   | Reserved                    | N              | N         | N          | N                  |  |
| 1010   | Configuration read          | N              | Y         | Υ          | N                  |  |
| 1011   | Configuration write         | Type 1         | Y         | Υ          | Type 1             |  |
| 1100   | Memory read multiple        | Υ              | Y         | Υ          | Y                  |  |
| 1101   | Dual address cycle          | Υ              | Y         | Υ          | Y                  |  |
| 1110   | Memory read line            | Y              | Y         | Y          | Y                  |  |
| 1111   | Memory write and invalidate | Y              | Y         | Y          | Y                  |  |

### Table 8–1 PCI Transactions

As indicated in Table 8–1, the following PCI commands are not supported by PCI 6152:

- PCI 6152 never initiates a PCI transaction with a reserved command code and, as a target, PCI 6152 ignores reserved command codes.
- PCI 6152 never initiates an interrupt acknowledge transaction and, as a target, PCI 6152 ignores interrupt
  acknowledge transactions. Interrupt acknowledge transactions are expected to reside entirely on the
  primary PCI bus closest to the host bridge.
- PCI 6152 does not respond to special cycle transactions. To generate special cycle transactions on other PCI buses, either upstream or downstream, a Type 1 configuration command must be used.
- PCI 6152 does not generate Type 0 configuration transactions on the primary interface, nor does it respond to Type 0 configuration transactions on the secondary PCI interface. The PCI-to-PCI Bridge Architecture Specification does not support configuration from the secondary bus.

### 8.2 Address Phase

A 32-bit address uses a single address phase. This address is driven on AD<31:0>, and the bus command is driven on P\_CBE[3:0]

### 8.3 Device Select (DEVSEL\_L) Generation

PCI 6152 always performs positive address decoding when accepting transactions on either the primary or secondary buses. PCI 6152 never subtractively decodes. Medium DEVSEL\_L timing is used on both interfaces.

### 8.4 Data Phase

The address phase or phases of a PCI transaction are followed by one or more data phases. A data phase is completed when IRDY# and either TRDY# or STOP# are asserted. A transfer of data occurs only when both IRDY# and TRDY# are asserted during the same PCI clock cycle. The last data phase of a transaction is indicated when FRAME# is de-asserted and both TRDY# and IRDY# are asserted, or when IRDY# and STOP# are asserted.

# 8.5 Write Transactions

Acting as PCI bus extender, PCI 6152 responds differently according to the address and initiator.

Case 1: Primary master access device on primary bus PCI 6152 will forward all PCI signals from primary to secondary so that any device there can track the PCI bus.

Case 2: Primary master access device on secondary bus PCI 6152 will forward address, command, data, byte enable, P\_IRDY# to secondary while forwarding S\_DEVSEL\_L, S\_TRDY# and S\_STOP# to primary bus.

Case 3: Secondary master access device on secondary bus PCI 6152 will forward all PCI signals from secondary to primary so that any device there can track the PCI bus.

Case 4: Secondary master access device on primary bus PCI 6152 will forward address, command, data, byte enable, S\_IRDY# to primary while forwarding P\_DEVSEL\_L, P\_TRDY# and P\_STOP# to secondary.

### 8.6 Read Transactions

PCI 6152 responds according to the address and initiator of the read command.

Case 1: Primary master access device on primary bus

PCI 6152 will not forward PCI signals from primary to secondary.

Case 2: Primary master access device on secondary bus PCI 6152 will forward address, command, byte enable, P\_IRDY# to secondary while forwarding data, S\_DEVSEL\_L, S\_TRDY# and S\_STOP# to primary bus.

Case 3: Secondary master access device on secondary bus PCI 6152 will not forward PCI signals from secondary to primary, except in the case of dummy arbitration.

Case 4: Secondary master access device on primary bus PCI 6152 will forward address, command, byte enable, S\_IRDY# to primary while forwarding data, P\_DEVSEL\_L, P\_TRDY# and P\_STOP# to secondary.

# 8.7 Configuration Transactions

Configuration transactions are used to initialize a PCI system. Every PCI device has a configuration space that is accessed by configuration commands. All registers are accessible in configuration space only.

In addition to accepting configuration transactions for initialization of its own configuration space, PCI 6152 also forwards configuration transactions for device initialization in hierarchical PCI systems, as well as for special cycle generation.

To support hierarchical PCI bus systems, two types of configuration transactions are specified: Type 0 and Type 1.

Type 0 configuration transactions are issued when the intended target resides on the same PCI bus as the initiator. A Type 0 configuration transaction is identified by the configuration command and the Lowest 2 bits of the address set to 00b.

Type 1 configuration transactions are issued when the intended target resides on another PCI bus, or when a special cycle is to be generated on another PCI bus. A Type 1 configuration command is identified by the configuration command and the Lowest 2 address bits set to 01b.

The register number is found in both Type 0 and Type 1 formats and gives the Dword address of the configuration register to be accessed. The function number is also included in both Type 0 and Type 1 formats and indicates which function of a multifunction device is to be accessed. For single-function devices, this value is not decoded. Type 1 configuration transaction addresses also include a 5-bit field designating the device number that identifies the device on the target PCI bus that is to be accessed. In addition, the bus number in Type 1 transactions specifies the PCI bus to which the transaction is targeted.

# 8.7.1 Type 0 Access to PCI 6152

The configuration space is accessed by a Type 0 configuration transaction on the primary interface. The configuration space cannot be accessed from the secondary bus. PCI 6152 responds to a Type 0 configuration transaction by asserting P\_DEVSEL\_L when the following conditions are met during the address phase:

- The bus command is a configuration read or configuration write transaction.
- Low 2 address bits P\_AD<1:0> must be 00b.
- Signal P\_IDSEL must be asserted.
- The function code is 0.

PCI 6152 limits all configuration accesses to a single Dword data transfer and returns a target disconnect with the first data transfer if additional data phases are requested. Because read transactions to configuration space do not have side effects, all bytes in the requested Dword are returned, regardless of the value of the byte enable bits.

Type 0 configuration write and read transactions do not use data buffers; that is, these transactions are completed immediately.

PCI 6152 ignores all Type 0 transactions initiated on the secondary interface.

# 8.7.2 Type 1 to Type 0 Translation

Type 1 configuration transactions are used specifically for device configuration in a hierarchical PCI bus system. A PCI-to-PCI bridge is the only type of device that should respond to a Type 1 configuration command. Type 1 configuration commands are used when the configuration access is intended for a PCI device that resides on a PCI bus other than the one where the Type 1 transaction is generated.

PCI 6152 performs a Type 1 to Type 0 translation when the Type 1 transaction is generated on the primary bus and is intended for a device attached directly to the secondary bus. PCI 6152 must convert the configuration command to a Type 0 format so that the secondary bus device can respond to it. Type 1 to Type 0 translations are performed only in the downstream direction; that is, PCI 6152 generates a Type 0 transaction only on the secondary bus, and never on the primary bus.

PCI 6152 responds to a Type 1 configuration transaction and translates it into a Type 0 transaction on the secondary bus when the following conditions are met during the address phase:

- The low 2 address bits on P\_AD<1:0> are 01b.
- The bus number in address field P\_AD<23:16> is equal to the value in the secondary bus number register in configuration space.
- The bus command on P\_CBE<3:0> is a configuration read or configuration write transaction.

When PCI 6152 translates the Type 1 transaction to a Type 0 transaction on the secondary interface, it performs the following translations to the address:

- Sets the low 2 address bits on S\_AD<1:0> to 00b.
- Decodes the device number and drives the bit pattern specified in Table 4–6 on S\_AD<31:16> for the purpose of asserting the device's IDSEL signal.
- Sets S\_AD<15:11> to 0.
- Leaves unchanged the function number and register number fields.

PCI 6152 asserts a unique address line based on the device number. These address lines may be used as secondary bus IDSEL signals. The mapping of the address lines depends on the device number in the Type 1 address bits P\_AD<15:11>. Table 8–2 presents the mapping that PCI 6152 uses.

| Device Number | P_AD<15:11> | Secondary IDSEL S_AD<31:16>                                                        | S_AD Bit |
|---------------|-------------|------------------------------------------------------------------------------------|----------|
| 0h            | 00000       | 0000 0000 0000 0001                                                                | 16       |
| 1h            | 00001       | 0000 0000 0000 0010                                                                | 17       |
| 2h            | 00010       | 0000 0000 0000 0100                                                                | 18       |
| 3h            | 00011       | 0000 0000 0000 1000                                                                | 19       |
| 4h            | 00100       | 0000 0000 0001 0000                                                                | 20       |
| 5h            | 00101       | 0000 0000 0010 0000                                                                | 21       |
| 6h            | 0110        | 0000 0000 0100 0000                                                                | 22       |
| 7h            | 00111       | 0000 0000 1000 0000                                                                | 23       |
| 8h            | 01000       | 0000 0001 0000 0000                                                                | 24       |
| 9h            | 01001       | 0000 0010 0000 0000                                                                | 25       |
| Ah            | 01010       | 0000 0100 0000 0000                                                                | 26       |
| Bh            | 01011       | 0000 1000 0000 0000                                                                | 27       |
| Ch            | 01100       | 0001 0000 0000 0000                                                                | 28       |
| Dh            | 01101       | 0010 0000 0000 0000                                                                | 29       |
| Eh            | 01110       | 0100 0000 0000 0000                                                                | 30       |
| Fh            | 01111       | 1000 0000 0000 0000                                                                | 31       |
| 1Fh           | 11111       | Generate special cycle (P_AD<7:2> = 00h)<br>0000 0000 0000 0000 (P_AD<7:2> != 00h) | -        |

Table 8–2 Device Number to IDSEL S\_AD Pin Mapping

PCI 6152 can assert up to 16 unique address lines to be used as IDSEL signals for up to 16 devices on the secondary bus, for device numbers ranging from 0 through 15. Because of electrical loading constraints of the PCI bus, more than 16 IDSEL signals should not be necessary. However, if device numbers greater than 15 are desired, some external method of generating IDSEL lines must be used, and no upper address bits are then asserted. The configuration transaction is still translated and passed from the primary bus to the secondary bus. If no IDSEL pin is asserted to a secondary device, the transaction ends in a master abort.

PCI 6152 forwards Type 1 to Type 0 configuration read or write transactions as delayed transactions. Type 1 to Type 0 configuration read or write transactions are limited to a single 32-bit data transfer.

# 8.7.3 Type 1 to Type 1 Forwarding

Type 1 to Type 1 transaction forwarding provides a hierarchical configuration mechanism when two or more levels of PCI-to-PCI bridges are used.

When PCI 6152 detects a Type 1 configuration transaction intended for a PCI bus downstream from the secondary bus, PCI 6152 forwards the transaction unchanged to the secondary bus. Ultimately, this transaction is translated to a Type 0 configuration command or to a special cycle transaction by a downstream PCI-to-PCI bridge. Downstream Type 1 to Type 1 forwarding occurs when the following conditions are met during the address phase:

- The low 2 address bits are equal to 01b.
- The bus number falls in the range defined by the lower limit (exclusive) in the secondary bus number register and the upper limit (inclusive) in the subordinate bus number register.
- The bus command is a configuration read or write transaction.

PCI 6152 also supports Type 1 to Type 1 forwarding of configuration write transactions upstream to support upstream special cycle generation. A Type 1 configuration command is forwarded upstream when the following conditions are met:

- The low 2 address bits are equal to 01b.
- The bus number falls outside the range defined by the lower limit (inclusive) in the secondary bus number register and the upper limit (inclusive) in the subordinate bus number register.
- The device number in address bits AD<15:11> is equal to 11111b.
- The function number in address bits AD<10:8> is equal to 111b.
- The bus command is a configuration write transaction.

PCI 6152 forwards Type 1 to Type 1 configuration write transactions as delayed transactions. Type 1 to Type 1 configuration write transactions are limited to a single data transfer.

# 8.7.4 Special Cycles

The Type 1 configuration mechanism is used to generate special cycle transactions in hierarchical PCI systems. Special cycle transactions are ignored by acting as a target and are not forwarded across the bridge. Special cycle transactions can be generated from Type 1 configuration write transactions in either the upstream or the downstream direction.

PCI 6152 initiates a special cycle on the target bus when a Type 1 configuration write transaction is

detected on the initiating bus and the following conditions are met during the address phase:

- The low 2 address bits on AD<1:0> are equal to 01b.
- The device number in address bits AD<15:11> is equal to 11111b.
- The function number in address bits AD<10:8> is equal to 111b.
- The register number in address bits AD<7:2> is equal to 000000b.
- The bus number is equal to the value in the secondary bus number register in configuration space for downstream forwarding or equal to the value in the primary bus number register in configuration space for upstream forwarding.
- The bus command on P\_CBE# is a configuration write command.

When PCI 6152 initiates the transaction on the target interface, the bus command is changed from configuration write to special cycle. The address and data are forwarded unchanged. Devices that use special cycles ignore the address and decode only the bus command. The data phase contains the special cycle message. The transaction is forwarded as a delayed transaction, but in this case the target response is not forwarded back (because special cycles result in a master abort). Once the transaction is completed on the target bus, through detection of the master abort condition, PCI 6152 responds with TRDY# to the next attempt of the configuration transaction from the initiator.

# 8.8 Transaction Termination

This section describes how PCI 6152 returns transaction termination conditions back to the initiator.

The initiator can terminate transactions with one of the following types of termination:

- Normal termination
- Normal termination occurs when the initiator de-asserts FRAME# at the beginning of the last data phase, and de-asserts IRDY# at the end of the last data phase in conjunction with either TRDY# or STOP# assertion from the target.
- Master abort
- A master abort occurs when no target response is detected. When the initiator does not detect a
  DEVSEL\_L from the target within five clock cycles after asserting FRAME#, the initiator terminates the
  transaction with a master abort. If FRAME# is still asserted, the initiator de-asserts FRAME# on the next
  cycle, and then de-asserts IRDY# on the following cycle. IRDY# must be asserted in the same cycle in
  which FRAME# de-asserts. If FRAME# is already de-asserted, IRDY# can be de-asserted on the next
  clock cycle following detection of the master abort condition.
- The target can terminate transactions with one of the following types of termination:
- Normal termination—TRDY# and DEVSEL\_L asserted in conjunction with FRAME# de-asserted and IRDY# asserted.
- Target retry—STOP# and DEVSEL\_L asserted without TRDY# during the first data phase. No data transfers occur during the transaction. This transaction must be repeated.
- Target disconnect with data transfer—STOP# and DEVSEL\_L asserted with TRDY#. Signals that this is the last data transfer of the transaction.
- Target disconnect without data transfer—STOP# and DEVSEL\_L asserted without TRDY# after previous data transfers have been made. Indicates that no more data transfers will be made during this transaction.
- Target abort—STOP# asserted without DEVSEL\_L and without TRDY#.
- Indicates that the target will never be able to complete this transaction. DEVSEL\_L must be asserted for at least one cycle during the transaction before the target abort is signaled.

### 8.8.1 Master Termination Initiated by PCI 6152

PCI 6152, as an initiator, uses normal termination if DEVSEL\_L is returned by the target within five clock cycles of PCI 6152's assertion of FRAME# on the target bus. PCI 6152 terminates a transaction when the target terminates the transaction with last data transfer, retry, disconnect, or target abort.

# 8.8.2 Master Abort Received by PCI 6152

If the initiator initiates a transaction on the target bus and does not detect DEVSEL\_L returned by the target within five clock cycles of PCI 6152's assertion of FRAME#, PCI 6152 terminates the transaction with a master abort. This sets the received master abort bit in the status register corresponding to the target bus.

For delayed read and write transactions, PCI 6152 is able to reflect the master abort condition back to the initiator. When PCI 6152 detects a master abort in response to a delayed transaction, and when the initiator repeats the transaction, PCI 6152 does not respond to the transaction with DEVSEL\_L. This passes the master abort condition back to the initiator.

#### Note

When PCI 6152 performs a Type 1 to special cycle translation, a master abort is the expected termination for the special cycle on the target bus. In this case, the master abort received bit is not set, and the Type 1 configuration transaction is disconnected after the first data phase.

# 8.8.3 Target Termination Received by PCI 6152

When PCI 6152 initiates a transaction on the target bus and the target responds with DEVSEL\_L, the target can end the transaction with one of the following types of termination:

- Normal termination (upon de-assertion of FRAME#)
- Target retry
- Target disconnect
- Target abort

PCI 6152 handles these terminations in different ways, depending on the type of transaction being performed.

### 8.8.3.1 Delayed Write Target Termination Response

When PCI 6152 initiates a delayed write transaction, the type of target termination received from the target can be passed back to the initiator. Table 8–3 shows the response to each type of target termination that occurs during a delayed write transaction.

- PCI 6152 repeats a delayed write transaction until one of the following conditions is met:
- PCI 6152 completes at least one data transfer.
- PCI 6152 receives a master abort.
- PCI 6152 receives a target abort.

PCI 6152 makes 2<sup>24</sup> write attempts resulting in a response of target retry.

| Target Termination | Response                                             |
|--------------------|------------------------------------------------------|
| Normal             | Return disconnect to initiator with first data       |
|                    | transfer only if multiple data phases requested.     |
| Target retry       | Return target retry to initiator. Continue write     |
|                    | attempts to target.                                  |
| Target disconnect  | Return disconnect to initiator with first data       |
|                    | transfer only if multiple data phases requested.     |
| Target abort       | Return target abort to initiator.                    |
|                    | Set received target abort bit in target interface    |
|                    | status register.                                     |
|                    | Set signaled target abort bit in initiator interface |
|                    | status register.                                     |

### Table 8-3 Response to Delayed Write Target Termination

### 8.8.3.2 Delayed Read Target Termination Response

When PCI 6152 initiates a delayed read transaction, the abnormal target responses can be passed back to the initiator. Other target responses depend on how much data the initiator requests. Table 8-4 shows the response to each type of target termination that occurs during a delayed read transaction.

| Tuble 0 4 Hesponse to belayed Head |                                                      |
|------------------------------------|------------------------------------------------------|
| Target termination                 | Response                                             |
| Normal                             | If prefetchable, target disconnect only if initiator |
|                                    | requests more data than read from target. If         |
|                                    | nonprefetchable, target disconnect on first data     |
|                                    | phase.                                               |
| Target retry                       | Reinitiate read transaction to target                |
| Target disconnect                  | If initiator requests more data than read from       |
|                                    | target, return target disconnect to initiator        |
| Target abort                       | Return target abort to initiator.                    |
|                                    | Set received target abort bit in the target          |
|                                    | interface status register.                           |
|                                    | Set signaled target abort bit in the initiator       |
|                                    | interface status register.                           |

 Table 8-4 Response to Delayed Read Target Termination

PCI 6152 repeats a delayed read transaction until one of the following conditions is met:

- PCI 6152 completes at least one data transfer.
- PCI 6152 receives a master abort.
- PCI 6152 receives a target abort.

# 8.8.4 Target Termination Initiated by PCI 6152

PCI 6152 can return a target retry, target disconnect, or target abort to an initiator for reasons other than detection of that condition at the target interface.

#### 8.8.4.1 Target Retry

PCI 6152 returns a target retry to the initiator when it cannot accept write data or return read data as a result of internal conditions. PCI 6152 returns a target retry to an initiator when any of the following conditions is met:

- For delayed write transactions:
  - The transaction is being entered into the delayed transaction queue.
  - The transaction has already been entered into the delayed transaction queue, but target response has not yet been received.
  - The delayed transaction queue is full, and the transaction cannot be queued.
  - A transaction with the same address and command has been queued.
  - Uses more than 16 clocks to accept this transaction.
- For delayed read transactions:
  - The transaction is being entered into the delayed transaction queue.
  - The read request has already been queued, but read data is not yet available.
  - The delayed transaction queue is full, and the transaction cannot be queued.
  - o A delayed read request with the same address and bus command has already been queued.
  - Uses more than 16 clocks to accept this transaction.

When a target retry is returned to the initiator of a delayed transaction, the initiator must repeat the transaction with the same address and bus command as well as the data if this is a write transaction, within the time frame specified by the master timeout value; otherwise, the transaction is discarded from the buffer.

#### 8.8.4.2 Target Disconnect

PCI 6152 returns a target disconnect to an initiator when the target returns target disconnect.

#### 8.8.4.3 Target Abort

PCI 6152 returns a target abort to an initiator when one of the following conditions is met:

- PCI 6152 is returning a target abort from the intended target.
- PCI 6152 is unable to obtain delayed read data from the target or to deliver delayed write data to the target after 2• attempts.

When PCI 6152 returns a target abort to the initiator, it sets the signaled target abort bit in the status register corresponding to the initiator interface.

# 9 Address Decoding

PCI 6152 uses three address ranges that control I/O and memory transaction forwarding. These address ranges are defined by base and limit address registers in the configuration space. This chapter describes these address ranges, as well as ISA-mode and VGA-addressing support.

# 9.1 Address Ranges

PCI 6152 uses the following address ranges to determine which I/O and memory transactions are forwarded from the primary PCI bus to the secondary PCI bus, and from the secondary bus to the primary bus:

Two 32-bit I/O address ranges

Transactions falling within these ranges are forwarded downstream from the primary PCI bus to the two secondary PCI buses. Transactions falling outside these ranges are forwarded upstream from the two secondary PCI buses to the primary PCI bus.

PCI 6152 uses a flat address space; that is, it does not perform any address translations. The address space has no "gaps"—addresses that are not marked for downstream forwarding are always forwarded upstream.

# 9.2 I/O Address Decoding

PCI 6152 uses the following mechanisms that are defined in the configuration space to specify the I/O address space for downstream and upstream forwarding:

- I/O base and limit address registers
- The ISA enable bit
- The VGA mode bit
- The VGA snoop bit

This section provides information on the I/O address registers and ISA mode.

To enable downstream forwarding of I/O transactions, the I/O enable bit must be set in the command register in configuration space. If the I/O enable bit is not set, all I/O transactions initiated on the primary bus are ignored. To enable upstream forwarding of I/O transactions, the master enable bit must be set in the command register. If the master enable bit is not set, PCI 6152 ignores all I/O and memory transactions initiated on the secondary bus. Setting the master enable bit also Allows upstream forwarding of memory transactions.

#### Caution

If any configuration state affecting I/O transaction forwarding is changed by a configuration write operation on the primary bus at the same time that I/O transactions are ongoing on the secondary bus, the

PCI 6152 response to the secondary bus I/O transactions is not predictable. Configure the I/O base and limit address registers, ISA enable bit, VGA mode bit, and VGA snoop bit before setting the I/O enable and master enable bits, and change them subsequently only when the primary and secondary PCI buses are idle.

# 9.2.1 I/O Base and Limit Address Registers

PCI 6152 implements one set of I/O base and limit address registers in configuration space that define an I/O address range per port downstream forwarding. PCI 6152 supports 32-bit I/O addressing, which Allows I/O addresses downstream of PCI 6152 to be mapped anywhere in a 4GB I/O address space.

I/O transactions with addresses that fall inside the range defined by the I/O base and limit registers are forwarded downstream from the primary PCI bus to the secondary PCI bus. I/O transactions with addresses that fall outside this range are forwarded upstream from the secondary PCI bus to the primary PCI bus.

The I/O range can be turned off by setting the I/O base address to a value greater than that of the I/O limit address. When the I/O range is turned off, all I/O transactions are forwarded upstream, and no I/O transactions are forwarded downstream.

The I/O range has a minimum granularity of 4KB and is aligned on a 4KB boundary. The maximum I/O range is 4GB in size.

The I/O base register consists of an 8-bit field at configuration address 1Ch, and a 16-bit field at address 30h. The top 4 bits of the 8-bit field define bits <15:12> of the I/O base address. The bottom 4 bits read only as 1h to indicate that PCI 6152 supports 32-bit I/O addressing. Bits <11:0> of the base address are assumed to be 0, which naturally aligns the base address to a 4KB boundary. The 16 bits contained in the I/O base upper 16 bits register at configuration offset 30h define AD<31:16> of the I/O base address. All 16 bits are read/write. After primary bus reset or chip reset, the value of the I/O base address is initialized to 0000 0000h.

The I/O limit register consists of an 8-bit field at configuration offset 1Dh and a 16-bit field at offset 32h. The top 4 bits of the 8-bit field define bits <15:12> of the I/O limit address. The bottom 4 bits read only as 1h to indicate that 32-bit I/O addressing is supported. Bits <11:0> of the limit address are assumed to be FFFh, which naturally aligns the limit address to the top of a 4KB I/O address block. The 16 bits contained in the I/O limit upper 16 bits register at configuration offset 32h define AD<31:16> of the I/O limit address. All 16 bits are read/write. After primary bus reset or chip reset, the value of the I/O limit address is reset to 0000 0FFFh.

#### Note

The initial states of the I/O base and I/O limit address registers define an I/O range of 0000 0000h to 0000 0FFFh, which is the bottom 4KB of I/O space. Write these registers with their appropriate values before setting either the I/O enable bit or the master enable bit in the command register in configuration space.

# 9.2.2 ISA Mode

PCI 6152 supports ISA mode by providing an ISA enable bit in the bridge control register in configuration space. ISA mode modifies the response of PCI 6152 inside the I/O address range in order to support mapping of I/O space in the presence of an ISA bus in the system. This bit only affects the response of PCI 6152 when the transaction falls inside the address range defined by the I/O base and limit address registers, and only when this address also falls inside the first 64KB of I/O space (address bits <31:16> are 0000h).

When the ISA enable bit is set, PCI 6152 does not forward downstream any I/O transactions addressing the top 768 bytes of each aligned 1KB block. Only those transactions addressing the bottom 256 bytes of an aligned 1KB block inside the base and limit I/O address range are forwarded downstream. Transactions above the 64KB I/O address boundary are forwarded as defined by the address range defined by the I/O base and limit registers.

Accordingly, if the ISA enable bit is set, PCI 6152 forwards upstream those I/O transactions addressing the top 768 bytes of each aligned 1KB block within the first 64KB of I/O space. The master enable bit in the command configuration register must also be set to enable upstream forwarding. All other I/O transactions initiated on the secondary bus are forwarded upstream only if they fall outside the I/O address range.

When the ISA enable bit is set, devices downstream of PCI 6152 can have I/O space mapped into the first 256 bytes of each 1KB chunk below the 64KB boundary, or anywhere in I/O space above the 64KB boundary.

### 9.3 Memory Address Decoding

PCI 6152 has three mechanisms for defining memory address ranges for forwarding of memory transactions:

- Memory-mapped I/O base and limit address registers
- Prefetchable memory base and limit address registers
- VGA mode

This section describes the first two mechanisms.

To enable downstream forwarding of memory transactions, the memory enable bit must be set in the command register in configuration space. To enable upstream forwarding of memory transactions, the master enable bit must be set in the command register. Setting the master enable bit also Allows upstream forwarding of I/O transactions.

#### Caution

If any configuration state affecting memory transaction forwarding is changed by a configuration write operation on the primary bus at the same time that memory transactions are ongoing on the secondary bus, response to the secondary bus memory transactions is not predictable. Configure the memory-mapped I/O base and limit address registers, prefetchable memory base and limit address registers, and VGA mode bit before setting the memory enable and master enable bits, and change them subsequently only when the primary and secondary PCI buses are idle.

# 9.3.1 Memory-Mapped I/O Base and Limit Address Registers

Memory-mapped I/O is also referred to as nonprefetchable memory. Memory addresses that cannot automatically be prefetched but that can conditionally prefetch based on command type should be mapped into this space. Read transactions to nonprefetchable space may exhibit side effects; this space may have non-memory-like behavior. PCI 6152 prefetches in this space only if the memory read line or memory read multiple commands are used; transactions using the memory read command are limited to a single data transfer.

The memory-mapped I/O base address and memory-mapped I/O limit address registers define an address range that PCI 6152 uses to determine when to forward memory commands. PCI 6152 forwards a memory transaction from the primary to the secondary interface if the transaction address falls within the memory-mapped I/O address range. PCI 6152 ignores memory transactions initiated on the secondary interface that fall into this address range. Any transactions that fall outside this address range are ignored on the primary interface and are forwarded upstream from the secondary interface (provided that they do not fall into the prefetchable memory range or are not forwarded downstream by the VGA mechanism).

The memory-mapped I/O range supports 32-bit addressing only. The PCI-to-PCI Bridge Architecture Specification does not provide for 64-bit addressing in the memory-mapped I/O space. The memory-mapped I/O address range has a granularity and alignment of 1MB. The maximum memory-mapped I/O address range is 4GB.

The memory-mapped I/O address range is defined by a 16-bit memory-mapped I/O base address register at configuration offset 20h and by a 16-bit memory-mapped I/O limit address register at offset 22h. The top 12 bits of each of these registers correspond to bits <31:20> of the memory address. The low 4 bits are hardwired to 0. The low 20 bits of the memory-mapped I/O base address are assumed to be 0 0000h, which results in a natural alignment to a 1MB boundary. The low 20 bits of the memory-mapped I/O limit address are assumed to be F FFFFh, which results in an alignment to the top of a 1MB block.

#### Note

The initial state of the memory-mapped I/O base address register is 0000 0000h. The initial state of the memorymapped I/O limit address register is 000F FFFFh. Note that the initial states of these registers define a memorymapped I/O range at the bottom 1MB block of memory. Write these registers with their appropriate values before setting either the memory enable bit or the master enable bit in the command register in configuration space.

To turn off the memory-mapped I/O address range, write the memory-mapped I/O base address register with a value greater than that of the memory-mapped I/O limit address register.

# 10 PCI Bus Arbitration

PCI 6152 must arbitrate for use of the primary bus when forwarding upstream transactions, and for use of the secondary bus when forwarding downstream transactions. The arbiter for the primary bus resides external to the typically on the motherboard. For the secondary PCI bus, PCI 6152 implements an internal arbiter.

# **10.1 Primary PCI Bus Arbitration**

PCI 6152 implements a request output pin, P\_REQ#, and a grant input pin, P\_GNT#, for primary PCI bus arbitration. PCI 6152 asserts P\_REQ# when forwarding transactions upstream; that is, it acts as initiator on the primary PCI bus. However, if a target retry, target disconnect, or a target abort is received in response to a transaction initiated by PCI 6152 on the primary PCI bus, PCI 6152 de-asserts P\_REQ# for two PCI clock cycles.

When P\_GNT# is asserted LOW by the primary bus arbiter after PCI 6152 has asserted P\_REQ#, PCI 6152 initiates a transaction on the primary bus on behalf of master on secondary. When P\_GNT# is asserted to PCI 6152 when P\_REQ# is not asserted, PCI 6152 parks P\_AD, P\_CBE, and P\_PAR by driving them to valid logic levels. When the primary bus is parked at PCI 6152 and PCI 6152 then has a transaction to initiate on the primary bus, PCI 6152 starts the transaction if P\_GNT# was asserted during the previous cycle.

# **10.2 Secondary PCI Bus Arbitration**

PCI 6152 implements an internal secondary PCI bus arbiter. This arbiter supports 4 external masters in addition to PCI 6152.

The PCI 6152 Secondary to Primary Frame Delay can be adjusted by programming Register C4h bit 4. At 66 MHz, 2 clock delay is recommended. However if faster Frame propagation is desired, especially in the case of handling an aggressive PCI arbitor on the Host bus, 1 clock delay is recommended.

# 11 Transaction Delay

PCI 6152 transaction delay from one interface to the other can be controlled through register C4h, bits 4 and 5. Primary to secondary transaction delay and secondary to primary transaction delay can be configured separately at 1 or 2 clocks delay.

PCI 6152 supports 1 clock latency mode in order to minimize the delay. In this mode, there is strictly 1 clock delay between the originating FRAME and the bridge FRAME. PCI 6152 passes all memory and I/O cycles, regardless of the address. On the 2nd clock of the cycle, PCI 6152 checks which side the cycle belongs to. If it is determined to be the wrong side, PCI 6152 will self terminate its own cycle by asserting STOP\_L.

This mode can be independently enabled for the Primary to Secondary transfer, and for the Secondary to Primary transfer. It is used primarily to minimize the delay between the assertion of the PGNT\_L on the Primary side and the assertion of PFRAME\_L due to the transaction initiated on the secondary side. PCI 6152 is designed to restrict SGNT\_L based on the assertion of PGNT\_L.

The control flow is as follows:

- 1. Primary asserts PGNT\_L in response to the PREQ\_L asserted by PCI 6152
- 2. Secondary asserts SGNT\_L in response to PGNT\_L
- 3. Secondary master asserts SFRAME\_L in response to SGNT\_L
- 4. PCI 6152 passes through the SFRAME\_L to PFRAME\_L.

There could be up to 4 clocks delay from step 1 to 4. This mode will decrease the delay to 3 clocks.

If 2 clock latency mode is enabled, which is the default, then the delay for step 4 above is 2 clocks instead of 1, with everything else the same.

# 12 Error Handling

PCI 6152 checks, forwards, and generates parity on both the primary and secondary interfaces. To maintain transparency, PCI 6152 always tries to forward the existing parity condition on one bus to the other bus, along with address and data.

To support error reporting on the PCI bus, PCI 6152 implements the following:

- S\_SERR# signal on the secondary interface
- Primary status and secondary status registers

This chapter provides detailed information about how PCI 6152 handles errors. It also describes error status reporting and error operation disabling.

# **12.1 Address Parity Errors**

PCI 6152 checks address parity for all transactions on both buses, for all address and all bus commands.

When PCI 6152 detects an address parity error on the primary interface, the following events occur:

• If the parity error response bit is set in the command register, PCI 6152 does not claim the transaction with P\_DEVSEL\_L; this may allow the transaction to terminate in a master abort.

If the parity error response bit is not set, PCI 6152 proceeds normally and accepts the transaction if it is directed to or across the PCI 6152.

- PCI 6152 sets the detected parity error bit in the status register.
- PCI 6152 asserts P\_SERR# and sets the signaled system error bit in the status register, if both of the following conditions are met:
  - The SERR# enable bit is set in the command register.
  - The parity error response bit is set in the command register.

When PCI 6152 detects an address parity error on the secondary interface, the following events occur:

• If the parity error response bit is set in the bridge control register, PCI 6152 does not claim the transaction with S\_DEVSEL\_L; this may allow the transaction to terminate in a master abort.

If the parity error response bit is not set, PCI 6152 proceeds normally and accepts the transaction if it is directed to or across the PCI 6152.

- PCI 6152 sets the detected parity error bit in the secondary status register.
- PCI 6152 asserts S\_SERR# and sets the signaled system error bit in the status register, if both of the following conditions are met:
  - The SERR# enable bit is set in the command register.
  - The parity error response bit is set in the bridge control register.

# 12.2 Data Parity Errors

When forwarding transactions, PCI 6152 attempts to pass the data parity condition from one interface to the other unchanged, whenever possible, to allow the master and target devices to handle the error condition.

The following sections describe, for each type of transaction, the sequence of events that occurs when a parity error is detected and the way in which the parity condition is forwarded across PCI 6152.

## 12.2.1 Configuration Write Transactions to Configuration Space

When PCI 6152 detects a data parity error during a Type 0 configuration write transaction to configuration space, the following events occur:

- If the parity error response bit is set in the command register, PCI 6152 asserts P\_TRDY# and writes the data to the configuration register. PCI 6152 also asserts S\_SERR#.
- If the parity error response bit is not set, PCI 6152 does not assert P\_SERR#.

PCI 6152 sets the detected parity error bit in the status register, regardless of the state of the parity error response bit.

### 12.2.2 Read Transactions

When PCI 6152 detects a parity error during a read transaction, the target drives data and data parity, and the initiator checks parity and conditionally asserts SERR#.

For downstream transactions, when PCI 6152 detects a read data parity error on the secondary bus, the following events occur:

- PCI 6152 asserts P\_SERR# two cycles following the data transfer, if the secondary interface parity error response bit is set in the bridge control register.
- PCI 6152 sets the detected parity error bit in the secondary status register.
- PCI 6152 sets the data parity detected bit in the secondary status register, if the secondary interface parity error response bit is set in the bridge control register.
- PCI 6152 forwards the bad parity with the data back to the initiator on the primary bus.
- PCI 6152 completes the transaction normally.

For upstream transactions, when PCI 6152 detects a read data parity error on the primary bus, the following events occur:

- PCI 6152 asserts P\_SERR# two cycles following the data transfer, if the primary interface parity error response bit is set in the command register.
- PCI 6152 sets the detected parity error bit in the primary status register.
- PCI 6152 sets the data parity detected bit in the primary status register, if the primary interface parity error response bit is set in the command register.
- PCI 6152 forwards the bad parity with the data back to the initiator on the secondary bus.
- PCI 6152 completes the transaction normally.

PCI 6152 returns to the initiator the data and parity that was received from the target. When the initiator detects a parity error on this read data and is enabled to report it, the initiator asserts PERR# two cycles after the data transfer occurs. It is assumed that the initiator takes responsibility for handling a parity error condition.

# 12.3 Data Parity Error Reporting Summary

In the previous sections, the PCI 6152's responses to data parity errors are presented according to the type of transaction in progress. This section organizes the PCI 6152's responses to data parity errors according to the status bits that the PCI 6152 sets and the signals that it asserts.

Table 12-1 shows setting the detected parity error bit in the status register, corresponding to the primary interface. This bit is set when PCI 6152 detects a parity error on the primary interface.

|                                   | Table 12–1 Setting the Primary Interface Detected Parity Error Bit |            |                              |                                                    |  |  |  |
|-----------------------------------|--------------------------------------------------------------------|------------|------------------------------|----------------------------------------------------|--|--|--|
| Primary detected parity error bit | Transaction type                                                   | Direction  | Bus where error was detected | Primary/secondary<br>parity error response<br>bits |  |  |  |
| 0                                 | Read                                                               | Downstream | Primary                      | x/x <sup>1</sup>                                   |  |  |  |
| 0                                 | Read                                                               | Downstream | Secondary                    | x/x                                                |  |  |  |
| 1                                 | Read                                                               | Upstream   | Primary                      | x/x                                                |  |  |  |
| 0                                 | Read                                                               | Upstream   | Secondary                    | x/x                                                |  |  |  |
| 1                                 | Delayed write                                                      | Downstream | Primary                      | x/x                                                |  |  |  |
| 0                                 | Delayed write                                                      | Downstream | Secondary                    | x/x                                                |  |  |  |
| 0                                 | Delayed write                                                      | Upstream   | Primary                      | x/x                                                |  |  |  |
| 0                                 | Delayed write                                                      | Upstream   | Secondary                    | x/x                                                |  |  |  |

Table 12–1 Setting the Primary Interface Detected Parity Error Bit

<sup>1</sup>x =don't care

Table 12–2 shows setting the detected parity error bit in the secondary status register, corresponding to the secondary interface. This bit is set when PCI 6152 detects a parity error on the secondary interface.

| Secondary<br>detected parity<br>error bit | Transaction type | Direction  | Bus where error was detected | Primary/secondary<br>parity error response<br>bits |
|-------------------------------------------|------------------|------------|------------------------------|----------------------------------------------------|
| 0                                         | Read             | Downstream | Primary                      | <b>x/x</b> <sup>1</sup>                            |
| 1                                         | Read             | Downstream | Secondary                    | x/x                                                |
| 0                                         | Read             | Upstream   | Primary                      | x/x                                                |
| 0                                         | Read             | Upstream   | Secondary                    | x/x                                                |
| 0                                         | Delayed write    | Downstream | Primary                      | x/x                                                |
| 0                                         | Delayed write    | Downstream | Secondary                    | x/x                                                |
| 0                                         | Delayed write    | Upstream   | Primary                      | x/x                                                |
| 1                                         | Delayed write    | Upstream   | Secondary                    | x/x                                                |

Table 12–2 Setting the Secondary Interface Detected Parity Error Bit

<sup>1</sup>x =don't care

Table 12-3 shows setting the data parity detected bit in the status register, corresponding to the primary interface. This bit is set under the following conditions:

- PCI 6152 must be a master on the primary bus.
- The parity error response bit in the command register, corresponding to the primary interface, must be set.

|                                        | ung me Frinary   | internace Data | Family Delected              |                                                    |
|----------------------------------------|------------------|----------------|------------------------------|----------------------------------------------------|
| Primary data<br>parity detected<br>bit | Transaction type | Direction      | Bus where error was detected | Primary/secondary<br>parity error response<br>bits |
| 0                                      | Read             | Downstream     | Primary                      | x/x <sup>1</sup>                                   |
| 0                                      | Read             | Downstream     | Secondary                    | x/x                                                |
| 1                                      | Read             | Upstream       | Primary                      | 1/x                                                |
| 0                                      | Read             | Upstream       | Secondary                    | x/x                                                |
| 0                                      | Delayed write    | Downstream     | Primary                      | x/x                                                |
| 0                                      | Delayed write    | Downstream     | Secondary                    | x/x                                                |
| 1                                      | Delayed write    | Upstream       | Primary                      | 1/x                                                |
| 0                                      | Delayed write    | Upstream       | Secondary                    | x/x                                                |

### Table 12-3 Setting the Primary Interface Data Parity Detected Bit

<sup>1</sup>x =don't care

Table 12–4 shows setting the data parity detected bit in the secondary status register, corresponding to the secondary interface. This bit is set under the following conditions:

- The PCI 6152 must be a master on the secondary bus.
- The parity error response bit in the bridge control register, corresponding to the secondary interface, must be set.

| Table 12-4 Setting the Secondary Interface Data Failty Detected Dit |                  |            |                              |                                                    |  |  |
|---------------------------------------------------------------------|------------------|------------|------------------------------|----------------------------------------------------|--|--|
| Secondary data<br>parity detected<br>bit                            | Transaction type | Direction  | Bus where error was detected | Primary/secondary<br>parity error response<br>bits |  |  |
| 0                                                                   | Read             | Downstream | Primary                      | x/x <sup>1</sup>                                   |  |  |
| 1                                                                   | Read             | Downstream | Secondary                    | x/1                                                |  |  |
| 0                                                                   | Read             | Upstream   | Primary                      | x/x                                                |  |  |
| 0                                                                   | Read             | Upstream   | Secondary                    | x/x                                                |  |  |
| 0                                                                   | Delayed write    | Downstream | Primary                      | x/x                                                |  |  |
| 1                                                                   | Delayed write    | Downstream | Secondary                    | x/1                                                |  |  |
| 0                                                                   | Delayed write    | Upstream   | Primary                      | x/x                                                |  |  |
| 0                                                                   | Delayed write    | Upstream   | Secondary                    | x/x                                                |  |  |

Table 12–4 Setting the Secondary Interface Data Parity Detected Bit

<sup>1</sup>x =dont care

Table 12-5 shows assertion of S\_SERR#. This signal is set under the following conditions:

- The parity error response bit on the command register and the parity error response bit on the bridge control register must both be set.
- The SERR# enable bit must be set in the command register.

| Table 12-5 Assertion of 5_5Enn# for Data Parity Enois |            |                              |                                                    |  |  |
|-------------------------------------------------------|------------|------------------------------|----------------------------------------------------|--|--|
| Transaction type                                      | Direction  | Bus where error was detected | Primary/secondary<br>parity error<br>response bits |  |  |
| Read                                                  | Downstream | Primary                      | x/x <sup>1</sup>                                   |  |  |
| Read                                                  | Downstream | Secondary                    | x/x                                                |  |  |
| Read                                                  | Upstream   | Primary                      | x/x                                                |  |  |
| Read                                                  | Upstream   | Secondary                    | x/x                                                |  |  |
| Delayed write                                         | Downstream | Primary                      | x/x                                                |  |  |
| Delayed write                                         | Downstream | Secondary                    | x/x                                                |  |  |
| Delayed write                                         | Upstream   | Primary                      | x/x                                                |  |  |
| Delayed write                                         | Upstream   | Secondary                    | x/x                                                |  |  |

 Table 12-5 Assertion of S\_SERR# for Data Parity Errors

<sup>1</sup>x =don't care

<sup>2</sup>The parity error was detected on the target (secondary) bus but not on the initiator (primary) bus.

<sup>3</sup>The parity error was detected on the target (primary) bus but not on the initiator (secondary) bus.

# 12.4 System Error (SERR#) Reporting

PCI 6152 uses the P\_SERR# signal to report conditionally a number of system error conditions in addition to the special case parity error conditions.

Whenever the assertion of P\_SERR# is discussed in this document, it is assumed that the following conditions apply:

- For PCI 6152 to assert P\_SERR# for any reason, the SERR# enable bit must be set in the command register.
- Whenever PCI 6152 asserts P\_SERR#, PCI 6152 must also set the signaled system error bit in the status register.

When S\_SERR# is asserted by secondary device, PCI 6152 sets the received system error bit in the secondary status register.

The PCI 6152 also conditionally asserts P\_SERR# when parity error reported on target bus during write transaction.

## 13 Reset

This chapter describes the primary interface, secondary interface, and chip reset mechanisms.

## **13.1 Primary Interface Reset**

PCI 6152 has one reset input, P\_RST#. When P\_RST# is asserted, the following events occur:

- PCI 6152 immediately three-states all primary and secondary PCI interface signals.
- PCI 6152 performs a chip reset.
- Registers that have default values are reset.

The P\_RST# asserting and de-asserting edges can be asynchronous to P\_CLK and S\_CLK.

### **13.2 Secondary Interface Reset**

PCI 6152 is responsible for driving the secondary bus reset signal, S\_RST#.

PCI 6152 asserts S\_RST# when any of the following conditions is met:

- Signal P\_RST# is asserted.
- Signal S\_RST# remains asserted as long as P\_RST# is asserted and does not de-assert until P\_RST# is de-asserted.
- The secondary reset bit in the bridge control register is set.
- The chip reset bit in the diagnostic control register is set.

When S\_RST# is asserted, all secondary PCI interface control signals, including the secondary grant outputs, are immediately three-stated. Signals S\_AD, S\_CBE#, and S\_PAR are driven LOW for the duration of S\_RST# assertion. All posted write and delayed transaction data buffers are reset; therefore, any transactions residing in buffers at the time of secondary reset are discarded.

When S\_RST# is asserted by means of the secondary reset bit, PCI 6152 remains accessible during secondary interface reset and continues to respond to accesses to its configuration space from the primary interface.

# 14 Bridge Behavior

A PCI cycle is initiated by asserting the FRAME# signal. In a bridge, there are a number of possibilities. These are summarized in the table below.

| Initiator              | Target                                              | Response                                                                                                                                                                              |  |
|------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Master on primary      | Target on Primary                                   | PCI 6152 does not forward signals to secondary.                                                                                                                                       |  |
| Master on primary      | Target on secondary                                 | PCI 6152 asserts P_DEVSEL_L, then passes the cycle to the secondary. When cycle is complete on the target port, it will wait for the initiator to end with normal termination.        |  |
| Master on primary      | Target not on<br>primary nor<br>secondary port      | PCI 6152 does not respond and the cycle will terminate as master abort.                                                                                                               |  |
| Master on secondary    | Target on the secondary port                        | PCI 6152 does not forward signals to primary, except in the case of dummy arbitration.                                                                                                |  |
| Master on<br>secondary | Target on primary port                              | PCI 6152 asserts S_DEVSEL_L, then passes the cycle to the appropriate port. When cycle is complete on the target port, it will wait for the initiator to end with normal termination. |  |
| Master on secondary    | Target not on<br>primary nor the other<br>secondary | PCI 6152 does not respond.                                                                                                                                                            |  |

### **Bridge Actions for Various Cycle Types**

A target then has up to three cycles to respond before subtractive decoding is initiated. If the target detects an address hit, it should assert its DEVSEL\_L signal in the cycle corresponding to the values of bits 9 and 10 in the Configuration Status Register.

Termination of a PCI cycle can occur in a number of ways. Normal termination begins by the initiator (master) deasserting FRAME# with IRDY# being asserted (or remaining asserted) on the same cycle. The cycle completes when TRDY# and IRDY# are both asserted simultaneously. The target should de-assert TRDY# for one cycle following final assertion (sustained three-state signal).

# 14.1 Abnormal Termination (Initiated by Bridge Master)

### 14.1.1 Master Abort

Master abort indicates that PCI 6152 acting as a master receives no response (i.e., no target asserts P\_DEVSEL\_L or S\_DEVSEL\_L) from a target., the bridge de-asserts FRAME# and then de-asserts IRDY#.

### 14.1.2 PCI Master on Primary Bus

The table illustrates the direction of the PCI control/data path when a PCI transaction is initiated by a PCI master residing on the primary bus. It guarantees the integrity of the cycle, viewed from the primary and the secondary side.

| Slave location | Command | FRAME/CBE<br>IRDY | DEVSEL_L/<br>TRDY<br>STOP | AD   |
|----------------|---------|-------------------|---------------------------|------|
| Primary bus    | read    | S->P              | P->S                      | P->S |
| Primary bus    | write   | S->P              | P->S                      | P<-S |
| Secondary bus  | read    | S->P              | P<-S                      |      |
| Secondary bus  | write   | S->P              | P<-S                      |      |

PCI 6152 is designed to pass almost all the primary cycles to the secondary side, except configuration cycle in the 1 clock delay case, as described below. PCI 6152 performs configuration type #1 to type #0 conversion, on the cycle with a matched bus-number. It will pass the type #1 configuration cycle that locates on the secondary side of the bridge.

### 14.2 Configuration Type #1 to type #0 Conversion

When a type #1 configuration cycle appears on the primary side with a bus-number equaling to PCI 6152 bridge bus-number, PCI 6152 performs the type #1 to type #0 conversion cycle, as follows.

First, it will retry all the subsequent all the primary cycles, until its completion. And it will de-grant the secondary bus to block the secondary master. The conversion cycle will appear on the secondary bus only, without being reflected to the primary side.

Then, it issues the converted type #0 configuration cycle on the secondary side. The termination of the cycle can be either normal, master abort or slave abort. In the case of read, PCI 6152 will latch the data, and wait for the same type #1 configuration cycle on the primary side.

### 14.3 Configuration Type #1 to Type #1 By-Passing

When a type #1 configuration cycle appears on the primary side with a bus-number greater than PCI 6152 bridge bus-number, but smaller than the secondary sub-ordinate bus-number, the same type #1 configuration cycle will appear on the secondary side. Otherwise, the bypassing process is very similar to the type #1 to type #0 conversion process. PCI 6152's internal state machine will generate the secondary cycle, retry all the primary cycle, and block any secondary master.

# 14.4 Type-0 Configuration Cycle Filter Mode

In this Type-0 configuration cycle filter mode, PCI 6152 will filter out all the primary Type-0 configuration cycle by delaying passing of primary P\_FRAME# by one PCI clock. In case of Type-1 configuration cycle through the bridge, it will return retry and relies on the internal state machine to do the conversion cycle to generate Type-0 or Type-1 on the secondary side.

# 14.5 Decoding

PCI 6152 uses decoding circuit to determine the slave device location.

During the memory cycle, PCI 6152 uses Memory Base/Limit and PrefetchBase/Limit. Slave is on the secondary side if one of the following is true:

- MemoryBase[31:16] <= Address <= MemoryLimit[31:16]
- PrefetchBase[31:16] <= Address <= PrefetchLimit[31:16]
- when VGA is enabled, 0xa0000 <= Address <= 0xbffff

During the I/O cycle, PCI 6152 uses I/O Base/Limit register. Slave device is on the secondary side if one of the following is true:

- I/O Base[15:4] <= Address <= IoLimit[15:4], see Note 1.
- when VGA is enabled, 0x3b0 <= Address <= 0x3bb
- when VGA is enabled, 0x3c0 <= Address <= 0x3df

Note1: when ISA is enabled, the I/O space between address 0-256 are always reserved at every 1K boundary.

During the Type-1 configuration cycle, PCI 6152 uses the device bus-number and the sub-ordinate bus-number. Slave device is on the secondary side if:

BusNumber[7:0] <= Address <= SubordinateBusNumber[7:0]

All the type #0 configuration cycle, interrupt acknowledge cycle and the special cycle appearing on the primary side is considered to have slave on the primary side. Likewise, all the similar cycle appearing on the secondary side is considered to have slave on the secondary side.

# 14.6 Secondary Master

The secondary master issues S\_REQ#[3:0] to request the bus. PCI 6152 will generate P\_REQ# on the primary side. When P\_GNT# is active, PCI 6152 will use the round-robin algorithm to grant one secondary master using S\_GNT#[3:0].

| Slave   | read/<br>Write | FRAME/CBE | DEVSEL_L /<br>TRDY | AD   |
|---------|----------------|-----------|--------------------|------|
|         | WIIIC          |           | STOP               |      |
| primary | read           | S->P      | P->S               | P->S |
| primary | write          | S->P      | P->S               | P<-S |
| slave   | read           | S->P      | P<-S               |      |
| slave   | write          | S->P      | P<-S               |      |

The control/data path is illustrated below. PCI 6152 will pass all the cycle from the secondary side to the primary.

# 14.7 PCI Clock Run Feature

PCI 6152 supports PCI clock run protocol defined in the PCI Mobile Design Guide 1.0. P\_CLKRUN# is set high when the system's central resource wants to stop P\_CLK, and then PCI 6152 will either signal that it allows PCI clock to be stopped by letting P\_CLKRUN# remain high, or it will signal to the system to keep P\_CLK running by driving P\_CLKRUN# low for 2 clocks then release by then the system's central resource will keep P\_CLKRUN# low. There are three situations that PCI 6152 will keep primary clock running. First is bit 2 of clock run control register is set, second there is a pending cycle on going through the chip, third is on behalf of secondary PCI device.

Secondary clock run is enabled by bit 1 of the clock run control register, by default the initiation of stopping/slowing down secondary comes from primary, however if bit 4 of clock run control register is set, secondary clock will be stopped when the bus is idle and there is no cycle from primary bus.

# 15 Clocks

This chapter provides information about the clocks.

#### **15.1 Primary and Secondary Clock Inputs**

PCI 6152 implements a separate clock input for each PCI interface. The primary interface is synchronized to the primary clock input, P\_CLK, and the secondary interface is synchronized to the secondary clock input, S\_CLK.

#### **15.2 Secondary Clock Outputs**

PCI 6152 has 5 secondary clock outputs that can be used as clock inputs for up to 4 external secondary bus devices with one feedback to S\_CLK.

The rules for using secondary clocks are:

- Each secondary clock output is limited to no more than 2 loads.
- One of the secondary clock outputs must be used for the PCI 6152 S\_CLK input
- Using an equivalent amount of etch on the board for all secondary clocks is recommended, to minimize skew between them, and a maximum delay of the etch of 2ns.
- Terminating or disabling unused secondary clock outputs is recommended to reduse power dissipation and noise in the system

# 16 66-MHz Operation

PCI 6152 66BC supports a maximum frequency of 66 MHz. There are no special procedures necessary to configure PCI 6152 66BC as a 66 MHz device. Bit 5 of the PCI status register is supported, and shows PCI 6152 66BC as a 66 MHz capable device to the system. PCI 6152 66BC does not have an M66EN pin. It is up to the system designer to implement the M66EN connection when using the PCI 6152 66BC.

PCI 6152 supports only 1:1 frequency ratio on the primary and secondary bus interfaces.

# 17 Miscellaneous Options

### 17.1 EEPROM Interface

PCI 6152 has an interface to EEPROM device. The interface can control an ISSI IS24C02 or compatible part, which is organized as 256X8 bits. The EEPROM is used to initialize the registers. After PRST\_L is deasserted, PCI 6152 will automatically load data from the EEPROM. The data structure is defined in the following section. The EEPROM interface is organized on 16 bit base in little endian format, and PCI 6152 supplies a 7-bit EEPROM word address.

The following pins are used for the EEPROM interface:

- EEPCLK: EEPROM clock output
- EEPDATA: EEPROM bi-directional serial data pin

The PCI 6152 does not control the EEPROM address inputs, it can only access EEPROM with address inputs set to 0.

#### 17.1.1 Auto Mode EEPROM Access

Using auto mode, the PCI 6152 can access the EEPROM on a word basis via hardware sequencer. User need only to access word data via PCI 6152 configuration registers for EEPROM START control, address, read/write command. Before each access, software should check the Auto Mode Cycle in Progress status before issuing the next START.

# 17.1.2 EEPROM Mode at Reset

During RESET, the PCI 6152 will autoload input for EEPROM automatic load condition. The first offset in the EEPROM contains a signature. If the signature is recognized, register auto-load will commence right after RESET. During the auto-load, PCI 6152 will read sequential words from the EEPROM and write to the appropriate registers.

Before the PCI 6152 registers can be accessed through host, user should check the auto-load condition by reading the EEPAUTO bit. Host access is allowed only after EEPAUTO status becomes '0' which means that the auto load initialization sequence is complete.

#### **17.1.3 EEPROM Data Structure**

Following the reset, if the condition above is met, PCI 6152 will auto-load the register with data from EEPROM. The following table describes the data structure used in EEPROM.

The PCI 6152 accesses the EEPROM one word at a time. It is important to note that in the data phase, bit orders are reverse of that of the address phase. PCI 6152 only supports EEPROM Device Address 0.



Read:



| EEPROM<br>Byte Address | PCI Configuration<br>Offset | Description                                                                                                                                         |
|------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 00-01h                 |                             | <b>EEPROM signature:</b> Autoload will only proceed if it reads a                                                                                   |
|                        |                             | value of 1516h on the first word loaded.                                                                                                            |
|                        |                             | 0x1516=valid signature, otherwise disable autoloading                                                                                               |
| 02h                    |                             | <b>Region Enable:</b> Enables or disables certain regions of the PCI configuration space from being loaded from the EEPROM. Valid combinations are: |
|                        |                             | Bits 0, 7-5: Reserved                                                                                                                               |
|                        |                             | Bits 4-1:                                                                                                                                           |
|                        |                             | 0000 = stop autoload at offset 02h                                                                                                                  |
|                        |                             | 0001 = stop autoload at offset 04h                                                                                                                  |
|                        |                             | 0011 = stop autoload at offset 07h                                                                                                                  |
|                        |                             | 0111 = stop autoload at offset 11h                                                                                                                  |
|                        |                             | 1111 = autoload all EEPROM loadable registers.                                                                                                      |
|                        |                             | Other combinations are undefined.                                                                                                                   |
| 03h                    |                             | Secondary Clock Enable :                                                                                                                            |
|                        |                             | Bit0: 1=disable SCLKO[0] output                                                                                                                     |
|                        |                             | Bit1: 1=disable SCLKO[1] output                                                                                                                     |
|                        |                             | Bit2: 1=disable SCLKO[2] output                                                                                                                     |
|                        |                             | Bit3: 1=disable SCLKO[3] output                                                                                                                     |
|                        |                             | Bit4: 1=disable SCLKO[4] output                                                                                                                     |
|                        |                             | Bits 7-5: Reserved                                                                                                                                  |
| 04h-05h                | F0-F1h                      | Subsystem Vendor ID                                                                                                                                 |
| 06h-07h                | F2-F3h                      | Subsysem ID                                                                                                                                         |
| 08h-09h                | C0-C4                       | Miscellaneous                                                                                                                                       |
|                        |                             | Bit0:register C0h, bit 0                                                                                                                            |
|                        |                             | Bits 7-1: register C4h, bits 7:1                                                                                                                    |
|                        |                             | Bits 15-8: register C1h                                                                                                                             |
| 0Ah-0Bh                | 00h-01h                     | Vendor ID                                                                                                                                           |
| 0Ch-ODh                | 02h-03h                     | Device ID                                                                                                                                           |
| 0Eh-0Fh                | C3h, 42h                    | Miscellaneous                                                                                                                                       |
|                        |                             | Bits 7-0: register 42h                                                                                                                              |
|                        |                             | Bits 15-8: register C3h                                                                                                                             |
| 10h-11h                | 82h                         | PMC register                                                                                                                                        |
| 12h-13h                | 87h                         | PMC register                                                                                                                                        |
|                        |                             | Bits7-0: reserved                                                                                                                                   |
|                        |                             | Bits15-8: register 87h                                                                                                                              |
| 14h-15h                | CDh                         | Test Register CDh                                                                                                                                   |
|                        |                             | Bits7-0: reserved                                                                                                                                   |
|                        |                             | Bits15-8:register CDh                                                                                                                               |
| 15h-16h                | CEh, CFh                    | Test Register CE/CFh                                                                                                                                |
|                        |                             | Bits7-0: register CEh                                                                                                                               |
|                        |                             | Bits11-8: reserved                                                                                                                                  |
|                        |                             | Bits15-8: register CFh, bits 7-4                                                                                                                    |

# 17.1.4 EEPROM Address and Corresponding PCI 6152 Register

# 17.2 General Purpose I/O Interface

The PCI 6152 implements a 4-pin general-purpose I/O GPIO interface. Each pin can be configured as input or output through the GPIO control register at offset C5h.

# **17.3 Vital Product Data**

PCI 6152 contains the VPD registers as specified in the PCI Local Bus Specification Revision 2.2. The VPD information is stored in the EEPROM device along with the autoload information. PCI 6152 provides for storage of 224 bytes of VPD data in the EEPROM device. VPD related registers are located starting at offset A0h of the PCI configuration space. VPD also uses the enhanced capabilities port address mechanism

# 18 PCI Power Management

PCI 6152 incorporates functionality that meets the requirements of the PCI Power Management Specification, Revision 1.0. These features include:

- PCI power management registers using the enhanced capabilities port (ECP) address mechanism
- Support for D0, D3<sub>hot</sub> and D3<sub>cold</sub> power management states
- Support for D0, D1, D2, D3, and D3, power management states for devices behind the bridge
- Support of the B2 secondary bus power state when in the D3<sub>hot</sub> power management state

The table below shows the states and related actions that the PCI 6152 performs during power management transitions. (no other transactions are permitted.)

| Current State      |                    | Action                                                         |
|--------------------|--------------------|----------------------------------------------------------------|
|                    | Next State         |                                                                |
|                    |                    | Power has been removed from the PCI 6152.                      |
| D0                 | D3 <sub>cold</sub> | A power-up reset must be performed to bring the                |
|                    | DOcold             | PCI 6152 to D0.                                                |
|                    |                    | If enabled to do so by the BPCCE pin, the PCI 6152             |
| D0                 | D3 <sub>hot</sub>  | will disable the secondary clocks and drive them               |
|                    |                    | low.                                                           |
|                    |                    | Unimplemented power state. The PCI 6152 will                   |
| D0                 | D2                 | ignore the write to the power state bits (power state          |
|                    |                    | remains at D0).                                                |
|                    |                    |                                                                |
| D0                 | D1                 | Unimplemented power state. The PCI 6152 will ignore            |
|                    |                    | the write to the power state bits (power state remains at D0). |
|                    |                    | The PCI 6152 enables secondary clock outputs and               |
| 5.0                |                    | performs an internal chip reset. Signal S_RST_L will           |
| D3 <sub>hot</sub>  | D0                 | not be asserted. All registers will be returned to the         |
|                    |                    | reset values and buffers will be cleared.                      |
|                    |                    | Power has been removed from the PCI 6152. A                    |
| D3 <sub>hot</sub>  | D3 <sub>cold</sub> | power-up reset must be performed to bring the PCI              |
| not                | 0010               | 6152 to D0.                                                    |
| D3                 | D0                 | Power-up reset. The PCI 6152 performs the                      |
| D3 <sub>cold</sub> | D0                 | standard power-up reset functions.                             |

PME# signals are routed from downstream devices around PCI-to PCI bridges. PME# signals do not pass through PCI-to-PCI bridges.

# 19 Hot Swap

PCI 6152 incorporates functionality that meets the requirements of the CompactPCI Specification, Rev2.1. PCI 6152 is a Hot Swap friendly device, it contains support for Software Connection Control. The CompactPCI Hot Swap register block is located at PCI configuration offset E4h. The Hot Swap specification allows active insertion and extraction by controlling ENUM\_L and LED signals.

PCI 6152 has the following Hot Swap related pins:

- ENUM\_L: Signal to notify system of insertion/extraction of Hot Swap cards.
- LED: Hot Swap status light
- EJECT: Indicates PCI 6152 of insertion/extraction of Hot Swap card, should be connected to switch of Hot Swap card.

#### **19.1 Hot Swap Insertion**

After reset, PCI 6152 will wait for the EJECT pin to be asserted to indicate successful insertion. It will signal the host by asserting ENUM\_L. The host reads register 92h, to determine if ENUM\_L was asserted as a result of a card insertion. The host will then set bit[7] of the Hot Swap register to acknowledge the insertion. Software drivers will then perform initialization and deassert ENUM\_L after which the PCI 6152 will enter normal operation.

#### **19.2 Hot Swap Extraction**

During the extraction phase, user first has to deassert EJECT by toggling the switch on the Hot Swap card. PCI 6152 will signal the host by asserting ENUM\_L. The host will set bit[6] of the configuration register 92h to acknowledge the extraction. PCI 6152 deasserts ENUM\_L, and waits for the extraction. During the extraction phase, user can optionally cancel the extraction by setting asserting EJECT again.

Note that Hot Swap is an independent section of PCI 6152. Its function has no impact on the rest of the chip. If Hot Swap feature is not needed, simply leave ENUM\_L unconnected.

# 20 Package Specifications

# 20.1 160-pin Tiny BGA

This specification outlines the mechanical dimensions for 160 pin Tiny BGA package as shown below. All dimensions are in millimeters (mm).



BOTTOM VIEW

| The following table | e lists the | package | dimensions | in millimeters    |
|---------------------|-------------|---------|------------|-------------------|
| The following tubic |             | puonugo | annensions | in minimule coro. |

| Symbol | Dimension                   | Minimum | Nominal | Maximum |
|--------|-----------------------------|---------|---------|---------|
| е      | Ball pitch                  |         | 1.00    |         |
| А      | Overall package height      |         |         | 1.40    |
| A1     | Package standoff height     |         | 0.27    |         |
| A2     | Encapsulation thickness     |         | 0.70    |         |
| b      | Ball diameter               | 0.35    | 0.40    | 0.45    |
| С      | Substrate thickness         |         | 0.36    |         |
| D      | Overall package width       |         | 15.00   |         |
| D1     | Overall Encapsulation width |         | 13.00   |         |
| Е      | Overall package width       |         | 15.00   |         |
| E1     | Overall Encapsulation width |         | 13.00   |         |

# 20.2 160-pin Standard PQFP

This specification outlines the mechanical dimensions for 160 pin standard PQFP (plastic quad flat pack) package as shown below. All dimensions are in millimeters (mm).





#### 160-pin PQFP package dimensions

| Symbol | Millimeters |           |      |  |
|--------|-------------|-----------|------|--|
| -      | Min         | Nom       | Max  |  |
| A      | -           | -         | 4.45 |  |
| A1     | 0.35        | 0.45      | 0.65 |  |
| A2     | 3.4         | 3.6       | 3.8  |  |
| b      | 0.2         | 0.3       | 0.4  |  |
| С      | 0.10        | 0.15      | 0.25 |  |
| D      | 31.6        | 32.0      | 32.4 |  |
| D1     | 27.8        | 28.0      | 28.2 |  |
| E      | 31.6        | 32.0      | 32.4 |  |
| E1     | 27.8        | 28.0      | 28.2 |  |
| е      |             | 0.65 BSC  |      |  |
| L      | 0.6         | 0.8       | 1.0  |  |
| Zd     |             | 1.325 TYF | D    |  |
| Ze     |             | 1.325 TYF | D    |  |
| θ      | 0°          | -         | 10°  |  |
| aaa    | 0.1         |           |      |  |
| bbb    | 0.13        |           |      |  |
| N      | 160         |           |      |  |

# **21 Electrical Specifications**

# 21.1 Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Parameter                       | Minimum | Maximum |
|---------------------------------|---------|---------|
| Storage Temperature Range       | -55 °C  | 125 °C  |
| Junction Temperature            |         | 125 °C  |
| Supply Voltage, V <sub>DD</sub> |         | 3.9V    |
| Maximum Voltage to signal pins  |         | 5.5V    |
| Maximum Power                   |         | 300mW   |

**Note:** Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

# 21.2 Functional Operating Range

| Parameter                     | Minimum | Maximum |
|-------------------------------|---------|---------|
| Supply Voltage                | 3.0 V   | 3.6 V   |
| Operating ambient temperature | 0°C     | 70 °C   |

# 21.3 DC Electrical Characteristics

| Symbol          | Parameter                            | Condition                   | Min                 | Max                 | Unit | Notes |
|-----------------|--------------------------------------|-----------------------------|---------------------|---------------------|------|-------|
| V <sub>DD</sub> | Supply Voltage                       |                             | 3.0                 | 3.6                 | V    |       |
| V <sub>IO</sub> | PVIO, SVIO pin Interface I/O Voltage |                             | 3.0                 | 5.5                 | V    |       |
| V <sub>ih</sub> | Input HIGH Voltage                   |                             | 0.5 V <sub>DD</sub> | V <sub>IO</sub>     | V    |       |
| V <sub>il</sub> | Input LOW Voltage                    |                             | -0.5                | 0.3 V <sub>DD</sub> | V    |       |
| $V_{_{ol}}$     | Output LOW Voltage                   | I <sub>iout</sub> = 1500 μA |                     | 0.1 V <sub>DD</sub> | V    |       |
| $V_{_{ol5V}}$   | 5V Signalling Output LOW Voltage     | I <sub>iout</sub> =6 mA     |                     | 0.1 V <sub>DD</sub> | V    |       |
| $V_{oh}$        | Output HIGH Voltage                  | I <sub>iout</sub> = -500 μA | 0.9 V <sub>DD</sub> |                     | V    |       |
| $V_{\rm oh5V}$  | 5V Signalling Output HIGH Voltage    | I <sub>iout</sub> = -2 mA   | 2.7                 |                     | V    |       |
| l <sub>ii</sub> | Input Leakage Current                | $0 < V_{in} < V_{DD}$       |                     | ±2                  | μA   |       |
| C <sub>in</sub> | Input Pin Capacitance                |                             |                     | 10.0                | pF   |       |



# 21.4 PCI Clock Signal AC Parameter Measurements

NOTE:

 $V_{_{\rm tl}}$  - 2.0V for 5V clocks; 0.5VCC for 3.3V clocks

 $V_{_{12}}$  - 1.5V for 5V clocks; 0.4VCC for 3.3V clocks  $V_{_{13}}$  – 0.8V for 5V clocks; 0.3VCC for 3.3V clocks

| 21.4.1 33 MHz PCI Clock Signal | AC parameters |
|--------------------------------|---------------|
|--------------------------------|---------------|

| Symbol             | Parameter                     | Minimum | Maximum | Unit |
|--------------------|-------------------------------|---------|---------|------|
| T <sub>cvc</sub>   | PCLK, SCLK cycle time         | 30      |         | ns   |
| T                  | PCLK, SCLK high time          | 11      | -       | ns   |
| T                  | PCLK, SCLK low time           | 11      | -       | ns   |
|                    | PCLK, SCLK slew rate          | 1       | 4       | V/ns |
| T <sub>sclk</sub>  | Delay from PCLK to SCLK       | 0       | 7       | ns   |
| T <sub>sclkr</sub> | PCLK rising to SCLKO rising   | 0       | 5       | ns   |
| T <sub>sclkf</sub> | PCLK falling to SCLKO falling | 0       | 5       |      |
| T <sub>skew</sub>  | SCLKO[x] to SCLKO[y]          | -       | 0.500   | ns   |

| Symbol             | Parameter                     | Minimum | Maximum | Unit |
|--------------------|-------------------------------|---------|---------|------|
| T                  | PCLK, SCLK cycle time         | 15      | 30      | ns   |
| T                  | PCLK, SCLK high time          | 6       | -       | ns   |
| T                  | PCLK, SCLK low time           | 6       | -       | ns   |
|                    | PCLK, SCLK slew rate          | 1.5     | 4       | V/ns |
| T <sub>sclk</sub>  | Delay from PCLK to SCLK       | 0       | 5       | ns   |
| T <sub>sclkr</sub> | PCLK rising to SCLKO rising   | 0       | 5       | ns   |
| T <sub>sclkf</sub> | PCLK falling to SCLKO falling | 0       | 5       |      |
| T                  | SCLKO[x] to SCLKO[y]          | -       | 0.500   | ns   |

# 21.4.2 66 MHz PCI Clock Signal AC parameters

# 21.5 PCI Signal Timing Specification



| Symbol               | Parameter                                     | Minimum | Maximum | Unit |
|----------------------|-----------------------------------------------|---------|---------|------|
| $T_{val}$            | CLK to signal valid delay - bused signals     | 2       | 11      | ns   |
| $T_{val(ptp)}$       | CLK to signal valid delay – point<br>to point | 2       | 12      | ns   |
| T                    | Float to active delay                         | 2       | -       | ns   |
| T <sub>off</sub>     | Active to float delay                         | -       | 28      | ns   |
| T <sub>su</sub>      | Input setup time to CLK – bused signals       | 7       | -       | ns   |
| T <sub>su(ptp)</sub> | Input setup time to CLK – point to point      | 10,12   | -       |      |
| T <sub>h</sub>       | Input signal hold time from CLK               | 0       | -       | ns   |

# 21.5.1 33 MHz PCI Signal Timing

# 21.5.2 66 MHz PCI Signal Timing

| Symbol                | Parameter                                     | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------|---------|---------|------|
| $T_{val}$             | CLK to signal valid delay - bused signals     | 2       | 6       | ns   |
| T <sub>val(ptp)</sub> | CLK to signal valid delay – point<br>to point | 2       | 6       | ns   |
| T <sub>on</sub>       | Float to active delay                         | 2       | -       | ns   |
| T <sub>off</sub>      | Active to float delay                         | -       | 14      | ns   |
| T <sub>su</sub>       | Input setup time to CLK – bused signals       | 3       | -       | ns   |
| T <sub>su(ptp)</sub>  | Input setup time to CLK – point to point      | 5       | -       |      |
| T <sub>h</sub>        | Input signal hold time from CLK               | 0       | -       | ns   |

# Appendix A: PCI 6152 33PC Part Description

Part number PCI 6152 33PC is a 160 pin PQFP which is designed to be a pin compatible part for Intel 21152 Bridge. Even though it is PCI 6152 33BC internally, some PCI 6152 functions are not available in this configuration. This section will highlight these features.



Pin Diagram, Top View

# PCI 6152 33PC 160 pin pinout

PCI 6152 33PC does not support the following pins:

ENUM\_L L\_STAT EEPD EEPCLK GPIO[0] GPIO[1] GPIO[2] GPIO[3] P\_CLKRUN\_L S\_CLKRUN\_L EJECT

Thus, all functions associated with this pins, such as Hot Swap, power management, EEPROM, VPD, and GPIO are not supported in this configuration.

| Location | Pin Name   | Туре |  |
|----------|------------|------|--|
| 001      | VSS        | Р    |  |
| 002      | S_PAR      | TS   |  |
| 003      | S_SERR_L   |      |  |
| 004      | S_PERR_L   | TS   |  |
| 005      | NC         |      |  |
| 006      | S_STOP_L   | STS  |  |
| 007      | S_DEVSEL_L | STS  |  |
| 008      | VDD        | Р    |  |
| 009      | S_TRDY_L   | STS  |  |
| 010      | S_IRDY_L   | STS  |  |
| 011      | S_FRAME_L  | STS  |  |
| 012      | VSS        | Р    |  |
| 013      | S_CBE_L[2] | TS   |  |
| 014      | S_AD[16]   | TS   |  |
| 015      | VDD        | Р    |  |
| 016      | S_AD[17]   | TS   |  |
| 017      | S_AD[18]   | TS   |  |
| 018      | S_AD[19]   | TS   |  |
| 019      | VSS        | TS   |  |
| 020      | S_AD[20]   | TS   |  |
| 021      | S_AD[21]   | TS   |  |
| 022      | S_AD[22]   | TS   |  |
| 023      | VDD        | Р    |  |
| 024      | S_AD[23]   | TS   |  |
| 025      | S_CBE_L[3] | TS   |  |
| 026      | S_AD[24]   | TS   |  |
| 027      | VSS        | Р    |  |
| 028      | S_AD[25]   | TS   |  |
| 029      | S_AD[26]   | TS   |  |
| 030      | VDD        | Р    |  |

#### **Pin Assignment Sorted by Location**

| 031 | S_AD[27]   | TS |
|-----|------------|----|
| 032 | S_AD[28]   | TS |
| 033 | S_AD[29]   | TS |
| 034 | VSS        | Р  |
| 035 | S_AD[30]   | TS |
| 036 | S_AD[31]   | TS |
| 037 | S_REQ_L[0] | 1  |
| 038 | S_REQ_L[1] | 1  |
| 039 | S_REQ_L[2] | 1  |
| 040 | VDD        | Р  |
| 041 | VSS        | Р  |
| 042 | S_REQ_L[3] | 1  |
| 043 | S_GNT_L[0] | 1  |
| 044 | S_GNT_L[1] | 0  |
| 045 | S_GNT_L[2] | 0  |
| 046 | VDD        | Р  |
| 047 | S_GNT_L[3] | 1  |
| 048 | S_RST_L    | 0  |
| 049 | NC         |    |
| 050 | VSS        | Р  |
| 051 | S_CLK      | 1  |
| 052 | S_VIO      | 1  |
| 053 | S_CLK_O[0] | 0  |
| 054 | VSS        | Р  |
| 055 | S_CLK_O[1] | 0  |
| 056 | VDD        | Р  |
| 057 | S_CLK_O[2] | 0  |
| 058 | VSS        | Р  |
| 059 | S_CLK_O[3] | 0  |
| 060 | VDD        | Р  |
| 061 | S_CLK_O[4] | 0  |
|     |            |    |

| 062 | NAND_OUT   | 0   |
|-----|------------|-----|
| 063 | GOZ_L      | I   |
| 064 | RST_L      | 1   |
| 065 | VSS        | P   |
| 066 | P CLK      |     |
| 067 | P VIO      | 1   |
|     |            | 1   |
| 068 | P_GNT_L    | 0   |
| 069 | P_REQ_L    |     |
| 070 | P_AD[31]   | TS  |
| 071 | VSS        | P   |
| 072 | P_AD[30]   | TS  |
| 073 | P_AD[29]   | TS  |
| 074 | P_AD[28]   | TS  |
| 075 | VDD        | P   |
| 076 | P_AD[27]   | TS  |
| 077 | P_AD[26]   | TS  |
| 078 | P_AD[25]   | TS  |
| 079 | P_AD[24]   | TS  |
| 080 | VDD        | Р   |
| 081 | VSS        | Р   |
| 082 | P_CBE_L[3] | TS  |
| 083 | P_IDSEL    | 1   |
| 084 | P_AD[23]   | TS  |
| 085 | P_AD[22]   | TS  |
| 086 | VSS        | Р   |
| 087 | P_AD[21]   | TS  |
| 088 | P_AD[20]   | TS  |
| 089 | P_AD[19]   | TS  |
| 090 | VDD        | Р   |
| 091 | P_AD[18]   | TS  |
| 092 | P_AD[17]   | TS  |
| 093 | P_AD[16]   | TS  |
| 094 | VSS        | Р   |
| 095 | P_CBE_L[2] | STS |
| 096 | P_FRAME_L  | STS |
| 097 | P_IRDY_L   | STS |
| 098 | VDD        | P   |
| 099 | P_TRDY_L   | STS |
| 100 | P_DEVSEL_L | STS |
| 101 | P_STOP_L   | STS |
| 102 | NC         |     |
| 103 | VSS        | Р   |
| 103 | P_PERR_L   | STS |
| 105 | P_SERR_L   | OD  |
|     | P_SERR_L   | TS  |
| 106 | _          | TS  |
| 107 | P_CBE_L[1] |     |
| 108 | VDD        | P   |
| 109 | P_AD[15]   | TS  |
| 110 | P_AD[14]   | TS  |
| 111 | P_AD[13]   | TS  |
| 112 | VSS        | Р   |

| Γ          |                             | 「           |
|------------|-----------------------------|-------------|
| 113        | P_AD[12]                    | TS          |
| 114        | P_AD[11]                    | TS          |
| 115        | P_AD[10]                    | TS          |
| 116        | VDD                         | Р           |
| 117        | P_AD[09]                    | TS          |
| 118        | P_AD[08]                    | TS          |
| 119        | P_AD[09]<br>P_AD[08]<br>VSS | Р           |
| 120        | VDD                         | Р           |
| 121        | VSS                         | P<br>P<br>P |
| 122        | P_CBE_L[0]                  | TS          |
| 123        | P_AD[07]                    | TS          |
| 124        | P_AD[06]                    | TS          |
| 125        |                             | 10          |
| 126        | NC<br>P_AD[05]              | TS          |
| 127        | P_AD[04]                    | TS          |
| 128        | VSS                         | P           |
| 128        | P_AD[03]                    | TS          |
|            |                             |             |
| 130        | P_AD[02]<br>VDD             | TS          |
| 131        |                             | P<br>TS     |
| 132        | P_AD[01]<br>P_AD[00]        |             |
| 133        | P_AD[00]                    | TS          |
| 134        | S_AD[00]                    | TS          |
| 135        | VSS                         | P           |
| 136        | S_AD[01]                    | TS          |
| 137        | S_AD[02]                    | TS          |
| 138        | S_AD[03]                    | TS          |
| 139        | VDD                         | Р           |
| 140        | S_AD[04]                    | TS          |
| 141        | S_AD[05]                    | TS          |
| 142        | S_AD[06]                    | TS          |
| 143        | VSS                         | Р           |
| 144        | S_AD[07]                    | TS          |
| 145        | S_CBE_L[0]                  | TS          |
| 146        | S_CBE_L[0]<br>S_AD[08]      | TS          |
| 147        | VDD                         | Р           |
| 148        | S_AD[09]                    | TS          |
| 149        | S_AD[10]                    | TS          |
| 150        | S_AD[11]                    | TS          |
| 151        | VSS                         | P           |
| 152        | S_AD[12]                    | TS          |
| 153        | S_AD[13]                    | TS          |
| 154        | VDD                         | P           |
| 155        | S_AD[14]                    | TS          |
| 156        | S_AD[14]                    | TS          |
| 157        | VSS                         | P           |
| 157        | S_CBE_L[1]                  | TS          |
|            | BPCCE                       |             |
| 159<br>160 | VDD                         | I<br>P      |
|            |                             | 1.6         |

PCI 6152 Data Book v2.0 © 2003 PLX Technology, Inc. All rights reserved.

| BPCCE      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            | Туре<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| GOZ_L      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| NAND_OUT   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| NC         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| NC         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| NC         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| P_AD[00]   | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|            | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| _ L J      | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|            | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|            | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|            | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| P_AD[31]   | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| P_CBE_L[0] | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| P_CBE_L[1] | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| P_CBE_L[2] | STS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| P_CBE_L[3] | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| P_CLK      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| P_DEVSEL_L | STS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| P_FRAME_L  | STS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| P_GNT_L    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| P IDSEL    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| _          | STS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|            | NAND_OUT         NC         NC         NC         P_AD[00]         P_AD[01]         P_AD[02]         P_AD[03]         P_AD[04]         P_AD[05]         P_AD[06]         P_AD[07]         P_AD[08]         P_AD[07]         P_AD[08]         P_AD[07]         P_AD[10]         P_AD[11]         P_AD[11]         P_AD[12]         P_AD[13]         P_AD[14]         P_AD[15]         P_AD[16]         P_AD[17]         P_AD[18]         P_AD[20]         P_AD[21]         P_AD[23]         P_AD[23]         P_AD[24]         P_AD[25]         P_AD[26]         P_AD[28]         P_AD[20]         P_AD[28]         P_AD[28]         P_AD[20]         P_AD[28]         P_AD[20]         P_AD[28]         P_AD[20]         P_AD[20]         P_AD[20]         P_AD[20]         P_AD[28]         P_AD[20]         P_CBE_L[0] </td |  |

| Pin Assignment Sorted by Signal Name |
|--------------------------------------|
|--------------------------------------|

| 106 | P_PAR      | TS       |
|-----|------------|----------|
| 104 | P_PERR_L   | STS      |
| 069 | P_REQ_L    | 0        |
| 105 | P_SERR_L   | OD       |
| 101 | P_STOP_L   | STS      |
| 099 | P_TRDY_L   | STS      |
| 067 | P_VIO      |          |
| 064 | RST_L      | 1        |
| 134 | S_AD[00]   | TS       |
| 136 | S_AD[01]   | TS       |
| 137 | S_AD[02]   | TS       |
| 138 | S_AD[03]   | TS       |
| 140 | S_AD[04]   | TS       |
| 141 | S_AD[05]   | TS       |
| 142 |            |          |
| 142 |            | TS<br>TS |
|     | S_AD[07]   |          |
| 146 | S_AD[08]   | TS       |
| 148 | S_AD[09]   | TS       |
| 149 | S_AD[10]   | TS       |
| 150 | S_AD[11]   | TS       |
| 152 | S_AD[12]   | TS       |
| 153 | S_AD[13]   | TS       |
| 155 | S_AD[14]   | TS       |
| 156 | S_AD[15]   | TS       |
| 014 | S_AD[16]   | TS       |
| 016 | S_AD[17]   | TS       |
| 017 | S_AD[18]   | TS       |
| 018 | S_AD[19]   | TS       |
| 020 | S_AD[20]   | TS       |
| 021 | S_AD[21]   | TS       |
| 022 | S_AD[22]   | TS       |
| 024 | S_AD[23]   | TS       |
| 024 | S_AD[23]   | TS       |
| 028 |            | TS       |
|     |            | TS       |
| 029 |            |          |
| 031 | S_AD[27]   | TS       |
| 032 | S_AD[28]   | TS       |
| 033 | S_AD[29]   | TS       |
| 035 | S_AD[30]   | TS       |
| 036 | S_AD[31]   | TS       |
| 145 | S_CBE_L[0] | TS       |
| 158 | S_CBE_L[1] | TS       |
| 013 | S_CBE_L[2] | TS       |
| 025 | S_CBE_L[3] | TS       |
| 051 | S_CLK      | 1        |
| 053 | S_CLK_O[0] | 0        |
| 055 | S_CLK_O[1] | 0        |
| 057 | S_CLK_0[2] | 0        |
| 059 | S_CLK_0[3] | 0        |
| 061 | S CLK 0[4] | 0        |
|     |            |          |

PCI 6152 Data Book v2.0 © 2003 PLX Technology, Inc. All rights reserved.

| 007         S_DEVSEL_L         STS           011         S_FRAME_L         STS           043         S_GNT_L[0]         I           044         S_GNT_L[1]         O           045         S_GNT_L[2]         O           047         S_GNT_L[3]         I           010         S_IRDY_L         STS           002         S_PAR         TS           004         S_PERR_L         TS           004         S_PERR_L         I           037         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           048         S_RST_L         O           048         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           030         VDD         P           031         VDD         P           032         VDD         P           046         VDD         P           046         VDD         P           046         VDD         P                                                  |     |            |     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----|
| 043         S_GNT_L[0]         I           044         S_GNT_L[1]         O           045         S_GNT_L[2]         O           047         S_GNT_L[3]         I           010         S_IRDY_L         STS           002         S_PAR         TS           004         S_PERR_L         TS           004         S_PERR_L         I           037         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           042         S_REQ_L[3]         I           048         S_RST_L         O           003         S_SERR_L         I           006         S_STRDY_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           030         VDD         P           0315         VDD         P           032         VDD         P           046         VDD         P           046         VDD         P           046         VDD         P <td< td=""><td>007</td><td></td><td></td></td<>     | 007 |            |     |
| 044         S_GNT_L[1]         O           045         S_GNT_L[2]         O           047         S_GNT_L[3]         I           010         S_IRDY_L         STS           002         S_PAR         TS           004         S_PERR_L         TS           004         S_PERR_L         TS           007         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           048         S_RST_L         O           048         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           015         VDD         P           030         VDD         P           046         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           046         VDD         P           046         VDD         P           056                                                      | 011 |            | STS |
| 045         S_GNT_L[2]         O           047         S_GNT_L[3]         I           010         S_IRDY_L         STS           002         S_PAR         TS           004         S_PERR_L         TS           037         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           042         S_REQ_L[3]         I           048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           030         VDD         P           030         VDD         P           046         VDD         P           046         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           060 <td< td=""><td>043</td><td>S_GNT_L[0]</td><td>1</td></td<> | 043 | S_GNT_L[0] | 1   |
| 047         S_GNT_L[3]         I           010         S_IRDY_L         STS           002         S_PAR         TS           004         S_PERR_L         TS           037         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           042         S_REQ_L[3]         I           048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           030         VDD         P           030         VDD         P           046         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           080         VDD <td>044</td> <td></td> <td></td>                      | 044 |            |     |
| 010         S_IRDY_L         STS           002         S_PAR         TS           004         S_PERR_L         TS           037         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           042         S_REQ_L[3]         I           048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           015         VDD         P           030         VDD         P           046         VDD         P           056         VDD         P           056         VDD         P           060         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD                                                              | 045 | S_GNT_L[2] | 0   |
| OO2         S_PAR         TS           004         S_PERR_L         TS           037         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           042         S_REQ_L[3]         I           048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           015         VDD         P           030         VDD         P           046         VDD         P           046         VDD         P           056         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD <td< td=""><td>047</td><td></td><td> </td></td<>                    | 047 |            |     |
| 004         S_PERR_L         TS           037         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           042         S_REQ_L[3]         I           042         S_RER_L         O           048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           015         VDD         P           023         VDD         P           030         VDD         P           046         VDD         P           046         VDD         P           056         VDD         P           056         VDD         P           056         VDD         P           075         VDD         P           080         VDD         P                                                                                                                                                                      | 010 |            | STS |
| 037         S_REQ_L[0]         I           038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           042         S_REQ_L[3]         I           042         S_RER_L         O           043         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           030         VDD         P           046         VDD         P           056         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P                                                                                                                                                                                                                                                    | 002 | S_PAR      | TS  |
| 038         S_REQ_L[1]         I           039         S_REQ_L[2]         I           042         S_REQ_L[3]         I           048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           030         VDD         P           030         VDD         P           046         VDD         P           056         VDD         P           056         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                       | 004 |            |     |
| 042         S_REQ_L[3]         I           048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           030         VDD         P           046         VDD         P           056         VDD         P           056         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                             | 037 | S_REQ_L[0] |     |
| 042         S_REQ_L[3]         I           048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           030         VDD         P           046         VDD         P           056         VDD         P           056         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                             | 038 |            |     |
| 048         S_RST_L         O           003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           030         VDD         P           030         VDD         P           040         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                    | 039 | S_REQ_L[2] |     |
| 003         S_SERR_L         I           006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           030         VDD         P           030         VDD         P           040         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                | 042 |            |     |
| 006         S_STOP_L         STS           009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           030         VDD         P           040         VDD         P           056         VDD         P           056         VDD         P           060         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                         | 048 | S_RST_L    | 0   |
| 009         S_TRDY_L         STS           052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           023         VDD         P           030         VDD         P           040         VDD         P           056         VDD         P           060         VDD         P           056         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 003 | S_SERR_L   |     |
| 052         S_VIO         I           116         VDD         P           008         VDD         P           015         VDD         P           023         VDD         P           030         VDD         P           040         VDD         P           056         VDD         P           060         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 006 | S_STOP_L   | STS |
| 116         VDD         P           008         VDD         P           015         VDD         P           023         VDD         P           030         VDD         P           040         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 009 | S_TRDY_L   | STS |
| 008         VDD         P           015         VDD         P           023         VDD         P           030         VDD         P           040         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 052 | S_VIO      |     |
| 015         VDD         P           023         VDD         P           030         VDD         P           040         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 116 | VDD        |     |
| 023         VDD         P           030         VDD         P           040         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 008 | VDD        | Р   |
| 030         VDD         P           040         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 015 | VDD        | Р   |
| 040         VDD         P           046         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 023 | VDD        | Р   |
| 046         VDD         P           056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 030 | VDD        |     |
| 056         VDD         P           060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 040 | VDD        | Р   |
| 060         VDD         P           075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 046 | VDD        | Р   |
| 075         VDD         P           080         VDD         P           090         VDD         P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 056 | VDD        |     |
| 080 VDD P<br>090 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 060 | VDD        |     |
| 090 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 075 | VDD        | Р   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 080 | VDD        | Р   |
| 098 VDD P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 090 | VDD        |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 098 | VDD        | Р   |

|     |       | 1  |  |
|-----|-------|----|--|
| 108 | VDD   | Р  |  |
| 120 | VDD   | Р  |  |
| 131 | VDD   | Р  |  |
| 139 | VDD   | Р  |  |
| 147 | VDD   | Р  |  |
| 154 | VDD   | Р  |  |
| 160 | VDD   | Р  |  |
| 119 | VSS   | Р  |  |
| 157 | VSS   | Р  |  |
| 001 | VSS   | Р  |  |
| 012 | VSS   | Р  |  |
| 019 | VSS   | TS |  |
| 027 | VSS   | Р  |  |
| 034 | VSS P |    |  |
| 041 | VSS   | Р  |  |
| 050 | VSS   | Р  |  |
| 054 | VSS   | Р  |  |
| 058 | VSS   | Р  |  |
| 065 | VSS   | Р  |  |
| 071 | VSS   | Р  |  |
| 081 | VSS   | Р  |  |
| 086 | VSS   | Р  |  |
| 094 | VSS   | Р  |  |
| 103 | VSS P |    |  |
| 112 | VSS P |    |  |
| 121 | VSS   | Р  |  |
| 128 | VSS P |    |  |
| 135 | VSS P |    |  |
| 143 | VSS   | Р  |  |
| 151 | VSS   | Р  |  |

# PCI 6152 33PC vs 21152 pinout comparison

This section describes pinout differences between the Intel 21152 and PCI 6152 33PC and some the design considerations for using the PCI 6152 33PC.

| Pin<br>No. | Intel<br>21152 | PCI 6152<br>33PC        | Notes                                                                                                                                                                                                                        |
|------------|----------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5          | s_lock_l       | <b>N/C</b> <sup>1</sup> | The PCI 6152 33PC does not support the PCI lock mechanism on its secondary interface. <sup>2</sup>                                                                                                                           |
| 49         | s_cfn_l        | N/C                     | The s_cfn_l pin specifies whether 21152 uses<br>internal or external arbitration. PCI 6152 33PC<br>only supports internal arbitration, so will only<br>function correctly in designs that do not use an<br>external arbiter. |
| 102        | p_lock_l       | N/C                     | The PCI 6152 33PC does not support the PCI lock mechanism on its primary interface. <sup>3</sup>                                                                                                                             |
| 125        | vdd            | N/C                     | This is a power pin, and has no effect on operation.                                                                                                                                                                         |
|            |                |                         |                                                                                                                                                                                                                              |
|            |                |                         |                                                                                                                                                                                                                              |
|            |                |                         |                                                                                                                                                                                                                              |
|            |                |                         |                                                                                                                                                                                                                              |

<sup>1</sup> N/C: No Connect.

<sup>23</sup> In most cases, this will not present a problem, as very few devices implement lock functionality.

# PCI 6152 PCI-to-PCI BRIDGE REFERANCE SCHEMATIC

| PAGE | FUNCTIONAL<br>DESCRIPTION  |
|------|----------------------------|
| 1.   | COVER                      |
| 2.   | PCI 6152 PCI-to-PCI BRIDGE |
| 3.   | PCI BUS GOLD FINGER        |
| 4.   | PCI SLOT 0 and 1           |
| 5.   | PCI SLOT 2 and 3           |
| 6.   | PCI SLOT 4                 |
| 7.   | POWER                      |
|      |                            |
|      |                            |
|      |                            |
|      |                            |

REVISION HISTORY: REV. C 2/14/01



ORCAD Capture for Windows - Ver. 9.00.1153

|           | PLX Technology, Inc.                      |
|-----------|-------------------------------------------|
| Title     | PCI 6152 DEMO BOARD                       |
| Size<br>C | Document Number C                         |
| Date:     | Wednesday, February 14, 2001 Sheet 1 of 6 |



GOLD FINGER



SINTA-SINTB-SINTC-SINTD-





PCI SLOT 0



PCI SLOT 1

lev C

Date

PCI SLOT 2



PCI SLOT 3



THIS IS AN UNVERIFIED EXAMPLE PLEASE CHECK FOR POSSIBLE MISTAKES PLX DOES NOT ASSUME ANY RESPONSIBILITY OR LIABLIITY OUT OF THIS APPLICATION







Both PVIO and SVIO connections are optional for PCI 6152. At 33Mhz, SVIO can be connected to 5V or 3.3V depending on whether 5V PCI devices are on the secondary PCI bus. At 66MHz, SVIO should never be connected to 5V.



THIS IS AN UNVERIFIED EXAMPLE PLEASE CHECK FOR POSSIBLE MISTAKES PLX DOES NOT ASSUME ANY RESPONSIBILITY OR LIABILITY OUT OF THIS APPLICATION



# Appendix C: Application Notes

# PCI 6152 66BC Application Note 1: Connecting PCI 6152 66BC to the AGP interface

#### Introduction

PCI 6152 66BC is a 32-bit 66 MHz PCI-to-PCI bridge for high performance designs. This application note describes how to utilize the existing AGP interface a 66 MHz PCI slot and implement a 66 MHz PCI add-in card design with multiple PCI devices. PCI 6152 66BC can be used behind the AGP interface to bridge the PCI devices.

The AGP interface specification uses the 66 MHz PCI specification as an operational baseline, and provides extensions to it. As such, it is possible to connect a purely PCI device behind the AGP connector, as all PCI signals are supported by the interface. However, AGP interface is optimized for a point to point topology, so only 1 device can be connected to the interface.

PCI 6152 66BC can provide the electrical isolation and arbitration necessary to connect more than one 66 MHz PCI device to the AGP interface.

#### **Typical Applications**

One application would be for a graphics adapter with multiple monitor support, using multiple AGP devices (running as PCI). Most computers do not have 66 MHz PCI slots, so this is the simplest way to implement existing AGP chips in multiple configurations.

Applications are not limited to graphics chips or AGP devices. Other PCI devices can also be connected in this way.

#### **Design Consideration**

Since AGP was designed for a single device only, there is no IDSEL pin for configuration. For most systems, it is assumed that the AGP device uses AD[16]. When connecting the PCI 6152 66BC, its primary IDSEL pin should therefore be connected to AD[16] of the AGP interface. On the secondary side, this presents the same problem when connecting more than one AGP device. The solution to this issue is implementation specific, and is left to the system designer.

# **Appendix D: Timing Diagrams**



Figure 1 : Primary to Secondary Type 1 to Type 0 Configuration Cycle conversion.



Figure 2 : Primary to Secondary Type 1 to Type 1 Configuration Cycle passing.



Figure 3 : Secondary to Primary Memory Read Line transaction.



Figure 4 : Primary to Secondary Memory Read transaction.



Figure 5 : Secondary to Primary Memory Read transaction.



Figure 6 : Primary to Secondary Memory Write transaction followed by Secondary to Primary Memory Write transaction.



Figure 7 : Secondary to Primary Memory Write transaction.