**Preliminary Specifications** #### **FEATURES:** - ComboMemory organized as: - 2M x16 Flash + 256K x16 SRAM - Single 2.7-3.3V Read and Write Operations - Concurrent Operation - Read from or Write to SRAM while Erase/Program Flash - Superior Reliability - Endurance: 100,000 Cycles (typical) - Greater than 100 years Data Retention - Low Power Consumption: - Active Current: 15 mA (typical) for Flash or SRAM Read - Standby Current: 12 μA (typical) - Flexible Erase Capability - Uniform 2 KWord sectors - Uniform 32 KWord size blocks - Erase-Suspend/Erase-Resume Capabilities - Security-ID Feature - User: 128 bits #### • Fast Read Access Times: - Flash: 70 nsSRAM: 70 ns - Latched Address and Data for Flash - Flash Fast Erase and Word-Program: - Sector-Erase Time: 18 ms (typical) Block-Erase Time: 18 ms (typical) Chip-Erase Time: 40 ms (typical) Word-Program Time: 7 µs (typical) - Flash Automatic Erase and Program Timing - Internal V<sub>PP</sub> Generation - Flash End-of-Write Detection - Toggle Bit - Data# Polling - CMOS I/O Compatibility - JEDEC Standard Command Set - Package Available - 48-ball LBGA (10mm x 12mm x 1.4mm) - All non-Pb (lead-free) devices are RoHS compliant #### PRODUCT DESCRIPTION The SST32HF324C ComboMemory devices integrate a CMOS flash memory bank with a CMOS SRAM memory bank in a Multi-Chip Package (MCP), manufactured with SST's proprietary, high-performance SuperFlash technology. Featuring high performance Word-Program, the flash memory bank provides a maximum Word-Program time of 7 µsec. To protect against inadvertent flash write, the SST32HF324C devices contain on-chip hardware and software data protection schemes. The SST32HF324C devices offer a guaranteed endurance of 10,000 cycles. Data retention is rated at greater than 100 years. The SST32HF324C devices consist of two independent memory banks with respective bank enable signals. The Flash and SRAM memory banks are superimposed in the same memory address space. Both memory banks share common address lines, data lines, WE# and OE#. The memory bank selection is done by memory bank enable signals. The SRAM bank enable signal, BES# selects the SRAM bank. The flash memory bank enable signal, BEF# selects the flash memory bank. The WE# signal has to be used with Software Data Protection (SDP) command sequence when controlling the Erase and Program operations in the flash memory bank. The SDP command sequence protects the data stored in the flash memory bank from accidental alteration. The SST32HF324C provide the added functionality of being able to simultaneously read from or write to the SRAM bank while erasing or programming in the flash memory bank. The SRAM memory bank can be read or written while the flash memory bank performs Sector-Erase, Bank-Erase, or Word-Program concurrently. All flash memory Erase and Program operations will automatically latch the input address and data signals and complete the operation in background without further input stimulus requirement. Once the internally controlled Erase or Program cycle in the flash bank has commenced, the SRAM bank can be accessed for Read or Write. The SST32HF324C devices are suited for applications that use both flash memory and SRAM memory to store code or data. For systems requiring low power and small form factor, the SST32HF324C devices significantly improve performance and reliability while lowering power consumption when compared with multiple chip solutions. The SST32HF324C inherently use less energy during Erase and Program operations than alternative flash technologies. The total energy consumed is a function of the applied voltage, current, and time of application. Since, for any given voltage range, SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any Erase or Program operation is less than alternative flash technologies. #### **Preliminary Specifications** SuperFlash technology provides fixed Erase and Program times independent of the number of Erase/Program cycles that have occurred. Therefore the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies, whose Erase and Program times increase with accumulated Erase/Program cycles. ## **Device Operation** The ComboMemory uses BES# and BEF# to control operation of either the SRAM or the flash memory bank. When BES# is low, the SRAM Bank is activated for Read and Write operation. When BEF# is low the flash bank is activated for Read, Program or Erase operation. BES# and BEF# cannot be at low level at the same time. If BES# and BEF# are both asserted to low level bus contention will result and the device may suffer permanent damage. All address, data, and control lines are shared by SRAM Bank and flash bank which minimizes power consumption and loading. The device goes into standby when both bank enables are high. ## **Concurrent Read/Write Operation** The SST32HF324C provide the unique benefit of being able to read from or write to SRAM, while simultaneously erasing or programming the flash. This allows data alteration code to be executed from SRAM, while altering the data in flash. See Figure 22 for a flowchart. The following table lists all valid states. #### **CONCURRENT READ/WRITE STATE TABLE** | Flash | SRAM | |---------------|-------| | Program/Erase | Read | | Program/Erase | Write | The device will ignore all SDP commands when an Erase or Program operation is in progress. Note that Product Identification commands use SDP; therefore, these commands will also be ignored while an Erase or Program operation is in progress. ## **Flash Read Operation** The Read operation of the SST32HF324C devices is controlled by BEF# and OE#. Both have to be low, with WE# high, for the system to obtain data from the outputs. BEF# is used for flash memory bank selection. When BEF# is high, the chip is deselected and only standby power is consumed. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when OE# is high. Refer to Figure 5 for further details. ## **Flash Word-Program Operation** The flash memory bank of the SST32HF324C devices is programmed on a word-by-word basis. Before Program operations, the memory must be erased first. The Program operation consists of three steps. The first step is the threebyte load sequence for Software Data Protection. The second step is to load word address and word data. During the Word-Program operation, the addresses are latched on the falling edge of either BEF# or WE#, whichever occurs last. The data is latched on the rising edge of either BEF# or WE#, whichever occurs last. The third step is the internal Program operation which is initiated after the rising edge of the fourth WE# or BEF#, whichever occurs first. The Program operation, once initiated, will be completed, within 10 us. See Figures 6 and 7 for WE# and BEF# controlled Program operation timing diagrams and Figure 18 for flowcharts. During the Program operation, the only valid flash Read operations are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any SDP commands loaded during the internal Program operation will be ignored. ## Flash Sector-/Block-Erase Operation The Flash Sector/Block-Erase operation allows the system to erase the device on a sector-by-sector (or block-byblock) basis. The SST32HF324C offer both Sector-Erase and Block-Erase mode. The sector architecture is based on uniform sector size of 2 KWord. The Block-Erase mode is based on uniform block size of 32 KWord. The Sector-Erase operation is initiated by executing a six-byte command sequence with Sector-Erase command (30H) and sector address (SA) in the last bus cycle. The address lines A<sub>MS</sub>-A<sub>11</sub> are used to determine the sector address. The Block-Erase operation is initiated by executing a six-byte command sequence with Block-Erase command (50H) and block address (BA) in the last bus cycle. The address lines A<sub>MS</sub>-A<sub>15</sub> are used to determine the block address. The sector or block address is latched on the falling edge of the sixth WE# pulse, while the command (30H or 50H) is latched on the rising edge of the sixth WE# pulse. The internal Erase operation begins after the sixth WE# pulse. The End-of-Erase operation can be determined using either Data# Polling or Toggle Bit methods. See Figures 11 and 12 for timing waveforms. Any commands issued during the Sector- or Block-Erase operation are ignored. **Preliminary Specifications** ## **Erase-Suspend/-Resume Commands** The Erase-Suspend operation temporarily suspends a Sector- or Block-Erase operation thus allowing data to be read from any memory location, or program data into any sector/block that is not suspended for an Erase operation. The operation is executed by issuing one byte command sequence with Erase-Suspend command (B0H). The device automatically enters read mode typically within 20 $\mu$ s after the Erase-Suspend command had been issued. Valid data can be read from any sector or block that is not suspended from an Erase operation. Reading at address location within erase-suspended sectors/blocks will output $DQ_2$ toggling and $DQ_6$ at "1". While in Erase-Suspend mode, a Word-Program operation is allowed except for the sector or block selected for Erase-Suspend. To resume Sector-Erase or Block-Erase operation which has been suspended the system must issue Erase Resume command. The operation is executed by issuing one byte command sequence with Erase Resume command (30H) at any address in the last Byte sequence. ## **Flash Chip-Erase Operation** The SST32HF324C provide a Chip-Erase operation, which allows the user to erase the entire memory array to the "1" state. This is useful when the entire device must be quickly erased. The Chip-Erase operation is initiated by executing a sixbyte command sequence with Chip-Erase command (10H) at address 5555H in the last byte sequence. The Erase operation begins with the rising edge of the sixth WE# or BEF#, whichever occurs first. During the Erase operation, the only valid read is Toggle Bit or Data# Polling. See Table 5 for the command sequence, Figure 9 for timing diagram, and Figure 21 for the flowchart. Any commands issued during the Chip-Erase operation are ignored. ## **Write Operation Status Detection** The SST32HF324C provide two software means to detect the completion of a write (Program or Erase) cycle, in order to optimize the system Write cycle time. The software detection includes two status bits: Data# Polling (DQ $_7$ ) and Toggle Bit (DQ $_6$ ). The End-of-Write detection mode is enabled after the rising edge of WE#, which initiates the internal Program or Erase operation. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either $DQ_7$ or $DQ_6$ . In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. ## Flash Data# Polling (DQ7) When the SST32HF324C flash memory banks are in the internal Program operation, any attempt to read DQ7 will produce the complement of the true data. Once the Program operation is completed, DQ7 will produce true data. Note that even though DQ7 may have valid data immediately following the completion of an internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of 1 µs. During internal Erase operation, any attempt to read DQ<sub>7</sub> will produce a '0'. Once the internal Erase operation is completed, DQ7 will produce a '1'. The Data# Polling is valid after the rising edge of the fourth WE# (or BEF#) pulse for Program operation. For Sector- or Block-Erase, the Data# Polling is valid after the rising edge of the sixth WE# (or BEF#) pulse. See Figure 8 for Data# Polling timing diagram and Figure 19 for a flowchart. **Preliminary Specifications** ## Toggle Bits (DQ6 and DQ2) During the internal Program or Erase operation, any consecutive attempts to read $DQ_6$ will produce alternating "1"s and "0"s, i.e., toggling between 1 and 0. When the internal Program or Erase operation is completed, the $DQ_6$ bit will stop toggling. The device is then ready for the next operation. For Sector-, Block-, or Chip-Erase, the toggle bit ( $DQ_6$ ) is valid after the rising edge of sixth WE# (or BEF#) pulse. $DQ_6$ will be set to "1" if a Read operation is attempted on an Erase-Suspended Sector/Block. If Program operation is initiated in a sector/block not selected in Erase-Suspend mode, $DQ_6$ will toggle. An additional Toggle Bit is available on $DQ_2$ , which can be used in conjunction with $DQ_6$ to check whether a particular sector is being actively erased or erase-suspended. Table 1 shows detailed status bits information. The Toggle Bit $(DQ_2)$ is valid after the rising edge of the last WE# (or BEF#) pulse of Write operation. See Figure 9 for Toggle Bit timing diagram and Figure 19 for a flowchart. **TABLE 1: WRITE OPERATION STATUS** | Status | | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ <sub>2</sub> | |---------------------------|---------------------------------------------------|-------------------|-----------------|-----------------| | Normal<br>Operation | Standard<br>Program | DQ <sub>7</sub> # | Toggle | No Toggle | | | Standard<br>Erase | 0 | Toggle | Toggle | | Erase-<br>Suspend<br>Mode | Read from<br>Erase-Suspended<br>Sector/Block | 1 | 1 | Toggle | | | Read from<br>Non- Erase-Suspended<br>Sector/Block | Data | Data | Data | | | Program | DQ <sub>7</sub> # | Toggle | N/A | T1.0 1267 **Note:** DQ<sub>7</sub> and DQ<sub>2</sub> require a valid address when reading status information. ## **Flash Memory Data Protection** The SST32HF324C flash memory bank provides both hardware and software features to protect nonvolatile data from inadvertent writes. ## **Flash Hardware Data Protection** Noise/Glitch Protection: A WE# or BEF# pulse of less than 5 ns will not initiate a Write cycle. $V_{DD}$ Power Up/Down Detection: The Write operation is inhibited when $V_{DD}$ is less than 1.5V. <u>Write Inhibit Mode:</u> Forcing OE# low, BEF# high, or WE# high will inhibit the flash Write operation. This prevents inadvertent writes during power-up or power-down. ## Flash Software Data Protection (SDP) The SST32HF324C provide the JEDEC approved software data protection scheme for all flash memory bank data alteration operations, i.e., Program and Erase. Any Program operation requires the inclusion of a series of three-byte sequence. The three byte-load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of six-byte load sequence. The SST32HF324C devices are shipped with the software data protection permanently enabled. See Table 5 for the specific software command codes. During SDP command sequence, invalid commands will abort the device to Read mode, within T<sub>RC</sub>. The contents of DQ<sub>15</sub>-DQ<sub>8</sub> can be V<sub>IL</sub> or VIH. but no other value, during any SDP command sequence. #### SRAM Read The SRAM Read operation of the SST32HF324C is controlled by OE# and BES#, both have to be low with WE# high for the system to obtain data from the outputs. BES# is used for SRAM bank selection. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when OE# is high. Refer to the Read cycle timing diagram, Figure 2, for further details. #### **SRAM Write** The SRAM Write operation of the SST32HF324C is controlled by WE# and BES#; both have to be low for the system to write to the SRAM. During the Word-Write operation, the addresses and data are referenced to the rising edge of either BES# or WE#, whichever occurs first. The Write time is measured from the last falling edge of BES# or WE# to the first rising edge of BES# or WE#. Refer to the Write cycle timing diagrams, Figures 3 and 4, for further details. #### **Product Identification** The Product Identification mode identifies the devices as the SST32HF324C and manufacturer as SST. This mode may be accessed by software operations only. The hardware device ID Read operation, which is typically used by programmers, cannot be used on this device because of the shared lines between flash and SRAM in the multi-chip package. Therefore, application of high voltage to pin A<sub>9</sub> may damage this device. Users may use the software Product Identification operation to identify the part (i.e., using the device ID) when using multiple manufacturers in the same socket. For details, see **Preliminary Specifications** Tables 4 and 5 for software operation, Figure 13 for the software ID entry and read timing diagram and Figure 20 for the ID entry command sequence flowchart. **TABLE 2: PRODUCT IDENTIFICATION** | | Address | Data | |-------------------|---------|-------| | Manufacturer's ID | 0000H | BFH | | Device ID | | | | SST32HF324C | 0001H | 235BH | T2.0 1267 #### **Product Identification Mode Exit/Reset** In order to return to the standard read mode, the Software Product Identification mode must be exited. Exiting is accomplished by issuing the Exit ID command sequence, which returns the device to the Read operation. Please note that the software reset command is ignored during an internal Program or Erase operation. This command may also be used to reset the device to Read mode after any inadvertent transient condition that apparently causes the device to behave abnormally, e.g. not read correctly. See Table 5 for software command codes, Figure 14 for timing waveform and Figure 20 for a flowchart. ## **Security ID** The SST32HF324C device offers one 128-bit Security ID space. This space is left un-programmed for the customer to program as desired. To program the Security ID, the user must use the Security ID Word-Program command. To detect end-of-write for the SEC ID, read the toggle bits. Do not use Data# Polling. Once this is complete, the Sec ID should be locked using the User Sec ID Program Lock-Out. This disables any future corruption of this space. Note that regardless of whether or not the Sec ID is locked, the Sec ID segment cannot be erased. The Secure ID space can be queried by executing a threebyte command sequence with Enter Sec ID command (88H) at address 5555H in the last byte sequence. To exit this mode, the Exit Sec ID command should be executed. Refer to Table 5 for more details. ## **Design Considerations** SST recommends a high frequency 0.1 $\mu$ F ceramic capacitor to be placed as close as possible between V<sub>DD</sub> and V<sub>SS</sub>, e.g., less than 1 cm away from the V<sub>DD</sub> pin of the device. Additionally, a low frequency 4.7 $\mu$ F electrolytic capacitor from V<sub>DD</sub> to V<sub>SS</sub> should be placed within 1 cm of the V<sub>DD</sub> pin. #### **Preliminary Specifications** FIGURE 1: PIN ASSIGNMENTS FOR 48-BALL LBGA (10MM X 12MM) **TABLE 3: PIN DESCRIPTION** | Symbol | Pin Name | Functions | |----------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>MS</sub> <sup>1</sup> -A <sub>0</sub> | Address Inputs | To provide flash addresses: A <sub>20</sub> -A <sub>0</sub> | | | | SRAM addresses: A <sub>17</sub> -A <sub>0</sub> | | DQ <sub>15</sub> -DQ <sub>0</sub> | Data Input/output | To output data during Read cycles and receive input data during Write cycles. Data is internally latched during a flash Erase/Program cycle. The outputs are in tri-state when OE# or BES# and BEF# are high. | | BES# | SRAM Memory Bank Enable | To activate the SRAM memory bank when BES# is low. | | BEF# | Flash Memory Bank Enable | To activate the flash memory bank when BEF# is low. | | OE# | Output Enable | To gate the data output buffers. | | WE# | Write Enable | To control the Write operations. | | $V_{DDF}$ | Power Supply (Flash) | 2.7-3.3V Power Supply to flash only. | | $V_{DDS}$ | Power Supply (SRAM) | 2.7-3.3V Power Supply to SRAM only | | $V_{SS}$ | Ground | | | UBS# | Upper Byte Control (SRAM) | To enable DQ <sub>15</sub> -DQ <sub>8</sub> | | LBS# | Lower Byte Control (SRAM) | To enable DQ <sub>7</sub> -DQ <sub>0</sub> | | NC | No Connection | Unconnected Pins | | | | T3.0 1267 | 1. A<sub>MS</sub>=Most significant address ©2005 Silicon Storage Technology, Inc. S71267-02-000 9/05 **Preliminary Specifications** **TABLE 4: OPERATION MODES SELECTION** | Mode | BES#1 | BEF# <sup>1</sup> | OE# | WE# | UBS# | LBS# | DQ <sub>15</sub> to DQ <sub>8</sub> | DQ <sub>7</sub> to DQ <sub>0</sub> | Address | |------------------------|------------------|-------------------|-----------------|-----------------|-----------------|----------|-------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------| | Not Allowed | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>2</sup> | Х | Х | Χ | Х | Х | X | | Flash | | | | | | | | | | | Read | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | Х | Χ | $D_OUT$ | D <sub>OUT</sub> | A <sub>IN</sub> | | Program | $V_{IH}$ | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | Х | Χ | D <sub>IN</sub> | D <sub>IN</sub> | A <sub>IN</sub> | | Erase | Х | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | Х | Х | Х | Х | Sector or Block address,<br>XXH for Chip-Erase | | SRAM | | | | | | | | | | | Read | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $D_OUT$ | D <sub>OUT</sub> | A <sub>IN</sub> | | | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $D_OUT$ | High Z | A <sub>IN</sub> | | | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | $V_{IH}$ | V <sub>IH</sub> | $V_{IL}$ | High Z | D <sub>OUT</sub> | A <sub>IN</sub> | | Write | $V_{IL}$ | $V_{IH}$ | Х | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | D <sub>IN</sub> | D <sub>IN</sub> | A <sub>IN</sub> | | | $V_{IL}$ | $V_{IH}$ | Х | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | $D_IN$ | High Z | A <sub>IN</sub> | | | $V_{IL}$ | V <sub>IH</sub> | Х | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | High Z | D <sub>IN</sub> | A <sub>IN</sub> | | Standby | V <sub>IHC</sub> | V <sub>IHC</sub> | Χ | Χ | X | Χ | High Z | High Z | X | | Flash Write Inhibit | Х | Х | $V_{IL}$ | Χ | Х | Χ | High Z / D <sub>OUT</sub> | High Z / D <sub>OUT</sub> | X | | | Х | Х | Х | $V_{IH}$ | X | Χ | High Z / D <sub>OUT</sub> | High Z / D <sub>OUT</sub> | X | | | X | $V_{IH}$ | Χ | Χ | Х | Χ | High Z / D <sub>OUT</sub> | High Z / D <sub>OUT</sub> | X | | Output Disable | V <sub>IH</sub> | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | Х | Χ | High Z | High Z | X | | | $V_{IL}$ | V <sub>IH</sub> | Х | Х | V <sub>IH</sub> | $V_{IH}$ | High Z | High Z | X | | | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | Х | Χ | High Z | High Z | X | | Product Identification | | | | | | | | | | | Software Mode | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | | 's ID (00BFH)<br>ce ID <sup>3</sup> | A <sub>19</sub> -A <sub>1</sub> =V <sub>IL</sub> , A <sub>0</sub> =V <sub>IH</sub><br>(See Table 4) | T4.0 1267 <sup>1.</sup> Do not apply BES#= $V_{IL}$ and BEF#= $V_{IL}$ at the same time <sup>2.</sup> X can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value. <sup>3.</sup> With $A_{MS}$ - $A_1$ = 0; SST Manufacturer's ID = 00BFH, is read with $A_0$ =0, SST32HF324C Device ID = 235BH, is read with $A_0$ =1 #### **Preliminary Specifications** #### TABLE 5: SOFTWARE COMMAND SEQUENCE | Command<br>Sequence | | | | 2nd Bus 3rd Bus<br>Write Cycle Write Cycle | | | 4th Bus<br>Write Cycle | | 5th Bus<br>Write Cycle | | 6th Bus<br>Write Cycle | | |-----------------------------------------------|-------------------|-------------------|-------------------|--------------------------------------------|-------------------|-------------------|------------------------|-------------------|------------------------|-------------------|------------------------------|-------------------| | | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | | Word-Program | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | WA <sup>3</sup> | Data | | | | | | Sector-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA <sub>X</sub> <sup>4</sup> | 30H | | Block-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | BA <sub>X</sub> <sup>4</sup> | 50H | | Chip-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Erase-Suspend | XXXXH | вон | | | | | | | | | | | | Erase-Resume | XXXXH | 30H | | | | | | | | | | | | Query Sec ID <sup>5</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 88H | | | | | | | | User Security ID<br>Word-Program | 5555H | AAH | 2AAAH | 55H | 5555H | A5H | WA <sup>6</sup> | Data | | | | | | User Security ID<br>Program Lock-Out | 5555H | AAH | 2AAAH | 55H | 5555H | 85H | XXH <sup>6</sup> | 0000H | | | | | | Software ID Entry <sup>7,8</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | | | | | | | | Software ID Exit <sup>9</sup><br>/Sec ID Exit | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | | | | | | | | Software ID Exit <sup>9</sup><br>/Sec ID Exit | XXH | F0H | | | | | | | | | | | T5.1 1267 - 1. Address format $A_{14}$ - $A_0$ (Hex). - Addresses $A_{15}$ - $A_{20}$ can be $V_{IL}$ or $V_{IH}$ , but no other value, for Command sequence for SST32HF324C. - 2. $DQ_{15}$ - $DQ_{8}$ can be $V_{IL}$ or $V_{IH}$ , but no other value, for Command sequence - 3. WA = Program Word address - 4. $SA_X$ for Sector-Erase; uses $A_{MS}$ - $A_{11}$ address lines $BA_{X},$ for Block-Erase; uses $A_{MS}\text{-}A_{15}$ address lines A<sub>MS</sub> = Most significant address $A_{MS} = A_{20}$ for SST32HF324C. 5. With $A_{20}$ - $A_5$ = 0; Sec ID is read with $A_4$ - $A_0$ , User ID is read with $A_4 = 1$ (Address range = 000010H to 000017H). Lock Status is read with $A_7$ - $A_0$ = 0000FFH. Unlocked: $DQ_3$ = 1 / Locked: $DQ_3$ = 0. - 6. Valid Word-Addresses for Sec ID are from 000010H-000017H. - 7. The device does not remain in Software Product ID Mode if powered down. - 8. With $A_{MS}$ - $A_1$ =0; SST Manufacturer ID = 00BFH, is read with $A_0$ = 0, SST32HF324C Device ID = 235BH, is read with $A_0$ = 1, A<sub>MS</sub> = Most significant address $A_{MS} = A_{20}$ for SST32HF324C. 9. Both Software ID Exit operations are equivalent #### **Preliminary Specifications** **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Operating Temperature | 20°C to +85°C | |--------------------------------------------------------------|-----------------------------------| | Storage Temperature | 65°C to +150°C | | D. C. Voltage on Any Pin to Ground Potential | 0.5V to $V_{DD}^1$ +0.3V | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | $\dots$ -1.0V to $V_{DD}^1$ +1.0V | | Package Power Dissipation Capability (T <sub>A</sub> = 25°C) | 1.0W | | Surface Mount Solder Reflow Temperature <sup>2</sup> | 260°C for 10 seconds | | Output Short Circuit Current <sup>3</sup> | 50 mA | - 1. $V_{DD} = V_{DDF}$ and $V_{DDS}$ - 2. Excluding certain with-Pb 32-PLCC units, all packages are 260°C capable in both non-Pb and with-Pb solder versions. Certain with-Pb 32-PLCC package types are capable of 240°C for 10 seconds; please consult the factory for the latest information. - 3. Outputs shorted for no more than one second. No more than one output shorted at a time. #### **OPERATING RANGE** | Range | Ambient Temp | $V_{DD}$ | |------------|----------------|----------| | Commercial | 0°C to +70°C | 2.7-3.3V | | Extended | -20°C to +85°C | 2.7-3.3V | #### **AC CONDITIONS OF TEST** | Input Rise/Fall Time 5 ns | |---------------------------| | Output Load | | See Figures 16 and 17 | **Preliminary Specifications** TABLE 6: DC OPERATING CHARACTERISTICS (V<sub>DD</sub> = V<sub>DDF</sub> AND V<sub>DDS</sub> = 2.7-3.3V) | | | Limits | | | | |------------------|---------------------------------|----------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Units | Test Conditions | | I <sub>DD</sub> | Active V <sub>DD</sub> Current | | | | Address input = V <sub>ILT</sub> /V <sub>IHT</sub> , at f=5 MHz,<br>V <sub>DD</sub> =V <sub>DD</sub> Max, all DQs open | | | Read | | | | OE#=V <sub>IL</sub> , WE#=V <sub>IH</sub> | | | Flash | | 18 | mA | BEF#=V <sub>IL</sub> , BES#=V <sub>IH</sub> | | | SRAM | | 30 | mA | BEF#=V <sub>IH</sub> , BES#=V <sub>IL</sub> | | | Concurrent Operation | | 40 | mA | BEF#=V <sub>IH</sub> , BES#=V <sub>IL</sub> | | | Write <sup>1</sup> | | | | WE#=V <sub>IL</sub> | | | Flash | | 35 | mA | BEF#=V <sub>IL</sub> , BES#=V <sub>IH</sub> , OE#=V <sub>IH</sub> | | | SRAM | | 30 | mA | BEF#=V <sub>IH</sub> , BES#=V <sub>IL</sub> | | $I_{SB}$ | Standby V <sub>DD</sub> Current | | 30 | μΑ | V <sub>DD</sub> = V <sub>DD</sub> Max, BEF#=BES#=V <sub>IHC</sub> | | ILI | Input Leakage Current | | 1 | μΑ | V <sub>IN</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | $I_{LO}$ | Output Leakage Current | | 10 | μΑ | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | $V_{IL}$ | Input Low Voltage | | 0.8 | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>ILC</sub> | Input Low Voltage (CMOS) | | 0.3 | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | $V_{IH}$ | Input High Voltage | 0.7 V <sub>DD</sub> | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | $V_{IHC}$ | Input High Voltage (CMOS) | V <sub>DD</sub> -0.3 | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>OLF</sub> | Flash Output Low Voltage | | 0.2 | V | I <sub>OL</sub> =100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{OHF}$ | Flash Output High Voltage | V <sub>DD</sub> -0.2 | | V | I <sub>OH</sub> =-100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>OLS</sub> | SRAM Output Low Voltage | | 0.4 | V | IOL =1 mA, V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>OHS</sub> | SRAM Output High Voltage | 2.2 | | V | IOH =-500 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | <sup>1.</sup> I<sub>DD</sub> active while Erase or Program is in progress. ### TABLE 7: RECOMMENDED SYSTEM POWER-UP TIMINGS | Symbol | Parameter | Minimum | Units | |------------------------------------|-------------------------------------|---------|-------| | T <sub>PU-READ</sub> <sup>1</sup> | Power-up to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> <sup>1</sup> | Power-up to Program/Erase Operation | 100 | μs | T7.0 1267 T6.0 1267 #### **TABLE 8: CAPACITANCE** (T<sub>A</sub> = 25°C, f=1 Mhz, other pins open) | Parameter | Description | Test Condition | Maximum | |-------------------------------|---------------------|----------------|---------| | C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 12 pF | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | $V_{IN} = 0V$ | 12 pF | T8.0 1267 #### TABLE 9: FLASH RELIABILITY CHARACTERISTICS | Symbol | Parameter | Minimum Specification | Units | Test Method | |-------------------------------|----------------|-----------------------|--------|---------------------| | N <sub>END</sub> <sup>1</sup> | Endurance | 10,000 | Cycles | JEDEC Standard A117 | | T <sub>DR</sub> <sup>1</sup> | Data Retention | 100 | Years | JEDEC Standard A103 | | I <sub>LTH</sub> <sup>1</sup> | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | T9.0 1267 ©2005 Silicon Storage Technology, Inc. S71267-02-000 9/05 10 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. ## **AC CHARACTERISTICS** TABLE 10: SRAM READ CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | | |---------------------------------|---------------------------------|-----|-----|-------|--| | T <sub>RCS</sub> | Read Cycle Time | 70 | | ns | | | T <sub>AAS</sub> | Address Access Time | | 70 | ns | | | T <sub>BES</sub> | Bank Enable Access Time | | 70 | ns | | | T <sub>OES</sub> | Output Enable Access Time | | 35 | ns | | | T <sub>BYES</sub> | UBS#, LBS# Access Time | | 70 | ns | | | T <sub>BLZS</sub> <sup>1</sup> | BES# to Active Output | 0 | | ns | | | T <sub>OLZS</sub> <sup>1</sup> | Output Enable to Active Output | 0 | | ns | | | T <sub>BYLZS</sub> <sup>1</sup> | UBS#, LBS# to Active Output | 0 | | ns | | | T <sub>BHZS</sub> <sup>1</sup> | BES# to High-Z Output | | 25 | ns | | | T <sub>OHZS</sub> <sup>1</sup> | Output Disable to High-Z Output | 0 | 25 | ns | | | T <sub>BYHZS</sub> <sup>1</sup> | UBS#, LBS# to High-Z Output | | 35 | ns | | | T <sub>OHS</sub> | Output Hold from Address Change | 10 | | ns | | T10.0 1267 TABLE 11: SRAM WRITE CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |-------------------|-------------------------------|-----|-----|-------| | T <sub>WCS</sub> | Write Cycle Time | 70 | | ns | | T <sub>BWS</sub> | Bank Enable to End-of-Write | 60 | | ns | | T <sub>AWS</sub> | Address Valid to End-of-Write | 60 | | ns | | T <sub>ASTS</sub> | Address Set-up Time | 0 | | ns | | T <sub>WPS</sub> | Write Pulse Width | 60 | | ns | | T <sub>WRS</sub> | Write Recovery Time | 0 | | ns | | T <sub>BYWS</sub> | UBS#, LBS# to End-of-Write | 60 | | ns | | T <sub>ODWS</sub> | Output Disable from WE# Low | | 30 | ns | | T <sub>OEWS</sub> | Output Enable from WE# High | 0 | | ns | | T <sub>DSS</sub> | Data Set-up Time | 30 | | ns | | T <sub>DHS</sub> | Data Hold from Write Time | 0 | | ns | T11.0 1267 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. **Preliminary Specifications** TABLE 12: FLASH READ CYCLE TIMING PARAMETERS $V_{DD} = 2.7-3.6V$ | Symbol | Parameter | Min | Max | Units | |-------------------------------|---------------------------------|-----|-----|-------| | T <sub>RC</sub> | Read Cycle Time | 70 | | ns | | T <sub>CE</sub> | Chip Enable Access Time | | 70 | ns | | T <sub>AA</sub> | Address Access Time | | 70 | ns | | T <sub>OE</sub> | Output Enable Access Time | | 35 | ns | | T <sub>CLZ</sub> <sup>1</sup> | BEF# Low to Active Output | 0 | | ns | | T <sub>OLZ</sub> <sup>1</sup> | OE# Low to Active Output | 0 | | ns | | T <sub>CHZ</sub> <sup>1</sup> | BEF# High to High-Z Output | | 20 | ns | | T <sub>OHZ</sub> <sup>1</sup> | OE# High to High-Z Output | | 20 | ns | | T <sub>OH</sub> <sup>1</sup> | Output Hold from Address Change | 0 | | ns | T12.0 1267 TABLE 13: FLASH PROGRAM/ERASE CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |-------------------------------|----------------------------------|-----|-----|-------| | T <sub>BP</sub> | Word-Program Time | | 10 | μs | | T <sub>AS</sub> | Address Setup Time | 0 | | ns | | T <sub>AH</sub> | Address Hold Time | 30 | | ns | | T <sub>CS</sub> | WE# and BEF# Setup Time | 0 | | ns | | T <sub>CH</sub> | WE# and BEF# Hold Time | 0 | | ns | | Toes | OE# High Setup Time | 0 | | ns | | T <sub>OEH</sub> | OE# High Hold Time | 10 | | ns | | T <sub>CP</sub> | BEF# Pulse Width | 40 | | ns | | T <sub>WP</sub> | WE# Pulse Width | 40 | | ns | | T <sub>WPH</sub> <sup>1</sup> | WE# Pulse Width High | 30 | | ns | | T <sub>CPH</sub> <sup>1</sup> | BEF# Pulse Width High | 30 | | ns | | T <sub>DS</sub> | Data Setup Time | 30 | | ns | | T <sub>DH</sub> <sup>1</sup> | Data Hold Time | 0 | | ns | | T <sub>IDA</sub> <sup>1</sup> | Software ID Access and Exit Time | | 150 | ns | | T <sub>SE</sub> | Sector-Erase | | 25 | ms | | T <sub>BE</sub> | Block-Erase | | 25 | ms | | T <sub>SCE</sub> | Chip-Erase | | 50 | ms | T13.0 1267 12 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. Note: $A_{MSS} = Most Significant SRAM Address$ $A_{MSS} = A_{17} \text{ for SST32HF324C}$ FIGURE 2: SRAM READ CYCLE TIMING DIAGRAM Note: 1. If OE# is High during the Write cycle, the outputs will remain at high impedance. - 2. If BES# goes Low coincident with or after WE# goes Low, the output will remain at high impedance. If BES# goes High coincident with or before WE# goes High, the output will remain at high impedance. Because D<sub>IN</sub> signals may be in the output state at this time, input signals of reverse polarity must not be applied. - 3. A<sub>MSS</sub> = Most Significant SRAM Address A<sub>MSS</sub> = A<sub>17</sub> for SST32HF324C FIGURE 3: SRAM WRITE CYCLE TIMING DIAGRAM (WE# CONTROLLED)1 Note: 1. If OE# is High during the Write cycle, the outputs will remain at high impedance. - 2. Because D<sub>IN</sub> signals may be in the output state at this time, input signals of reverse polarity must not be applied. - 3. A<sub>MSS</sub> = Most Significant SRAM Address $A_{MSS} = A_{17}$ for $\tilde{S}ST32HF324C$ FIGURE 4: SRAM WRITE CYCLE TIMING DIAGRAM (UBS#, LBS# CONTROLLED)1 Note: A<sub>MSF</sub> = Most Significant Flash Address $A_{MSF} = A_{20}$ for SST32HF324C FIGURE 5: FLASH READ CYCLE TIMING DIAGRAM ©2005 Silicon Storage Technology, Inc. S71267-02-000 9/05 14 FIGURE 6: FLASH WE# CONTROLLED PROGRAM CYCLE TIMING DIAGRAM $\boldsymbol{X}$ can be $\boldsymbol{V}_{IL}$ or $\boldsymbol{V}_{IH,}$ but no other value FIGURE 7: BEF# CONTROLLED FLASH PROGRAM CYCLE TIMING DIAGRAM $A_{MSF} = A_{20}$ for SST32HF324C X can be $V_{IL}$ or $V_{IH}$ but no other value Note: $A_{MSF} = Most Significant Flash Address$ $A_{MSF} = A_{20} \text{ for SST32HF324C}$ FIGURE 8: FLASH DATA# POLLING TIMING DIAGRAM Note: $A_{MSF} = Most Significant Flash Address$ $A_{MSF} = A_{20} \text{ for SST32HF324C}$ FIGURE 9: FLASH TOGGLE BIT TIMING DIAGRAM Note: This device also supports BEF# controlled Chip-Erase operation. The WE# and BEF# signals are interchangeable as long as minimum timings are met. (See Table 13) A<sub>MSF</sub> = Most Significant Flash Address $A_{MSF} = A_{20}$ for SST32HF324C X can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value. FIGURE 10: WE# CONTROLLED FLASH CHIP-ERASE TIMING DIAGRAM Note: A<sub>MSF</sub> = Most Significant Flash Address $A_{MSF} = A_{20}$ for SST32HF324C This device also supports BEF# controlled Block-Erase operation. The WE# and BEF# signals are interchangeable as long as minimum timings are met. (See Table 13.) $BA_X = Block Address$ $\boldsymbol{X}$ can be $\boldsymbol{V}_{IL}$ or $\boldsymbol{V}_{IH,}$ but no other value. FIGURE 11: WE# CONTROLLED FLASH BLOCK-ERASE TIMING DIAGRAM #### **Preliminary Specifications** Note: A<sub>MSF</sub> = Most Significant Flash Address $A_{MSF} = A_{20}$ for SST32HF324C This device also supports BEF# controlled Sector-Erase operation. The WE# and BEF# signals are interchangeable as long as minimum timings are met. (See Table 13.) SA<sub>X</sub> = Sector Address X can be $V_{IL}$ or $V_{IH}$ , but no other value. FIGURE 12: WE# CONTROLLED FLASH SECTOR-ERASE TIMING DIAGRAM FIGURE 13: SOFTWARE ID ENTRY AND READ **Note:** X can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value. FIGURE 14: SOFTWARE ID EXIT AND RESET ### **Preliminary Specifications** Note: X can be $V_{\text{IL}}$ or $V_{\text{IH}}$ , but no other value. ### FIGURE 15: SEC ID ENTRY AC test inputs are driven at $V_{IHT}$ (0.9 $V_{DD}$ ) for a logic "1" and $V_{ILT}$ (0.1 $V_{DD}$ ) for a logic "0". Measurement reference points for inputs and outputs are $V_{IT}$ (0.5 $V_{DD}$ ) and $V_{OT}$ (0.5 $V_{DD}$ ). Input rise and fall times (10% $\leftrightarrow$ 90%) are <5 ns. Note: V<sub>IT</sub> - V<sub>INPUT</sub> Test V<sub>OT</sub> - V<sub>OUTPUT</sub> Test V<sub>IHT</sub> - V<sub>INPUT</sub> HIGH Test V<sub>ILT</sub> - V<sub>INPUT</sub> LOW Test FIGURE 16: AC INPUT/OUTPUT REFERENCE WAVEFORMS FIGURE 17: A TEST LOAD EXAMPLE FIGURE 18: WORD-PROGRAM ALGORITHM FIGURE 19: WAIT OPTIONS FIGURE 20: SOFTWARE PRODUCT COMMAND FLOWCHARTS FIGURE 21: ERASE COMMAND SEQUENCE FIGURE 22: CONCURRENT OPERATION FLOWCHART #### PRODUCT ORDERING INFORMATION #### Valid combinations for SST32HF324C SST32HF324C-70-4C-LBK SST32HF324C-70-4C-LBKE SST32HF324C-70-4E-LBK SST32HF324C-70-4E-LBKE **Note:** Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. Environmental suffix "E" denotes non-Pb solder. SST non-Pb solder devices are "RoHS Compliant". #### **PACKAGING DIAGRAMS** 48-BALL LOW-PROFILE BALL GRID ARRAY (LBGA) 10MM X 12MM SST PACKAGE CODE: LBK **TABLE 14: REVISION HISTORY** | Number | | Description | Date | |--------|---|--------------------------------------------------------------------------------------------------|----------| | 00 | • | Initial Release | Jul 2004 | | 01 | • | Removed all 16 Mbit devices and related MPNs | May 2005 | | | • | Added RoHS compliance information on page 1 and in the "Product Ordering Information" on page 27 | | | | • | Added the solder reflow temperature to the "Absolute Maximum Stress Ratings" on page 9. | | | 02 | • | Added User Security ID feature | Sep 2005 | Silicon Storage Technology, Inc. • 1171 Sonora Court • Sunnyvale, CA 94086 • Telephone 408-735-9110 • Fax 408-735-9036 www.SuperFlash.com or www.sst.com